OpCodeSimdMemMs.cs 1.4 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546
  1. namespace ARMeilleure.Decoders
  2. {
  3. class OpCodeSimdMemMs : OpCodeMemReg, IOpCodeSimd
  4. {
  5. public int Reps { get; private set; }
  6. public int SElems { get; private set; }
  7. public int Elems { get; private set; }
  8. public bool WBack { get; private set; }
  9. public OpCodeSimdMemMs(InstDescriptor inst, ulong address, int opCode) : base(inst, address, opCode)
  10. {
  11. switch ((opCode >> 12) & 0xf)
  12. {
  13. case 0b0000: Reps = 1; SElems = 4; break;
  14. case 0b0010: Reps = 4; SElems = 1; break;
  15. case 0b0100: Reps = 1; SElems = 3; break;
  16. case 0b0110: Reps = 3; SElems = 1; break;
  17. case 0b0111: Reps = 1; SElems = 1; break;
  18. case 0b1000: Reps = 1; SElems = 2; break;
  19. case 0b1010: Reps = 2; SElems = 1; break;
  20. default: Instruction = InstDescriptor.Undefined; return;
  21. }
  22. Size = (opCode >> 10) & 3;
  23. WBack = ((opCode >> 23) & 1) != 0;
  24. bool q = ((opCode >> 30) & 1) != 0;
  25. if (!q && Size == 3 && SElems != 1)
  26. {
  27. Instruction = InstDescriptor.Undefined;
  28. return;
  29. }
  30. Extend64 = false;
  31. RegisterSize = q
  32. ? RegisterSize.Simd128
  33. : RegisterSize.Simd64;
  34. Elems = (GetBitsCount() >> 3) >> Size;
  35. }
  36. }
  37. }