InstEmitMemory.cs 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252
  1. using ChocolArm64.Decoders;
  2. using ChocolArm64.Translation;
  3. using System.Reflection.Emit;
  4. using static ChocolArm64.Instructions.InstEmitMemoryHelper;
  5. namespace ChocolArm64.Instructions
  6. {
  7. static partial class InstEmit
  8. {
  9. public static void Adr(ILEmitterCtx context)
  10. {
  11. OpCodeAdr64 op = (OpCodeAdr64)context.CurrOp;
  12. context.EmitLdc_I(op.Position + op.Imm);
  13. context.EmitStintzr(op.Rd);
  14. }
  15. public static void Adrp(ILEmitterCtx context)
  16. {
  17. OpCodeAdr64 op = (OpCodeAdr64)context.CurrOp;
  18. context.EmitLdc_I((op.Position & ~0xfffL) + (op.Imm << 12));
  19. context.EmitStintzr(op.Rd);
  20. }
  21. public static void Ldr(ILEmitterCtx context) => EmitLdr(context, false);
  22. public static void Ldrs(ILEmitterCtx context) => EmitLdr(context, true);
  23. private static void EmitLdr(ILEmitterCtx context, bool signed)
  24. {
  25. OpCodeMem64 op = (OpCodeMem64)context.CurrOp;
  26. context.EmitLdarg(TranslatedSub.MemoryArgIdx);
  27. EmitLoadAddress(context);
  28. if (signed && op.Extend64)
  29. {
  30. EmitReadSx64Call(context, op.Size);
  31. }
  32. else if (signed)
  33. {
  34. EmitReadSx32Call(context, op.Size);
  35. }
  36. else
  37. {
  38. EmitReadZxCall(context, op.Size);
  39. }
  40. if (op is IOpCodeSimd64)
  41. {
  42. context.EmitStvec(op.Rt);
  43. }
  44. else
  45. {
  46. context.EmitStintzr(op.Rt);
  47. }
  48. EmitWBackIfNeeded(context);
  49. }
  50. public static void Ldr_Literal(ILEmitterCtx context)
  51. {
  52. IOpCodeLit64 op = (IOpCodeLit64)context.CurrOp;
  53. if (op.Prefetch)
  54. {
  55. return;
  56. }
  57. context.EmitLdarg(TranslatedSub.MemoryArgIdx);
  58. context.EmitLdc_I8(op.Imm);
  59. if (op.Signed)
  60. {
  61. EmitReadSx64Call(context, op.Size);
  62. }
  63. else
  64. {
  65. EmitReadZxCall(context, op.Size);
  66. }
  67. if (op is IOpCodeSimd64)
  68. {
  69. context.EmitStvec(op.Rt);
  70. }
  71. else
  72. {
  73. context.EmitStint(op.Rt);
  74. }
  75. }
  76. public static void Ldp(ILEmitterCtx context)
  77. {
  78. OpCodeMemPair64 op = (OpCodeMemPair64)context.CurrOp;
  79. void EmitReadAndStore(int rt)
  80. {
  81. if (op.Extend64)
  82. {
  83. EmitReadSx64Call(context, op.Size);
  84. }
  85. else
  86. {
  87. EmitReadZxCall(context, op.Size);
  88. }
  89. if (op is IOpCodeSimd64)
  90. {
  91. context.EmitStvec(rt);
  92. }
  93. else
  94. {
  95. context.EmitStintzr(rt);
  96. }
  97. }
  98. context.EmitLdarg(TranslatedSub.MemoryArgIdx);
  99. EmitLoadAddress(context);
  100. EmitReadAndStore(op.Rt);
  101. context.EmitLdarg(TranslatedSub.MemoryArgIdx);
  102. context.EmitLdtmp();
  103. context.EmitLdc_I8(1 << op.Size);
  104. context.Emit(OpCodes.Add);
  105. EmitReadAndStore(op.Rt2);
  106. EmitWBackIfNeeded(context);
  107. }
  108. public static void Str(ILEmitterCtx context)
  109. {
  110. OpCodeMem64 op = (OpCodeMem64)context.CurrOp;
  111. context.EmitLdarg(TranslatedSub.MemoryArgIdx);
  112. EmitLoadAddress(context);
  113. if (op is IOpCodeSimd64)
  114. {
  115. context.EmitLdvec(op.Rt);
  116. }
  117. else
  118. {
  119. context.EmitLdintzr(op.Rt);
  120. }
  121. EmitWriteCall(context, op.Size);
  122. EmitWBackIfNeeded(context);
  123. }
  124. public static void Stp(ILEmitterCtx context)
  125. {
  126. OpCodeMemPair64 op = (OpCodeMemPair64)context.CurrOp;
  127. context.EmitLdarg(TranslatedSub.MemoryArgIdx);
  128. EmitLoadAddress(context);
  129. if (op is IOpCodeSimd64)
  130. {
  131. context.EmitLdvec(op.Rt);
  132. }
  133. else
  134. {
  135. context.EmitLdintzr(op.Rt);
  136. }
  137. EmitWriteCall(context, op.Size);
  138. context.EmitLdarg(TranslatedSub.MemoryArgIdx);
  139. context.EmitLdtmp();
  140. context.EmitLdc_I8(1 << op.Size);
  141. context.Emit(OpCodes.Add);
  142. if (op is IOpCodeSimd64)
  143. {
  144. context.EmitLdvec(op.Rt2);
  145. }
  146. else
  147. {
  148. context.EmitLdintzr(op.Rt2);
  149. }
  150. EmitWriteCall(context, op.Size);
  151. EmitWBackIfNeeded(context);
  152. }
  153. private static void EmitLoadAddress(ILEmitterCtx context)
  154. {
  155. switch (context.CurrOp)
  156. {
  157. case OpCodeMemImm64 op:
  158. context.EmitLdint(op.Rn);
  159. if (!op.PostIdx)
  160. {
  161. //Pre-indexing.
  162. context.EmitLdc_I(op.Imm);
  163. context.Emit(OpCodes.Add);
  164. }
  165. break;
  166. case OpCodeMemReg64 op:
  167. context.EmitLdint(op.Rn);
  168. context.EmitLdintzr(op.Rm);
  169. context.EmitCast(op.IntType);
  170. if (op.Shift)
  171. {
  172. context.EmitLsl(op.Size);
  173. }
  174. context.Emit(OpCodes.Add);
  175. break;
  176. }
  177. //Save address to Scratch var since the register value may change.
  178. context.Emit(OpCodes.Dup);
  179. context.EmitSttmp();
  180. }
  181. private static void EmitWBackIfNeeded(ILEmitterCtx context)
  182. {
  183. //Check whenever the current OpCode has post-indexed write back, if so write it.
  184. //Note: AOpCodeMemPair inherits from AOpCodeMemImm, so this works for both.
  185. if (context.CurrOp is OpCodeMemImm64 op && op.WBack)
  186. {
  187. context.EmitLdtmp();
  188. if (op.PostIdx)
  189. {
  190. context.EmitLdc_I(op.Imm);
  191. context.Emit(OpCodes.Add);
  192. }
  193. context.EmitStint(op.Rn);
  194. }
  195. }
  196. }
  197. }