CpuTestSimdShImm32.cs 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182
  1. #define SimdShImm32
  2. using ARMeilleure.State;
  3. using NUnit.Framework;
  4. namespace Ryujinx.Tests.Cpu
  5. {
  6. [Category("SimdShImm32")]
  7. public sealed class CpuTestSimdShImm32 : CpuTest32
  8. {
  9. #if SimdShImm32
  10. private const int RndCnt = 2;
  11. [Test, Pairwise]
  12. public void Vrshr_Vshr_Imm([Values(0u)] uint rd,
  13. [Values(2u, 0u)] uint rm,
  14. [Values(0u, 1u, 2u, 3u)] uint size,
  15. [Random(RndCnt), Values(0u)] uint shiftImm,
  16. [Random(RndCnt)] ulong z,
  17. [Random(RndCnt)] ulong a,
  18. [Random(RndCnt)] ulong b,
  19. [Values] bool u,
  20. [Values] bool q,
  21. [Values] bool round)
  22. {
  23. uint opcode = 0xf2800010u; // VMOV.I32 D0, #0 (immediate value changes it into SHR)
  24. if (q)
  25. {
  26. opcode |= 1 << 6;
  27. rm <<= 1;
  28. rd <<= 1;
  29. }
  30. if (round)
  31. {
  32. opcode |= 1 << 9; // Turn into VRSHR
  33. }
  34. if (u)
  35. {
  36. opcode |= 1 << 24;
  37. }
  38. uint imm = 1u << ((int)size + 3);
  39. imm |= shiftImm & (imm - 1);
  40. opcode |= ((rm & 0xf) << 0) | ((rm & 0x10) << 1);
  41. opcode |= ((rd & 0xf) << 12) | ((rd & 0x10) << 18);
  42. opcode |= ((imm & 0x3f) << 16) | ((imm & 0x40) << 1);
  43. V128 v0 = MakeVectorE0E1(z, z);
  44. V128 v1 = MakeVectorE0E1(a, z);
  45. V128 v2 = MakeVectorE0E1(b, z);
  46. SingleOpcode(opcode, v0: v0, v1: v1, v2: v2);
  47. CompareAgainstUnicorn();
  48. }
  49. [Test, Pairwise, Description("VSHL.<size> {<Vd>}, <Vm>, #<imm>")]
  50. public void Vshl_Imm([Values(0u)] uint rd,
  51. [Values(2u, 0u)] uint rm,
  52. [Values(0u, 1u, 2u, 3u)] uint size,
  53. [Random(RndCnt), Values(0u)] uint shiftImm,
  54. [Random(RndCnt)] ulong z,
  55. [Random(RndCnt)] ulong a,
  56. [Random(RndCnt)] ulong b,
  57. [Values] bool q)
  58. {
  59. uint opcode = 0xf2800510u; // VORR.I32 D0, #0 (immediate value changes it into SHL)
  60. if (q)
  61. {
  62. opcode |= 1 << 6;
  63. rm <<= 1;
  64. rd <<= 1;
  65. }
  66. uint imm = 1u << ((int)size + 3);
  67. imm |= shiftImm & (imm - 1);
  68. opcode |= ((rm & 0xf) << 0) | ((rm & 0x10) << 1);
  69. opcode |= ((rd & 0xf) << 12) | ((rd & 0x10) << 18);
  70. opcode |= ((imm & 0x3f) << 16) | ((imm & 0x40) << 1);
  71. V128 v0 = MakeVectorE0E1(z, z);
  72. V128 v1 = MakeVectorE0E1(a, z);
  73. V128 v2 = MakeVectorE0E1(b, z);
  74. SingleOpcode(opcode, v0: v0, v1: v1, v2: v2);
  75. CompareAgainstUnicorn();
  76. }
  77. [Test, Pairwise, Description("VSHRN.<size> <Vd>, <Vm>, #<imm>")]
  78. public void Vshrn_Imm([Values(0u, 1u)] uint rd,
  79. [Values(2u, 0u)] uint rm,
  80. [Values(0u, 1u, 2u)] uint size,
  81. [Random(RndCnt), Values(0u)] uint shiftImm,
  82. [Random(RndCnt)] ulong z,
  83. [Random(RndCnt)] ulong a,
  84. [Random(RndCnt)] ulong b)
  85. {
  86. uint opcode = 0xf2800810u; // VMOV.I16 D0, #0 (immediate value changes it into SHRN)
  87. uint imm = 1u << ((int)size + 3);
  88. imm |= shiftImm & (imm - 1);
  89. opcode |= ((rm & 0xf) << 0) | ((rm & 0x10) << 1);
  90. opcode |= ((rd & 0xf) << 12) | ((rd & 0x10) << 18);
  91. opcode |= ((imm & 0x3f) << 16);
  92. V128 v0 = MakeVectorE0E1(z, z);
  93. V128 v1 = MakeVectorE0E1(a, z);
  94. V128 v2 = MakeVectorE0E1(b, z);
  95. SingleOpcode(opcode, v0: v0, v1: v1, v2: v2);
  96. CompareAgainstUnicorn();
  97. }
  98. [Test, Pairwise, Description("VQRSHRN.<type><size> <Vd>, <Vm>, #<imm>")]
  99. public void Vqrshrn_Imm([Values(0u, 1u)] uint rd,
  100. [Values(2u, 0u)] uint rm,
  101. [Values(0u, 1u, 2u)] uint size,
  102. [Random(RndCnt), Values(0u)] uint shiftImm,
  103. [Random(RndCnt)] ulong z,
  104. [Random(RndCnt)] ulong a,
  105. [Random(RndCnt)] ulong b,
  106. [Values] bool u)
  107. {
  108. uint opcode = 0xf2800950u; // VORR.I16 Q0, #0 (immediate value changes it into QRSHRN)
  109. uint imm = 1u << ((int)size + 3);
  110. imm |= shiftImm & (imm - 1);
  111. opcode |= ((rm & 0xf) << 0) | ((rm & 0x10) << 1);
  112. opcode |= ((rd & 0xf) << 12) | ((rd & 0x10) << 18);
  113. opcode |= ((imm & 0x3f) << 16);
  114. if (u)
  115. {
  116. opcode |= 1u << 24;
  117. }
  118. V128 v0 = MakeVectorE0E1(z, z);
  119. V128 v1 = MakeVectorE0E1(a, z);
  120. V128 v2 = MakeVectorE0E1(b, z);
  121. SingleOpcode(opcode, v0: v0, v1: v1, v2: v2);
  122. CompareAgainstUnicorn();
  123. }
  124. [Test, Pairwise, Description("VQRSHRUN.<type><size> <Vd>, <Vm>, #<imm>")]
  125. public void Vqrshrun_Imm([Values(0u, 1u)] uint rd,
  126. [Values(2u, 0u)] uint rm,
  127. [Values(0u, 1u, 2u)] uint size,
  128. [Random(RndCnt), Values(0u)] uint shiftImm,
  129. [Random(RndCnt)] ulong z,
  130. [Random(RndCnt)] ulong a,
  131. [Random(RndCnt)] ulong b)
  132. {
  133. uint opcode = 0xf3800850u; // VMOV.I16 Q0, #0x80 (immediate value changes it into QRSHRUN)
  134. uint imm = 1u << ((int)size + 3);
  135. imm |= shiftImm & (imm - 1);
  136. opcode |= ((rm & 0xf) << 0) | ((rm & 0x10) << 1);
  137. opcode |= ((rd & 0xf) << 12) | ((rd & 0x10) << 18);
  138. opcode |= ((imm & 0x3f) << 16);
  139. V128 v0 = MakeVectorE0E1(z, z);
  140. V128 v1 = MakeVectorE0E1(a, z);
  141. V128 v2 = MakeVectorE0E1(b, z);
  142. SingleOpcode(opcode, v0: v0, v1: v1, v2: v2);
  143. CompareAgainstUnicorn();
  144. }
  145. #endif
  146. }
  147. }