SoftFloat.cs 74 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405
  1. using ChocolArm64.State;
  2. using System;
  3. using System.Diagnostics;
  4. using System.Runtime.CompilerServices;
  5. namespace ChocolArm64.Instructions
  6. {
  7. static class SoftFloat
  8. {
  9. static SoftFloat()
  10. {
  11. RecipEstimateTable = BuildRecipEstimateTable();
  12. InvSqrtEstimateTable = BuildInvSqrtEstimateTable();
  13. }
  14. private static readonly byte[] RecipEstimateTable;
  15. private static readonly byte[] InvSqrtEstimateTable;
  16. private static byte[] BuildRecipEstimateTable()
  17. {
  18. byte[] table = new byte[256];
  19. for (ulong index = 0; index < 256; index++)
  20. {
  21. ulong a = index | 0x100;
  22. a = (a << 1) + 1;
  23. ulong b = 0x80000 / a;
  24. b = (b + 1) >> 1;
  25. table[index] = (byte)(b & 0xFF);
  26. }
  27. return table;
  28. }
  29. private static byte[] BuildInvSqrtEstimateTable()
  30. {
  31. byte[] table = new byte[512];
  32. for (ulong index = 128; index < 512; index++)
  33. {
  34. ulong a = index;
  35. if (a < 256)
  36. {
  37. a = (a << 1) + 1;
  38. }
  39. else
  40. {
  41. a = (a | 1) << 1;
  42. }
  43. ulong b = 256;
  44. while (a * (b + 1) * (b + 1) < (1ul << 28))
  45. {
  46. b++;
  47. }
  48. b = (b + 1) >> 1;
  49. table[index] = (byte)(b & 0xFF);
  50. }
  51. return table;
  52. }
  53. [MethodImpl(MethodImplOptions.AggressiveInlining)]
  54. public static float RecipEstimate(float x)
  55. {
  56. return (float)RecipEstimate((double)x);
  57. }
  58. public static double RecipEstimate(double x)
  59. {
  60. ulong xBits = (ulong)BitConverter.DoubleToInt64Bits(x);
  61. ulong xSign = xBits & 0x8000000000000000;
  62. ulong xExp = (xBits >> 52) & 0x7FF;
  63. ulong scaled = xBits & ((1ul << 52) - 1);
  64. if (xExp >= 2045)
  65. {
  66. if (xExp == 0x7ff && scaled != 0)
  67. {
  68. // NaN
  69. return BitConverter.Int64BitsToDouble((long)(xBits | 0x0008000000000000));
  70. }
  71. // Infinity, or Out of range -> Zero
  72. return BitConverter.Int64BitsToDouble((long)xSign);
  73. }
  74. if (xExp == 0)
  75. {
  76. if (scaled == 0)
  77. {
  78. // Zero -> Infinity
  79. return BitConverter.Int64BitsToDouble((long)(xSign | 0x7FF0000000000000));
  80. }
  81. // Denormal
  82. if ((scaled & (1ul << 51)) == 0)
  83. {
  84. xExp = ~0ul;
  85. scaled <<= 2;
  86. }
  87. else
  88. {
  89. scaled <<= 1;
  90. }
  91. }
  92. scaled >>= 44;
  93. scaled &= 0xFF;
  94. ulong resultExp = (2045 - xExp) & 0x7FF;
  95. ulong estimate = (ulong)RecipEstimateTable[scaled];
  96. ulong fraction = estimate << 44;
  97. if (resultExp == 0)
  98. {
  99. fraction >>= 1;
  100. fraction |= 1ul << 51;
  101. }
  102. else if (resultExp == 0x7FF)
  103. {
  104. resultExp = 0;
  105. fraction >>= 2;
  106. fraction |= 1ul << 50;
  107. }
  108. ulong result = xSign | (resultExp << 52) | fraction;
  109. return BitConverter.Int64BitsToDouble((long)result);
  110. }
  111. [MethodImpl(MethodImplOptions.AggressiveInlining)]
  112. public static float InvSqrtEstimate(float x)
  113. {
  114. return (float)InvSqrtEstimate((double)x);
  115. }
  116. public static double InvSqrtEstimate(double x)
  117. {
  118. ulong xBits = (ulong)BitConverter.DoubleToInt64Bits(x);
  119. ulong xSign = xBits & 0x8000000000000000;
  120. long xExp = (long)((xBits >> 52) & 0x7FF);
  121. ulong scaled = xBits & ((1ul << 52) - 1);
  122. if (xExp == 0x7FF && scaled != 0)
  123. {
  124. // NaN
  125. return BitConverter.Int64BitsToDouble((long)(xBits | 0x0008000000000000));
  126. }
  127. if (xExp == 0)
  128. {
  129. if (scaled == 0)
  130. {
  131. // Zero -> Infinity
  132. return BitConverter.Int64BitsToDouble((long)(xSign | 0x7FF0000000000000));
  133. }
  134. // Denormal
  135. while ((scaled & (1 << 51)) == 0)
  136. {
  137. scaled <<= 1;
  138. xExp--;
  139. }
  140. scaled <<= 1;
  141. }
  142. if (xSign != 0)
  143. {
  144. // Negative -> NaN
  145. return BitConverter.Int64BitsToDouble((long)0x7FF8000000000000);
  146. }
  147. if (xExp == 0x7ff && scaled == 0)
  148. {
  149. // Infinity -> Zero
  150. return BitConverter.Int64BitsToDouble((long)xSign);
  151. }
  152. if (((ulong)xExp & 1) == 1)
  153. {
  154. scaled >>= 45;
  155. scaled &= 0xFF;
  156. scaled |= 0x80;
  157. }
  158. else
  159. {
  160. scaled >>= 44;
  161. scaled &= 0xFF;
  162. scaled |= 0x100;
  163. }
  164. ulong resultExp = ((ulong)(3068 - xExp) / 2) & 0x7FF;
  165. ulong estimate = (ulong)InvSqrtEstimateTable[scaled];
  166. ulong fraction = estimate << 44;
  167. ulong result = xSign | (resultExp << 52) | fraction;
  168. return BitConverter.Int64BitsToDouble((long)result);
  169. }
  170. }
  171. static class SoftFloat16_32
  172. {
  173. public static float FPConvert(ushort valueBits, CpuThreadState state)
  174. {
  175. Debug.WriteLineIf(state.Fpcr != 0, $"SoftFloat16_32.FPConvert: state.Fpcr = 0x{state.Fpcr:X8}");
  176. double real = valueBits.FPUnpackCv(out FpType type, out bool sign, state);
  177. float result;
  178. if (type == FpType.SNaN || type == FpType.QNaN)
  179. {
  180. if (state.GetFpcrFlag(Fpcr.Dn))
  181. {
  182. result = FPDefaultNaN();
  183. }
  184. else
  185. {
  186. result = FPConvertNaN(valueBits);
  187. }
  188. if (type == FpType.SNaN)
  189. {
  190. FPProcessException(FpExc.InvalidOp, state);
  191. }
  192. }
  193. else if (type == FpType.Infinity)
  194. {
  195. result = FPInfinity(sign);
  196. }
  197. else if (type == FpType.Zero)
  198. {
  199. result = FPZero(sign);
  200. }
  201. else
  202. {
  203. result = FPRoundCv(real, state);
  204. }
  205. return result;
  206. }
  207. private static float FPDefaultNaN()
  208. {
  209. return -float.NaN;
  210. }
  211. private static float FPInfinity(bool sign)
  212. {
  213. return sign ? float.NegativeInfinity : float.PositiveInfinity;
  214. }
  215. private static float FPZero(bool sign)
  216. {
  217. return sign ? -0f : +0f;
  218. }
  219. private static float FPMaxNormal(bool sign)
  220. {
  221. return sign ? float.MinValue : float.MaxValue;
  222. }
  223. private static double FPUnpackCv(
  224. this ushort valueBits,
  225. out FpType type,
  226. out bool sign,
  227. CpuThreadState state)
  228. {
  229. sign = (~(uint)valueBits & 0x8000u) == 0u;
  230. uint exp16 = ((uint)valueBits & 0x7C00u) >> 10;
  231. uint frac16 = (uint)valueBits & 0x03FFu;
  232. double real;
  233. if (exp16 == 0u)
  234. {
  235. if (frac16 == 0u)
  236. {
  237. type = FpType.Zero;
  238. real = 0d;
  239. }
  240. else
  241. {
  242. type = FpType.Nonzero; // Subnormal.
  243. real = Math.Pow(2d, -14) * ((double)frac16 * Math.Pow(2d, -10));
  244. }
  245. }
  246. else if (exp16 == 0x1Fu && !state.GetFpcrFlag(Fpcr.Ahp))
  247. {
  248. if (frac16 == 0u)
  249. {
  250. type = FpType.Infinity;
  251. real = Math.Pow(2d, 1000);
  252. }
  253. else
  254. {
  255. type = (~frac16 & 0x0200u) == 0u ? FpType.QNaN : FpType.SNaN;
  256. real = 0d;
  257. }
  258. }
  259. else
  260. {
  261. type = FpType.Nonzero; // Normal.
  262. real = Math.Pow(2d, (int)exp16 - 15) * (1d + (double)frac16 * Math.Pow(2d, -10));
  263. }
  264. return sign ? -real : real;
  265. }
  266. private static float FPRoundCv(double real, CpuThreadState state)
  267. {
  268. const int minimumExp = -126;
  269. const int e = 8;
  270. const int f = 23;
  271. bool sign;
  272. double mantissa;
  273. if (real < 0d)
  274. {
  275. sign = true;
  276. mantissa = -real;
  277. }
  278. else
  279. {
  280. sign = false;
  281. mantissa = real;
  282. }
  283. int exponent = 0;
  284. while (mantissa < 1d)
  285. {
  286. mantissa *= 2d;
  287. exponent--;
  288. }
  289. while (mantissa >= 2d)
  290. {
  291. mantissa /= 2d;
  292. exponent++;
  293. }
  294. if (state.GetFpcrFlag(Fpcr.Fz) && exponent < minimumExp)
  295. {
  296. state.SetFpsrFlag(Fpsr.Ufc);
  297. return FPZero(sign);
  298. }
  299. uint biasedExp = (uint)Math.Max(exponent - minimumExp + 1, 0);
  300. if (biasedExp == 0u)
  301. {
  302. mantissa /= Math.Pow(2d, minimumExp - exponent);
  303. }
  304. uint intMant = (uint)Math.Floor(mantissa * Math.Pow(2d, f));
  305. double error = mantissa * Math.Pow(2d, f) - (double)intMant;
  306. if (biasedExp == 0u && (error != 0d || state.GetFpcrFlag(Fpcr.Ufe)))
  307. {
  308. FPProcessException(FpExc.Underflow, state);
  309. }
  310. bool overflowToInf;
  311. bool roundUp;
  312. switch (state.FPRoundingMode())
  313. {
  314. default:
  315. case RoundMode.ToNearest:
  316. roundUp = (error > 0.5d || (error == 0.5d && (intMant & 1u) == 1u));
  317. overflowToInf = true;
  318. break;
  319. case RoundMode.TowardsPlusInfinity:
  320. roundUp = (error != 0d && !sign);
  321. overflowToInf = !sign;
  322. break;
  323. case RoundMode.TowardsMinusInfinity:
  324. roundUp = (error != 0d && sign);
  325. overflowToInf = sign;
  326. break;
  327. case RoundMode.TowardsZero:
  328. roundUp = false;
  329. overflowToInf = false;
  330. break;
  331. }
  332. if (roundUp)
  333. {
  334. intMant++;
  335. if (intMant == (uint)Math.Pow(2d, f))
  336. {
  337. biasedExp = 1u;
  338. }
  339. if (intMant == (uint)Math.Pow(2d, f + 1))
  340. {
  341. biasedExp++;
  342. intMant >>= 1;
  343. }
  344. }
  345. float result;
  346. if (biasedExp >= (uint)Math.Pow(2d, e) - 1u)
  347. {
  348. result = overflowToInf ? FPInfinity(sign) : FPMaxNormal(sign);
  349. FPProcessException(FpExc.Overflow, state);
  350. error = 1d;
  351. }
  352. else
  353. {
  354. result = BitConverter.Int32BitsToSingle(
  355. (int)((sign ? 1u : 0u) << 31 | (biasedExp & 0xFFu) << 23 | (intMant & 0x007FFFFFu)));
  356. }
  357. if (error != 0d)
  358. {
  359. FPProcessException(FpExc.Inexact, state);
  360. }
  361. return result;
  362. }
  363. private static float FPConvertNaN(ushort valueBits)
  364. {
  365. return BitConverter.Int32BitsToSingle(
  366. (int)(((uint)valueBits & 0x8000u) << 16 | 0x7FC00000u | ((uint)valueBits & 0x01FFu) << 13));
  367. }
  368. private static void FPProcessException(FpExc exc, CpuThreadState state)
  369. {
  370. int enable = (int)exc + 8;
  371. if ((state.Fpcr & (1 << enable)) != 0)
  372. {
  373. throw new NotImplementedException("Floating-point trap handling.");
  374. }
  375. else
  376. {
  377. state.Fpsr |= 1 << (int)exc;
  378. }
  379. }
  380. }
  381. static class SoftFloat32_16
  382. {
  383. public static ushort FPConvert(float value, CpuThreadState state)
  384. {
  385. Debug.WriteLineIf(state.Fpcr != 0, $"SoftFloat32_16.FPConvert: state.Fpcr = 0x{state.Fpcr:X8}");
  386. double real = value.FPUnpackCv(out FpType type, out bool sign, out uint valueBits, state);
  387. bool altHp = state.GetFpcrFlag(Fpcr.Ahp);
  388. ushort resultBits;
  389. if (type == FpType.SNaN || type == FpType.QNaN)
  390. {
  391. if (altHp)
  392. {
  393. resultBits = FPZero(sign);
  394. }
  395. else if (state.GetFpcrFlag(Fpcr.Dn))
  396. {
  397. resultBits = FPDefaultNaN();
  398. }
  399. else
  400. {
  401. resultBits = FPConvertNaN(valueBits);
  402. }
  403. if (type == FpType.SNaN || altHp)
  404. {
  405. FPProcessException(FpExc.InvalidOp, state);
  406. }
  407. }
  408. else if (type == FpType.Infinity)
  409. {
  410. if (altHp)
  411. {
  412. resultBits = (ushort)((sign ? 1u : 0u) << 15 | 0x7FFFu);
  413. FPProcessException(FpExc.InvalidOp, state);
  414. }
  415. else
  416. {
  417. resultBits = FPInfinity(sign);
  418. }
  419. }
  420. else if (type == FpType.Zero)
  421. {
  422. resultBits = FPZero(sign);
  423. }
  424. else
  425. {
  426. resultBits = FPRoundCv(real, state);
  427. }
  428. return resultBits;
  429. }
  430. private static ushort FPDefaultNaN()
  431. {
  432. return (ushort)0x7E00u;
  433. }
  434. private static ushort FPInfinity(bool sign)
  435. {
  436. return sign ? (ushort)0xFC00u : (ushort)0x7C00u;
  437. }
  438. private static ushort FPZero(bool sign)
  439. {
  440. return sign ? (ushort)0x8000u : (ushort)0x0000u;
  441. }
  442. private static ushort FPMaxNormal(bool sign)
  443. {
  444. return sign ? (ushort)0xFBFFu : (ushort)0x7BFFu;
  445. }
  446. private static double FPUnpackCv(
  447. this float value,
  448. out FpType type,
  449. out bool sign,
  450. out uint valueBits,
  451. CpuThreadState state)
  452. {
  453. valueBits = (uint)BitConverter.SingleToInt32Bits(value);
  454. sign = (~valueBits & 0x80000000u) == 0u;
  455. uint exp32 = (valueBits & 0x7F800000u) >> 23;
  456. uint frac32 = valueBits & 0x007FFFFFu;
  457. double real;
  458. if (exp32 == 0u)
  459. {
  460. if (frac32 == 0u || state.GetFpcrFlag(Fpcr.Fz))
  461. {
  462. type = FpType.Zero;
  463. real = 0d;
  464. if (frac32 != 0u)
  465. {
  466. FPProcessException(FpExc.InputDenorm, state);
  467. }
  468. }
  469. else
  470. {
  471. type = FpType.Nonzero; // Subnormal.
  472. real = Math.Pow(2d, -126) * ((double)frac32 * Math.Pow(2d, -23));
  473. }
  474. }
  475. else if (exp32 == 0xFFu)
  476. {
  477. if (frac32 == 0u)
  478. {
  479. type = FpType.Infinity;
  480. real = Math.Pow(2d, 1000);
  481. }
  482. else
  483. {
  484. type = (~frac32 & 0x00400000u) == 0u ? FpType.QNaN : FpType.SNaN;
  485. real = 0d;
  486. }
  487. }
  488. else
  489. {
  490. type = FpType.Nonzero; // Normal.
  491. real = Math.Pow(2d, (int)exp32 - 127) * (1d + (double)frac32 * Math.Pow(2d, -23));
  492. }
  493. return sign ? -real : real;
  494. }
  495. private static ushort FPRoundCv(double real, CpuThreadState state)
  496. {
  497. const int minimumExp = -14;
  498. const int e = 5;
  499. const int f = 10;
  500. bool sign;
  501. double mantissa;
  502. if (real < 0d)
  503. {
  504. sign = true;
  505. mantissa = -real;
  506. }
  507. else
  508. {
  509. sign = false;
  510. mantissa = real;
  511. }
  512. int exponent = 0;
  513. while (mantissa < 1d)
  514. {
  515. mantissa *= 2d;
  516. exponent--;
  517. }
  518. while (mantissa >= 2d)
  519. {
  520. mantissa /= 2d;
  521. exponent++;
  522. }
  523. uint biasedExp = (uint)Math.Max(exponent - minimumExp + 1, 0);
  524. if (biasedExp == 0u)
  525. {
  526. mantissa /= Math.Pow(2d, minimumExp - exponent);
  527. }
  528. uint intMant = (uint)Math.Floor(mantissa * Math.Pow(2d, f));
  529. double error = mantissa * Math.Pow(2d, f) - (double)intMant;
  530. if (biasedExp == 0u && (error != 0d || state.GetFpcrFlag(Fpcr.Ufe)))
  531. {
  532. FPProcessException(FpExc.Underflow, state);
  533. }
  534. bool overflowToInf;
  535. bool roundUp;
  536. switch (state.FPRoundingMode())
  537. {
  538. default:
  539. case RoundMode.ToNearest:
  540. roundUp = (error > 0.5d || (error == 0.5d && (intMant & 1u) == 1u));
  541. overflowToInf = true;
  542. break;
  543. case RoundMode.TowardsPlusInfinity:
  544. roundUp = (error != 0d && !sign);
  545. overflowToInf = !sign;
  546. break;
  547. case RoundMode.TowardsMinusInfinity:
  548. roundUp = (error != 0d && sign);
  549. overflowToInf = sign;
  550. break;
  551. case RoundMode.TowardsZero:
  552. roundUp = false;
  553. overflowToInf = false;
  554. break;
  555. }
  556. if (roundUp)
  557. {
  558. intMant++;
  559. if (intMant == (uint)Math.Pow(2d, f))
  560. {
  561. biasedExp = 1u;
  562. }
  563. if (intMant == (uint)Math.Pow(2d, f + 1))
  564. {
  565. biasedExp++;
  566. intMant >>= 1;
  567. }
  568. }
  569. ushort resultBits;
  570. if (!state.GetFpcrFlag(Fpcr.Ahp))
  571. {
  572. if (biasedExp >= (uint)Math.Pow(2d, e) - 1u)
  573. {
  574. resultBits = overflowToInf ? FPInfinity(sign) : FPMaxNormal(sign);
  575. FPProcessException(FpExc.Overflow, state);
  576. error = 1d;
  577. }
  578. else
  579. {
  580. resultBits = (ushort)((sign ? 1u : 0u) << 15 | (biasedExp & 0x1Fu) << 10 | (intMant & 0x03FFu));
  581. }
  582. }
  583. else
  584. {
  585. if (biasedExp >= (uint)Math.Pow(2d, e))
  586. {
  587. resultBits = (ushort)((sign ? 1u : 0u) << 15 | 0x7FFFu);
  588. FPProcessException(FpExc.InvalidOp, state);
  589. error = 0d;
  590. }
  591. else
  592. {
  593. resultBits = (ushort)((sign ? 1u : 0u) << 15 | (biasedExp & 0x1Fu) << 10 | (intMant & 0x03FFu));
  594. }
  595. }
  596. if (error != 0d)
  597. {
  598. FPProcessException(FpExc.Inexact, state);
  599. }
  600. return resultBits;
  601. }
  602. private static ushort FPConvertNaN(uint valueBits)
  603. {
  604. return (ushort)((valueBits & 0x80000000u) >> 16 | 0x7E00u | (valueBits & 0x003FE000u) >> 13);
  605. }
  606. private static void FPProcessException(FpExc exc, CpuThreadState state)
  607. {
  608. int enable = (int)exc + 8;
  609. if ((state.Fpcr & (1 << enable)) != 0)
  610. {
  611. throw new NotImplementedException("Floating-point trap handling.");
  612. }
  613. else
  614. {
  615. state.Fpsr |= 1 << (int)exc;
  616. }
  617. }
  618. }
  619. static class SoftFloat32
  620. {
  621. public static float FPAdd(float value1, float value2, CpuThreadState state)
  622. {
  623. Debug.WriteLineIf(state.Fpcr != 0, $"SoftFloat32.FPAdd: state.Fpcr = 0x{state.Fpcr:X8}");
  624. value1 = value1.FPUnpack(out FpType type1, out bool sign1, out uint op1, state);
  625. value2 = value2.FPUnpack(out FpType type2, out bool sign2, out uint op2, state);
  626. float result = FPProcessNaNs(type1, type2, op1, op2, out bool done, state);
  627. if (!done)
  628. {
  629. bool inf1 = type1 == FpType.Infinity; bool zero1 = type1 == FpType.Zero;
  630. bool inf2 = type2 == FpType.Infinity; bool zero2 = type2 == FpType.Zero;
  631. if (inf1 && inf2 && sign1 == !sign2)
  632. {
  633. result = FPDefaultNaN();
  634. FPProcessException(FpExc.InvalidOp, state);
  635. }
  636. else if ((inf1 && !sign1) || (inf2 && !sign2))
  637. {
  638. result = FPInfinity(false);
  639. }
  640. else if ((inf1 && sign1) || (inf2 && sign2))
  641. {
  642. result = FPInfinity(true);
  643. }
  644. else if (zero1 && zero2 && sign1 == sign2)
  645. {
  646. result = FPZero(sign1);
  647. }
  648. else
  649. {
  650. result = value1 + value2;
  651. if (state.GetFpcrFlag(Fpcr.Fz) && float.IsSubnormal(result))
  652. {
  653. state.SetFpsrFlag(Fpsr.Ufc);
  654. result = FPZero(result < 0f);
  655. }
  656. }
  657. }
  658. return result;
  659. }
  660. public static int FPCompare(float value1, float value2, bool signalNaNs, CpuThreadState state)
  661. {
  662. Debug.WriteLineIf(state.Fpcr != 0, $"SoftFloat32.FPCompare: state.Fpcr = 0x{state.Fpcr:X8}");
  663. value1 = value1.FPUnpack(out FpType type1, out bool sign1, out _, state);
  664. value2 = value2.FPUnpack(out FpType type2, out bool sign2, out _, state);
  665. int result;
  666. if (type1 == FpType.SNaN || type1 == FpType.QNaN || type2 == FpType.SNaN || type2 == FpType.QNaN)
  667. {
  668. result = 0b0011;
  669. if (type1 == FpType.SNaN || type2 == FpType.SNaN || signalNaNs)
  670. {
  671. FPProcessException(FpExc.InvalidOp, state);
  672. }
  673. }
  674. else
  675. {
  676. if (value1 == value2)
  677. {
  678. result = 0b0110;
  679. }
  680. else if (value1 < value2)
  681. {
  682. result = 0b1000;
  683. }
  684. else
  685. {
  686. result = 0b0010;
  687. }
  688. }
  689. return result;
  690. }
  691. public static float FPDiv(float value1, float value2, CpuThreadState state)
  692. {
  693. Debug.WriteLineIf(state.Fpcr != 0, $"SoftFloat32.FPDiv: state.Fpcr = 0x{state.Fpcr:X8}");
  694. value1 = value1.FPUnpack(out FpType type1, out bool sign1, out uint op1, state);
  695. value2 = value2.FPUnpack(out FpType type2, out bool sign2, out uint op2, state);
  696. float result = FPProcessNaNs(type1, type2, op1, op2, out bool done, state);
  697. if (!done)
  698. {
  699. bool inf1 = type1 == FpType.Infinity; bool zero1 = type1 == FpType.Zero;
  700. bool inf2 = type2 == FpType.Infinity; bool zero2 = type2 == FpType.Zero;
  701. if ((inf1 && inf2) || (zero1 && zero2))
  702. {
  703. result = FPDefaultNaN();
  704. FPProcessException(FpExc.InvalidOp, state);
  705. }
  706. else if (inf1 || zero2)
  707. {
  708. result = FPInfinity(sign1 ^ sign2);
  709. if (!inf1)
  710. {
  711. FPProcessException(FpExc.DivideByZero, state);
  712. }
  713. }
  714. else if (zero1 || inf2)
  715. {
  716. result = FPZero(sign1 ^ sign2);
  717. }
  718. else
  719. {
  720. result = value1 / value2;
  721. if (state.GetFpcrFlag(Fpcr.Fz) && float.IsSubnormal(result))
  722. {
  723. state.SetFpsrFlag(Fpsr.Ufc);
  724. result = FPZero(result < 0f);
  725. }
  726. }
  727. }
  728. return result;
  729. }
  730. public static float FPMax(float value1, float value2, CpuThreadState state)
  731. {
  732. Debug.WriteLineIf(state.Fpcr != 0, $"SoftFloat32.FPMax: state.Fpcr = 0x{state.Fpcr:X8}");
  733. value1 = value1.FPUnpack(out FpType type1, out bool sign1, out uint op1, state);
  734. value2 = value2.FPUnpack(out FpType type2, out bool sign2, out uint op2, state);
  735. float result = FPProcessNaNs(type1, type2, op1, op2, out bool done, state);
  736. if (!done)
  737. {
  738. if (value1 > value2)
  739. {
  740. if (type1 == FpType.Infinity)
  741. {
  742. result = FPInfinity(sign1);
  743. }
  744. else if (type1 == FpType.Zero)
  745. {
  746. result = FPZero(sign1 && sign2);
  747. }
  748. else
  749. {
  750. result = value1;
  751. }
  752. }
  753. else
  754. {
  755. if (type2 == FpType.Infinity)
  756. {
  757. result = FPInfinity(sign2);
  758. }
  759. else if (type2 == FpType.Zero)
  760. {
  761. result = FPZero(sign1 && sign2);
  762. }
  763. else
  764. {
  765. result = value2;
  766. if (state.GetFpcrFlag(Fpcr.Fz) && float.IsSubnormal(result))
  767. {
  768. state.SetFpsrFlag(Fpsr.Ufc);
  769. result = FPZero(result < 0f);
  770. }
  771. }
  772. }
  773. }
  774. return result;
  775. }
  776. public static float FPMaxNum(float value1, float value2, CpuThreadState state)
  777. {
  778. Debug.WriteLineIf(state.Fpcr != 0, $"SoftFloat32.FPMaxNum: state.Fpcr = 0x{state.Fpcr:X8}");
  779. value1.FPUnpack(out FpType type1, out _, out _, state);
  780. value2.FPUnpack(out FpType type2, out _, out _, state);
  781. if (type1 == FpType.QNaN && type2 != FpType.QNaN)
  782. {
  783. value1 = FPInfinity(true);
  784. }
  785. else if (type1 != FpType.QNaN && type2 == FpType.QNaN)
  786. {
  787. value2 = FPInfinity(true);
  788. }
  789. return FPMax(value1, value2, state);
  790. }
  791. public static float FPMin(float value1, float value2, CpuThreadState state)
  792. {
  793. Debug.WriteLineIf(state.Fpcr != 0, $"SoftFloat32.FPMin: state.Fpcr = 0x{state.Fpcr:X8}");
  794. value1 = value1.FPUnpack(out FpType type1, out bool sign1, out uint op1, state);
  795. value2 = value2.FPUnpack(out FpType type2, out bool sign2, out uint op2, state);
  796. float result = FPProcessNaNs(type1, type2, op1, op2, out bool done, state);
  797. if (!done)
  798. {
  799. if (value1 < value2)
  800. {
  801. if (type1 == FpType.Infinity)
  802. {
  803. result = FPInfinity(sign1);
  804. }
  805. else if (type1 == FpType.Zero)
  806. {
  807. result = FPZero(sign1 || sign2);
  808. }
  809. else
  810. {
  811. result = value1;
  812. }
  813. }
  814. else
  815. {
  816. if (type2 == FpType.Infinity)
  817. {
  818. result = FPInfinity(sign2);
  819. }
  820. else if (type2 == FpType.Zero)
  821. {
  822. result = FPZero(sign1 || sign2);
  823. }
  824. else
  825. {
  826. result = value2;
  827. if (state.GetFpcrFlag(Fpcr.Fz) && float.IsSubnormal(result))
  828. {
  829. state.SetFpsrFlag(Fpsr.Ufc);
  830. result = FPZero(result < 0f);
  831. }
  832. }
  833. }
  834. }
  835. return result;
  836. }
  837. public static float FPMinNum(float value1, float value2, CpuThreadState state)
  838. {
  839. Debug.WriteLineIf(state.Fpcr != 0, $"SoftFloat32.FPMinNum: state.Fpcr = 0x{state.Fpcr:X8}");
  840. value1.FPUnpack(out FpType type1, out _, out _, state);
  841. value2.FPUnpack(out FpType type2, out _, out _, state);
  842. if (type1 == FpType.QNaN && type2 != FpType.QNaN)
  843. {
  844. value1 = FPInfinity(false);
  845. }
  846. else if (type1 != FpType.QNaN && type2 == FpType.QNaN)
  847. {
  848. value2 = FPInfinity(false);
  849. }
  850. return FPMin(value1, value2, state);
  851. }
  852. public static float FPMul(float value1, float value2, CpuThreadState state)
  853. {
  854. Debug.WriteLineIf(state.Fpcr != 0, $"SoftFloat32.FPMul: state.Fpcr = 0x{state.Fpcr:X8}");
  855. value1 = value1.FPUnpack(out FpType type1, out bool sign1, out uint op1, state);
  856. value2 = value2.FPUnpack(out FpType type2, out bool sign2, out uint op2, state);
  857. float result = FPProcessNaNs(type1, type2, op1, op2, out bool done, state);
  858. if (!done)
  859. {
  860. bool inf1 = type1 == FpType.Infinity; bool zero1 = type1 == FpType.Zero;
  861. bool inf2 = type2 == FpType.Infinity; bool zero2 = type2 == FpType.Zero;
  862. if ((inf1 && zero2) || (zero1 && inf2))
  863. {
  864. result = FPDefaultNaN();
  865. FPProcessException(FpExc.InvalidOp, state);
  866. }
  867. else if (inf1 || inf2)
  868. {
  869. result = FPInfinity(sign1 ^ sign2);
  870. }
  871. else if (zero1 || zero2)
  872. {
  873. result = FPZero(sign1 ^ sign2);
  874. }
  875. else
  876. {
  877. result = value1 * value2;
  878. if (state.GetFpcrFlag(Fpcr.Fz) && float.IsSubnormal(result))
  879. {
  880. state.SetFpsrFlag(Fpsr.Ufc);
  881. result = FPZero(result < 0f);
  882. }
  883. }
  884. }
  885. return result;
  886. }
  887. public static float FPMulAdd(
  888. float valueA,
  889. float value1,
  890. float value2,
  891. CpuThreadState state)
  892. {
  893. Debug.WriteLineIf(state.Fpcr != 0, $"SoftFloat32.FPMulAdd: state.Fpcr = 0x{state.Fpcr:X8}");
  894. valueA = valueA.FPUnpack(out FpType typeA, out bool signA, out uint addend, state);
  895. value1 = value1.FPUnpack(out FpType type1, out bool sign1, out uint op1, state);
  896. value2 = value2.FPUnpack(out FpType type2, out bool sign2, out uint op2, state);
  897. bool inf1 = type1 == FpType.Infinity; bool zero1 = type1 == FpType.Zero;
  898. bool inf2 = type2 == FpType.Infinity; bool zero2 = type2 == FpType.Zero;
  899. float result = FPProcessNaNs3(typeA, type1, type2, addend, op1, op2, out bool done, state);
  900. if (typeA == FpType.QNaN && ((inf1 && zero2) || (zero1 && inf2)))
  901. {
  902. result = FPDefaultNaN();
  903. FPProcessException(FpExc.InvalidOp, state);
  904. }
  905. if (!done)
  906. {
  907. bool infA = typeA == FpType.Infinity; bool zeroA = typeA == FpType.Zero;
  908. bool signP = sign1 ^ sign2;
  909. bool infP = inf1 || inf2;
  910. bool zeroP = zero1 || zero2;
  911. if ((inf1 && zero2) || (zero1 && inf2) || (infA && infP && signA != signP))
  912. {
  913. result = FPDefaultNaN();
  914. FPProcessException(FpExc.InvalidOp, state);
  915. }
  916. else if ((infA && !signA) || (infP && !signP))
  917. {
  918. result = FPInfinity(false);
  919. }
  920. else if ((infA && signA) || (infP && signP))
  921. {
  922. result = FPInfinity(true);
  923. }
  924. else if (zeroA && zeroP && signA == signP)
  925. {
  926. result = FPZero(signA);
  927. }
  928. else
  929. {
  930. // TODO: When available, use: T MathF.FusedMultiplyAdd(T, T, T);
  931. // https://github.com/dotnet/corefx/issues/31903
  932. result = valueA + (value1 * value2);
  933. if (state.GetFpcrFlag(Fpcr.Fz) && float.IsSubnormal(result))
  934. {
  935. state.SetFpsrFlag(Fpsr.Ufc);
  936. result = FPZero(result < 0f);
  937. }
  938. }
  939. }
  940. return result;
  941. }
  942. [MethodImpl(MethodImplOptions.AggressiveInlining)]
  943. public static float FPMulSub(
  944. float valueA,
  945. float value1,
  946. float value2,
  947. CpuThreadState state)
  948. {
  949. Debug.WriteLineIf(state.Fpcr != 0, $"SoftFloat32.FPMulSub: state.Fpcr = 0x{state.Fpcr:X8}");
  950. value1 = value1.FPNeg();
  951. return FPMulAdd(valueA, value1, value2, state);
  952. }
  953. public static float FPMulX(float value1, float value2, CpuThreadState state)
  954. {
  955. Debug.WriteLineIf(state.Fpcr != 0, $"SoftFloat32.FPMulX: state.Fpcr = 0x{state.Fpcr:X8}");
  956. value1 = value1.FPUnpack(out FpType type1, out bool sign1, out uint op1, state);
  957. value2 = value2.FPUnpack(out FpType type2, out bool sign2, out uint op2, state);
  958. float result = FPProcessNaNs(type1, type2, op1, op2, out bool done, state);
  959. if (!done)
  960. {
  961. bool inf1 = type1 == FpType.Infinity; bool zero1 = type1 == FpType.Zero;
  962. bool inf2 = type2 == FpType.Infinity; bool zero2 = type2 == FpType.Zero;
  963. if ((inf1 && zero2) || (zero1 && inf2))
  964. {
  965. result = FPTwo(sign1 ^ sign2);
  966. }
  967. else if (inf1 || inf2)
  968. {
  969. result = FPInfinity(sign1 ^ sign2);
  970. }
  971. else if (zero1 || zero2)
  972. {
  973. result = FPZero(sign1 ^ sign2);
  974. }
  975. else
  976. {
  977. result = value1 * value2;
  978. if (state.GetFpcrFlag(Fpcr.Fz) && float.IsSubnormal(result))
  979. {
  980. state.SetFpsrFlag(Fpsr.Ufc);
  981. result = FPZero(result < 0f);
  982. }
  983. }
  984. }
  985. return result;
  986. }
  987. public static float FPRecipStepFused(float value1, float value2, CpuThreadState state)
  988. {
  989. Debug.WriteLineIf(state.Fpcr != 0, $"SoftFloat32.FPRecipStepFused: state.Fpcr = 0x{state.Fpcr:X8}");
  990. value1 = value1.FPNeg();
  991. value1 = value1.FPUnpack(out FpType type1, out bool sign1, out uint op1, state);
  992. value2 = value2.FPUnpack(out FpType type2, out bool sign2, out uint op2, state);
  993. float result = FPProcessNaNs(type1, type2, op1, op2, out bool done, state);
  994. if (!done)
  995. {
  996. bool inf1 = type1 == FpType.Infinity; bool zero1 = type1 == FpType.Zero;
  997. bool inf2 = type2 == FpType.Infinity; bool zero2 = type2 == FpType.Zero;
  998. if ((inf1 && zero2) || (zero1 && inf2))
  999. {
  1000. result = FPTwo(false);
  1001. }
  1002. else if (inf1 || inf2)
  1003. {
  1004. result = FPInfinity(sign1 ^ sign2);
  1005. }
  1006. else
  1007. {
  1008. // TODO: When available, use: T MathF.FusedMultiplyAdd(T, T, T);
  1009. // https://github.com/dotnet/corefx/issues/31903
  1010. result = 2f + (value1 * value2);
  1011. if (state.GetFpcrFlag(Fpcr.Fz) && float.IsSubnormal(result))
  1012. {
  1013. state.SetFpsrFlag(Fpsr.Ufc);
  1014. result = FPZero(result < 0f);
  1015. }
  1016. }
  1017. }
  1018. return result;
  1019. }
  1020. public static float FPRecpX(float value, CpuThreadState state)
  1021. {
  1022. Debug.WriteLineIf(state.Fpcr != 0, $"SoftFloat32.FPRecpX: state.Fpcr = 0x{state.Fpcr:X8}");
  1023. value.FPUnpack(out FpType type, out bool sign, out uint op, state);
  1024. float result;
  1025. if (type == FpType.SNaN || type == FpType.QNaN)
  1026. {
  1027. result = FPProcessNaN(type, op, state);
  1028. }
  1029. else
  1030. {
  1031. uint notExp = (~op >> 23) & 0xFFu;
  1032. uint maxExp = 0xFEu;
  1033. result = BitConverter.Int32BitsToSingle(
  1034. (int)((sign ? 1u : 0u) << 31 | (notExp == 0xFFu ? maxExp : notExp) << 23));
  1035. }
  1036. return result;
  1037. }
  1038. public static float FPRSqrtStepFused(float value1, float value2, CpuThreadState state)
  1039. {
  1040. Debug.WriteLineIf(state.Fpcr != 0, $"SoftFloat32.FPRSqrtStepFused: state.Fpcr = 0x{state.Fpcr:X8}");
  1041. value1 = value1.FPNeg();
  1042. value1 = value1.FPUnpack(out FpType type1, out bool sign1, out uint op1, state);
  1043. value2 = value2.FPUnpack(out FpType type2, out bool sign2, out uint op2, state);
  1044. float result = FPProcessNaNs(type1, type2, op1, op2, out bool done, state);
  1045. if (!done)
  1046. {
  1047. bool inf1 = type1 == FpType.Infinity; bool zero1 = type1 == FpType.Zero;
  1048. bool inf2 = type2 == FpType.Infinity; bool zero2 = type2 == FpType.Zero;
  1049. if ((inf1 && zero2) || (zero1 && inf2))
  1050. {
  1051. result = FPOnePointFive(false);
  1052. }
  1053. else if (inf1 || inf2)
  1054. {
  1055. result = FPInfinity(sign1 ^ sign2);
  1056. }
  1057. else
  1058. {
  1059. // TODO: When available, use: T MathF.FusedMultiplyAdd(T, T, T);
  1060. // https://github.com/dotnet/corefx/issues/31903
  1061. result = (3f + (value1 * value2)) / 2f;
  1062. if (state.GetFpcrFlag(Fpcr.Fz) && float.IsSubnormal(result))
  1063. {
  1064. state.SetFpsrFlag(Fpsr.Ufc);
  1065. result = FPZero(result < 0f);
  1066. }
  1067. }
  1068. }
  1069. return result;
  1070. }
  1071. public static float FPSqrt(float value, CpuThreadState state)
  1072. {
  1073. Debug.WriteLineIf(state.Fpcr != 0, $"SoftFloat32.FPSqrt: state.Fpcr = 0x{state.Fpcr:X8}");
  1074. value = value.FPUnpack(out FpType type, out bool sign, out uint op, state);
  1075. float result;
  1076. if (type == FpType.SNaN || type == FpType.QNaN)
  1077. {
  1078. result = FPProcessNaN(type, op, state);
  1079. }
  1080. else if (type == FpType.Zero)
  1081. {
  1082. result = FPZero(sign);
  1083. }
  1084. else if (type == FpType.Infinity && !sign)
  1085. {
  1086. result = FPInfinity(sign);
  1087. }
  1088. else if (sign)
  1089. {
  1090. result = FPDefaultNaN();
  1091. FPProcessException(FpExc.InvalidOp, state);
  1092. }
  1093. else
  1094. {
  1095. result = MathF.Sqrt(value);
  1096. if (state.GetFpcrFlag(Fpcr.Fz) && float.IsSubnormal(result))
  1097. {
  1098. state.SetFpsrFlag(Fpsr.Ufc);
  1099. result = FPZero(result < 0f);
  1100. }
  1101. }
  1102. return result;
  1103. }
  1104. public static float FPSub(float value1, float value2, CpuThreadState state)
  1105. {
  1106. Debug.WriteLineIf(state.Fpcr != 0, $"SoftFloat32.FPSub: state.Fpcr = 0x{state.Fpcr:X8}");
  1107. value1 = value1.FPUnpack(out FpType type1, out bool sign1, out uint op1, state);
  1108. value2 = value2.FPUnpack(out FpType type2, out bool sign2, out uint op2, state);
  1109. float result = FPProcessNaNs(type1, type2, op1, op2, out bool done, state);
  1110. if (!done)
  1111. {
  1112. bool inf1 = type1 == FpType.Infinity; bool zero1 = type1 == FpType.Zero;
  1113. bool inf2 = type2 == FpType.Infinity; bool zero2 = type2 == FpType.Zero;
  1114. if (inf1 && inf2 && sign1 == sign2)
  1115. {
  1116. result = FPDefaultNaN();
  1117. FPProcessException(FpExc.InvalidOp, state);
  1118. }
  1119. else if ((inf1 && !sign1) || (inf2 && sign2))
  1120. {
  1121. result = FPInfinity(false);
  1122. }
  1123. else if ((inf1 && sign1) || (inf2 && !sign2))
  1124. {
  1125. result = FPInfinity(true);
  1126. }
  1127. else if (zero1 && zero2 && sign1 == !sign2)
  1128. {
  1129. result = FPZero(sign1);
  1130. }
  1131. else
  1132. {
  1133. result = value1 - value2;
  1134. if (state.GetFpcrFlag(Fpcr.Fz) && float.IsSubnormal(result))
  1135. {
  1136. state.SetFpsrFlag(Fpsr.Ufc);
  1137. result = FPZero(result < 0f);
  1138. }
  1139. }
  1140. }
  1141. return result;
  1142. }
  1143. private static float FPDefaultNaN()
  1144. {
  1145. return -float.NaN;
  1146. }
  1147. private static float FPInfinity(bool sign)
  1148. {
  1149. return sign ? float.NegativeInfinity : float.PositiveInfinity;
  1150. }
  1151. private static float FPZero(bool sign)
  1152. {
  1153. return sign ? -0f : +0f;
  1154. }
  1155. private static float FPTwo(bool sign)
  1156. {
  1157. return sign ? -2f : +2f;
  1158. }
  1159. private static float FPOnePointFive(bool sign)
  1160. {
  1161. return sign ? -1.5f : +1.5f;
  1162. }
  1163. private static float FPNeg(this float value)
  1164. {
  1165. return -value;
  1166. }
  1167. private static float FPUnpack(
  1168. this float value,
  1169. out FpType type,
  1170. out bool sign,
  1171. out uint valueBits,
  1172. CpuThreadState state)
  1173. {
  1174. valueBits = (uint)BitConverter.SingleToInt32Bits(value);
  1175. sign = (~valueBits & 0x80000000u) == 0u;
  1176. if ((valueBits & 0x7F800000u) == 0u)
  1177. {
  1178. if ((valueBits & 0x007FFFFFu) == 0u || state.GetFpcrFlag(Fpcr.Fz))
  1179. {
  1180. type = FpType.Zero;
  1181. value = FPZero(sign);
  1182. if ((valueBits & 0x007FFFFFu) != 0u)
  1183. {
  1184. FPProcessException(FpExc.InputDenorm, state);
  1185. }
  1186. }
  1187. else
  1188. {
  1189. type = FpType.Nonzero;
  1190. }
  1191. }
  1192. else if ((~valueBits & 0x7F800000u) == 0u)
  1193. {
  1194. if ((valueBits & 0x007FFFFFu) == 0u)
  1195. {
  1196. type = FpType.Infinity;
  1197. }
  1198. else
  1199. {
  1200. type = (~valueBits & 0x00400000u) == 0u ? FpType.QNaN : FpType.SNaN;
  1201. value = FPZero(sign);
  1202. }
  1203. }
  1204. else
  1205. {
  1206. type = FpType.Nonzero;
  1207. }
  1208. return value;
  1209. }
  1210. private static float FPProcessNaNs(
  1211. FpType type1,
  1212. FpType type2,
  1213. uint op1,
  1214. uint op2,
  1215. out bool done,
  1216. CpuThreadState state)
  1217. {
  1218. done = true;
  1219. if (type1 == FpType.SNaN)
  1220. {
  1221. return FPProcessNaN(type1, op1, state);
  1222. }
  1223. else if (type2 == FpType.SNaN)
  1224. {
  1225. return FPProcessNaN(type2, op2, state);
  1226. }
  1227. else if (type1 == FpType.QNaN)
  1228. {
  1229. return FPProcessNaN(type1, op1, state);
  1230. }
  1231. else if (type2 == FpType.QNaN)
  1232. {
  1233. return FPProcessNaN(type2, op2, state);
  1234. }
  1235. done = false;
  1236. return FPZero(false);
  1237. }
  1238. private static float FPProcessNaNs3(
  1239. FpType type1,
  1240. FpType type2,
  1241. FpType type3,
  1242. uint op1,
  1243. uint op2,
  1244. uint op3,
  1245. out bool done,
  1246. CpuThreadState state)
  1247. {
  1248. done = true;
  1249. if (type1 == FpType.SNaN)
  1250. {
  1251. return FPProcessNaN(type1, op1, state);
  1252. }
  1253. else if (type2 == FpType.SNaN)
  1254. {
  1255. return FPProcessNaN(type2, op2, state);
  1256. }
  1257. else if (type3 == FpType.SNaN)
  1258. {
  1259. return FPProcessNaN(type3, op3, state);
  1260. }
  1261. else if (type1 == FpType.QNaN)
  1262. {
  1263. return FPProcessNaN(type1, op1, state);
  1264. }
  1265. else if (type2 == FpType.QNaN)
  1266. {
  1267. return FPProcessNaN(type2, op2, state);
  1268. }
  1269. else if (type3 == FpType.QNaN)
  1270. {
  1271. return FPProcessNaN(type3, op3, state);
  1272. }
  1273. done = false;
  1274. return FPZero(false);
  1275. }
  1276. private static float FPProcessNaN(FpType type, uint op, CpuThreadState state)
  1277. {
  1278. if (type == FpType.SNaN)
  1279. {
  1280. op |= 1u << 22;
  1281. FPProcessException(FpExc.InvalidOp, state);
  1282. }
  1283. if (state.GetFpcrFlag(Fpcr.Dn))
  1284. {
  1285. return FPDefaultNaN();
  1286. }
  1287. return BitConverter.Int32BitsToSingle((int)op);
  1288. }
  1289. private static void FPProcessException(FpExc exc, CpuThreadState state)
  1290. {
  1291. int enable = (int)exc + 8;
  1292. if ((state.Fpcr & (1 << enable)) != 0)
  1293. {
  1294. throw new NotImplementedException("Floating-point trap handling.");
  1295. }
  1296. else
  1297. {
  1298. state.Fpsr |= 1 << (int)exc;
  1299. }
  1300. }
  1301. }
  1302. static class SoftFloat64
  1303. {
  1304. public static double FPAdd(double value1, double value2, CpuThreadState state)
  1305. {
  1306. Debug.WriteLineIf(state.Fpcr != 0, $"SoftFloat64.FPAdd: state.Fpcr = 0x{state.Fpcr:X8}");
  1307. value1 = value1.FPUnpack(out FpType type1, out bool sign1, out ulong op1, state);
  1308. value2 = value2.FPUnpack(out FpType type2, out bool sign2, out ulong op2, state);
  1309. double result = FPProcessNaNs(type1, type2, op1, op2, out bool done, state);
  1310. if (!done)
  1311. {
  1312. bool inf1 = type1 == FpType.Infinity; bool zero1 = type1 == FpType.Zero;
  1313. bool inf2 = type2 == FpType.Infinity; bool zero2 = type2 == FpType.Zero;
  1314. if (inf1 && inf2 && sign1 == !sign2)
  1315. {
  1316. result = FPDefaultNaN();
  1317. FPProcessException(FpExc.InvalidOp, state);
  1318. }
  1319. else if ((inf1 && !sign1) || (inf2 && !sign2))
  1320. {
  1321. result = FPInfinity(false);
  1322. }
  1323. else if ((inf1 && sign1) || (inf2 && sign2))
  1324. {
  1325. result = FPInfinity(true);
  1326. }
  1327. else if (zero1 && zero2 && sign1 == sign2)
  1328. {
  1329. result = FPZero(sign1);
  1330. }
  1331. else
  1332. {
  1333. result = value1 + value2;
  1334. if (state.GetFpcrFlag(Fpcr.Fz) && double.IsSubnormal(result))
  1335. {
  1336. state.SetFpsrFlag(Fpsr.Ufc);
  1337. result = FPZero(result < 0d);
  1338. }
  1339. }
  1340. }
  1341. return result;
  1342. }
  1343. public static int FPCompare(double value1, double value2, bool signalNaNs, CpuThreadState state)
  1344. {
  1345. Debug.WriteLineIf(state.Fpcr != 0, $"SoftFloat64.FPCompare: state.Fpcr = 0x{state.Fpcr:X8}");
  1346. value1 = value1.FPUnpack(out FpType type1, out bool sign1, out _, state);
  1347. value2 = value2.FPUnpack(out FpType type2, out bool sign2, out _, state);
  1348. int result;
  1349. if (type1 == FpType.SNaN || type1 == FpType.QNaN || type2 == FpType.SNaN || type2 == FpType.QNaN)
  1350. {
  1351. result = 0b0011;
  1352. if (type1 == FpType.SNaN || type2 == FpType.SNaN || signalNaNs)
  1353. {
  1354. FPProcessException(FpExc.InvalidOp, state);
  1355. }
  1356. }
  1357. else
  1358. {
  1359. if (value1 == value2)
  1360. {
  1361. result = 0b0110;
  1362. }
  1363. else if (value1 < value2)
  1364. {
  1365. result = 0b1000;
  1366. }
  1367. else
  1368. {
  1369. result = 0b0010;
  1370. }
  1371. }
  1372. return result;
  1373. }
  1374. public static double FPDiv(double value1, double value2, CpuThreadState state)
  1375. {
  1376. Debug.WriteLineIf(state.Fpcr != 0, $"SoftFloat64.FPDiv: state.Fpcr = 0x{state.Fpcr:X8}");
  1377. value1 = value1.FPUnpack(out FpType type1, out bool sign1, out ulong op1, state);
  1378. value2 = value2.FPUnpack(out FpType type2, out bool sign2, out ulong op2, state);
  1379. double result = FPProcessNaNs(type1, type2, op1, op2, out bool done, state);
  1380. if (!done)
  1381. {
  1382. bool inf1 = type1 == FpType.Infinity; bool zero1 = type1 == FpType.Zero;
  1383. bool inf2 = type2 == FpType.Infinity; bool zero2 = type2 == FpType.Zero;
  1384. if ((inf1 && inf2) || (zero1 && zero2))
  1385. {
  1386. result = FPDefaultNaN();
  1387. FPProcessException(FpExc.InvalidOp, state);
  1388. }
  1389. else if (inf1 || zero2)
  1390. {
  1391. result = FPInfinity(sign1 ^ sign2);
  1392. if (!inf1)
  1393. {
  1394. FPProcessException(FpExc.DivideByZero, state);
  1395. }
  1396. }
  1397. else if (zero1 || inf2)
  1398. {
  1399. result = FPZero(sign1 ^ sign2);
  1400. }
  1401. else
  1402. {
  1403. result = value1 / value2;
  1404. if (state.GetFpcrFlag(Fpcr.Fz) && double.IsSubnormal(result))
  1405. {
  1406. state.SetFpsrFlag(Fpsr.Ufc);
  1407. result = FPZero(result < 0d);
  1408. }
  1409. }
  1410. }
  1411. return result;
  1412. }
  1413. public static double FPMax(double value1, double value2, CpuThreadState state)
  1414. {
  1415. Debug.WriteLineIf(state.Fpcr != 0, $"SoftFloat64.FPMax: state.Fpcr = 0x{state.Fpcr:X8}");
  1416. value1 = value1.FPUnpack(out FpType type1, out bool sign1, out ulong op1, state);
  1417. value2 = value2.FPUnpack(out FpType type2, out bool sign2, out ulong op2, state);
  1418. double result = FPProcessNaNs(type1, type2, op1, op2, out bool done, state);
  1419. if (!done)
  1420. {
  1421. if (value1 > value2)
  1422. {
  1423. if (type1 == FpType.Infinity)
  1424. {
  1425. result = FPInfinity(sign1);
  1426. }
  1427. else if (type1 == FpType.Zero)
  1428. {
  1429. result = FPZero(sign1 && sign2);
  1430. }
  1431. else
  1432. {
  1433. result = value1;
  1434. }
  1435. }
  1436. else
  1437. {
  1438. if (type2 == FpType.Infinity)
  1439. {
  1440. result = FPInfinity(sign2);
  1441. }
  1442. else if (type2 == FpType.Zero)
  1443. {
  1444. result = FPZero(sign1 && sign2);
  1445. }
  1446. else
  1447. {
  1448. result = value2;
  1449. if (state.GetFpcrFlag(Fpcr.Fz) && double.IsSubnormal(result))
  1450. {
  1451. state.SetFpsrFlag(Fpsr.Ufc);
  1452. result = FPZero(result < 0d);
  1453. }
  1454. }
  1455. }
  1456. }
  1457. return result;
  1458. }
  1459. public static double FPMaxNum(double value1, double value2, CpuThreadState state)
  1460. {
  1461. Debug.WriteLineIf(state.Fpcr != 0, $"SoftFloat64.FPMaxNum: state.Fpcr = 0x{state.Fpcr:X8}");
  1462. value1.FPUnpack(out FpType type1, out _, out _, state);
  1463. value2.FPUnpack(out FpType type2, out _, out _, state);
  1464. if (type1 == FpType.QNaN && type2 != FpType.QNaN)
  1465. {
  1466. value1 = FPInfinity(true);
  1467. }
  1468. else if (type1 != FpType.QNaN && type2 == FpType.QNaN)
  1469. {
  1470. value2 = FPInfinity(true);
  1471. }
  1472. return FPMax(value1, value2, state);
  1473. }
  1474. public static double FPMin(double value1, double value2, CpuThreadState state)
  1475. {
  1476. Debug.WriteLineIf(state.Fpcr != 0, $"SoftFloat64.FPMin: state.Fpcr = 0x{state.Fpcr:X8}");
  1477. value1 = value1.FPUnpack(out FpType type1, out bool sign1, out ulong op1, state);
  1478. value2 = value2.FPUnpack(out FpType type2, out bool sign2, out ulong op2, state);
  1479. double result = FPProcessNaNs(type1, type2, op1, op2, out bool done, state);
  1480. if (!done)
  1481. {
  1482. if (value1 < value2)
  1483. {
  1484. if (type1 == FpType.Infinity)
  1485. {
  1486. result = FPInfinity(sign1);
  1487. }
  1488. else if (type1 == FpType.Zero)
  1489. {
  1490. result = FPZero(sign1 || sign2);
  1491. }
  1492. else
  1493. {
  1494. result = value1;
  1495. }
  1496. }
  1497. else
  1498. {
  1499. if (type2 == FpType.Infinity)
  1500. {
  1501. result = FPInfinity(sign2);
  1502. }
  1503. else if (type2 == FpType.Zero)
  1504. {
  1505. result = FPZero(sign1 || sign2);
  1506. }
  1507. else
  1508. {
  1509. result = value2;
  1510. if (state.GetFpcrFlag(Fpcr.Fz) && double.IsSubnormal(result))
  1511. {
  1512. state.SetFpsrFlag(Fpsr.Ufc);
  1513. result = FPZero(result < 0d);
  1514. }
  1515. }
  1516. }
  1517. }
  1518. return result;
  1519. }
  1520. public static double FPMinNum(double value1, double value2, CpuThreadState state)
  1521. {
  1522. Debug.WriteLineIf(state.Fpcr != 0, $"SoftFloat64.FPMinNum: state.Fpcr = 0x{state.Fpcr:X8}");
  1523. value1.FPUnpack(out FpType type1, out _, out _, state);
  1524. value2.FPUnpack(out FpType type2, out _, out _, state);
  1525. if (type1 == FpType.QNaN && type2 != FpType.QNaN)
  1526. {
  1527. value1 = FPInfinity(false);
  1528. }
  1529. else if (type1 != FpType.QNaN && type2 == FpType.QNaN)
  1530. {
  1531. value2 = FPInfinity(false);
  1532. }
  1533. return FPMin(value1, value2, state);
  1534. }
  1535. public static double FPMul(double value1, double value2, CpuThreadState state)
  1536. {
  1537. Debug.WriteLineIf(state.Fpcr != 0, $"SoftFloat64.FPMul: state.Fpcr = 0x{state.Fpcr:X8}");
  1538. value1 = value1.FPUnpack(out FpType type1, out bool sign1, out ulong op1, state);
  1539. value2 = value2.FPUnpack(out FpType type2, out bool sign2, out ulong op2, state);
  1540. double result = FPProcessNaNs(type1, type2, op1, op2, out bool done, state);
  1541. if (!done)
  1542. {
  1543. bool inf1 = type1 == FpType.Infinity; bool zero1 = type1 == FpType.Zero;
  1544. bool inf2 = type2 == FpType.Infinity; bool zero2 = type2 == FpType.Zero;
  1545. if ((inf1 && zero2) || (zero1 && inf2))
  1546. {
  1547. result = FPDefaultNaN();
  1548. FPProcessException(FpExc.InvalidOp, state);
  1549. }
  1550. else if (inf1 || inf2)
  1551. {
  1552. result = FPInfinity(sign1 ^ sign2);
  1553. }
  1554. else if (zero1 || zero2)
  1555. {
  1556. result = FPZero(sign1 ^ sign2);
  1557. }
  1558. else
  1559. {
  1560. result = value1 * value2;
  1561. if (state.GetFpcrFlag(Fpcr.Fz) && double.IsSubnormal(result))
  1562. {
  1563. state.SetFpsrFlag(Fpsr.Ufc);
  1564. result = FPZero(result < 0d);
  1565. }
  1566. }
  1567. }
  1568. return result;
  1569. }
  1570. public static double FPMulAdd(
  1571. double valueA,
  1572. double value1,
  1573. double value2,
  1574. CpuThreadState state)
  1575. {
  1576. Debug.WriteLineIf(state.Fpcr != 0, $"SoftFloat64.FPMulAdd: state.Fpcr = 0x{state.Fpcr:X8}");
  1577. valueA = valueA.FPUnpack(out FpType typeA, out bool signA, out ulong addend, state);
  1578. value1 = value1.FPUnpack(out FpType type1, out bool sign1, out ulong op1, state);
  1579. value2 = value2.FPUnpack(out FpType type2, out bool sign2, out ulong op2, state);
  1580. bool inf1 = type1 == FpType.Infinity; bool zero1 = type1 == FpType.Zero;
  1581. bool inf2 = type2 == FpType.Infinity; bool zero2 = type2 == FpType.Zero;
  1582. double result = FPProcessNaNs3(typeA, type1, type2, addend, op1, op2, out bool done, state);
  1583. if (typeA == FpType.QNaN && ((inf1 && zero2) || (zero1 && inf2)))
  1584. {
  1585. result = FPDefaultNaN();
  1586. FPProcessException(FpExc.InvalidOp, state);
  1587. }
  1588. if (!done)
  1589. {
  1590. bool infA = typeA == FpType.Infinity; bool zeroA = typeA == FpType.Zero;
  1591. bool signP = sign1 ^ sign2;
  1592. bool infP = inf1 || inf2;
  1593. bool zeroP = zero1 || zero2;
  1594. if ((inf1 && zero2) || (zero1 && inf2) || (infA && infP && signA != signP))
  1595. {
  1596. result = FPDefaultNaN();
  1597. FPProcessException(FpExc.InvalidOp, state);
  1598. }
  1599. else if ((infA && !signA) || (infP && !signP))
  1600. {
  1601. result = FPInfinity(false);
  1602. }
  1603. else if ((infA && signA) || (infP && signP))
  1604. {
  1605. result = FPInfinity(true);
  1606. }
  1607. else if (zeroA && zeroP && signA == signP)
  1608. {
  1609. result = FPZero(signA);
  1610. }
  1611. else
  1612. {
  1613. // TODO: When available, use: T Math.FusedMultiplyAdd(T, T, T);
  1614. // https://github.com/dotnet/corefx/issues/31903
  1615. result = valueA + (value1 * value2);
  1616. if (state.GetFpcrFlag(Fpcr.Fz) && double.IsSubnormal(result))
  1617. {
  1618. state.SetFpsrFlag(Fpsr.Ufc);
  1619. result = FPZero(result < 0d);
  1620. }
  1621. }
  1622. }
  1623. return result;
  1624. }
  1625. [MethodImpl(MethodImplOptions.AggressiveInlining)]
  1626. public static double FPMulSub(
  1627. double valueA,
  1628. double value1,
  1629. double value2,
  1630. CpuThreadState state)
  1631. {
  1632. Debug.WriteLineIf(state.Fpcr != 0, $"SoftFloat64.FPMulSub: state.Fpcr = 0x{state.Fpcr:X8}");
  1633. value1 = value1.FPNeg();
  1634. return FPMulAdd(valueA, value1, value2, state);
  1635. }
  1636. public static double FPMulX(double value1, double value2, CpuThreadState state)
  1637. {
  1638. Debug.WriteLineIf(state.Fpcr != 0, $"SoftFloat64.FPMulX: state.Fpcr = 0x{state.Fpcr:X8}");
  1639. value1 = value1.FPUnpack(out FpType type1, out bool sign1, out ulong op1, state);
  1640. value2 = value2.FPUnpack(out FpType type2, out bool sign2, out ulong op2, state);
  1641. double result = FPProcessNaNs(type1, type2, op1, op2, out bool done, state);
  1642. if (!done)
  1643. {
  1644. bool inf1 = type1 == FpType.Infinity; bool zero1 = type1 == FpType.Zero;
  1645. bool inf2 = type2 == FpType.Infinity; bool zero2 = type2 == FpType.Zero;
  1646. if ((inf1 && zero2) || (zero1 && inf2))
  1647. {
  1648. result = FPTwo(sign1 ^ sign2);
  1649. }
  1650. else if (inf1 || inf2)
  1651. {
  1652. result = FPInfinity(sign1 ^ sign2);
  1653. }
  1654. else if (zero1 || zero2)
  1655. {
  1656. result = FPZero(sign1 ^ sign2);
  1657. }
  1658. else
  1659. {
  1660. result = value1 * value2;
  1661. if (state.GetFpcrFlag(Fpcr.Fz) && double.IsSubnormal(result))
  1662. {
  1663. state.SetFpsrFlag(Fpsr.Ufc);
  1664. result = FPZero(result < 0d);
  1665. }
  1666. }
  1667. }
  1668. return result;
  1669. }
  1670. public static double FPRecipStepFused(double value1, double value2, CpuThreadState state)
  1671. {
  1672. Debug.WriteLineIf(state.Fpcr != 0, $"SoftFloat64.FPRecipStepFused: state.Fpcr = 0x{state.Fpcr:X8}");
  1673. value1 = value1.FPNeg();
  1674. value1 = value1.FPUnpack(out FpType type1, out bool sign1, out ulong op1, state);
  1675. value2 = value2.FPUnpack(out FpType type2, out bool sign2, out ulong op2, state);
  1676. double result = FPProcessNaNs(type1, type2, op1, op2, out bool done, state);
  1677. if (!done)
  1678. {
  1679. bool inf1 = type1 == FpType.Infinity; bool zero1 = type1 == FpType.Zero;
  1680. bool inf2 = type2 == FpType.Infinity; bool zero2 = type2 == FpType.Zero;
  1681. if ((inf1 && zero2) || (zero1 && inf2))
  1682. {
  1683. result = FPTwo(false);
  1684. }
  1685. else if (inf1 || inf2)
  1686. {
  1687. result = FPInfinity(sign1 ^ sign2);
  1688. }
  1689. else
  1690. {
  1691. // TODO: When available, use: T Math.FusedMultiplyAdd(T, T, T);
  1692. // https://github.com/dotnet/corefx/issues/31903
  1693. result = 2d + (value1 * value2);
  1694. if (state.GetFpcrFlag(Fpcr.Fz) && double.IsSubnormal(result))
  1695. {
  1696. state.SetFpsrFlag(Fpsr.Ufc);
  1697. result = FPZero(result < 0d);
  1698. }
  1699. }
  1700. }
  1701. return result;
  1702. }
  1703. public static double FPRecpX(double value, CpuThreadState state)
  1704. {
  1705. Debug.WriteLineIf(state.Fpcr != 0, $"SoftFloat64.FPRecpX: state.Fpcr = 0x{state.Fpcr:X8}");
  1706. value.FPUnpack(out FpType type, out bool sign, out ulong op, state);
  1707. double result;
  1708. if (type == FpType.SNaN || type == FpType.QNaN)
  1709. {
  1710. result = FPProcessNaN(type, op, state);
  1711. }
  1712. else
  1713. {
  1714. ulong notExp = (~op >> 52) & 0x7FFul;
  1715. ulong maxExp = 0x7FEul;
  1716. result = BitConverter.Int64BitsToDouble(
  1717. (long)((sign ? 1ul : 0ul) << 63 | (notExp == 0x7FFul ? maxExp : notExp) << 52));
  1718. }
  1719. return result;
  1720. }
  1721. public static double FPRSqrtStepFused(double value1, double value2, CpuThreadState state)
  1722. {
  1723. Debug.WriteLineIf(state.Fpcr != 0, $"SoftFloat64.FPRSqrtStepFused: state.Fpcr = 0x{state.Fpcr:X8}");
  1724. value1 = value1.FPNeg();
  1725. value1 = value1.FPUnpack(out FpType type1, out bool sign1, out ulong op1, state);
  1726. value2 = value2.FPUnpack(out FpType type2, out bool sign2, out ulong op2, state);
  1727. double result = FPProcessNaNs(type1, type2, op1, op2, out bool done, state);
  1728. if (!done)
  1729. {
  1730. bool inf1 = type1 == FpType.Infinity; bool zero1 = type1 == FpType.Zero;
  1731. bool inf2 = type2 == FpType.Infinity; bool zero2 = type2 == FpType.Zero;
  1732. if ((inf1 && zero2) || (zero1 && inf2))
  1733. {
  1734. result = FPOnePointFive(false);
  1735. }
  1736. else if (inf1 || inf2)
  1737. {
  1738. result = FPInfinity(sign1 ^ sign2);
  1739. }
  1740. else
  1741. {
  1742. // TODO: When available, use: T Math.FusedMultiplyAdd(T, T, T);
  1743. // https://github.com/dotnet/corefx/issues/31903
  1744. result = (3d + (value1 * value2)) / 2d;
  1745. if (state.GetFpcrFlag(Fpcr.Fz) && double.IsSubnormal(result))
  1746. {
  1747. state.SetFpsrFlag(Fpsr.Ufc);
  1748. result = FPZero(result < 0d);
  1749. }
  1750. }
  1751. }
  1752. return result;
  1753. }
  1754. public static double FPSqrt(double value, CpuThreadState state)
  1755. {
  1756. Debug.WriteLineIf(state.Fpcr != 0, $"SoftFloat64.FPSqrt: state.Fpcr = 0x{state.Fpcr:X8}");
  1757. value = value.FPUnpack(out FpType type, out bool sign, out ulong op, state);
  1758. double result;
  1759. if (type == FpType.SNaN || type == FpType.QNaN)
  1760. {
  1761. result = FPProcessNaN(type, op, state);
  1762. }
  1763. else if (type == FpType.Zero)
  1764. {
  1765. result = FPZero(sign);
  1766. }
  1767. else if (type == FpType.Infinity && !sign)
  1768. {
  1769. result = FPInfinity(sign);
  1770. }
  1771. else if (sign)
  1772. {
  1773. result = FPDefaultNaN();
  1774. FPProcessException(FpExc.InvalidOp, state);
  1775. }
  1776. else
  1777. {
  1778. result = Math.Sqrt(value);
  1779. if (state.GetFpcrFlag(Fpcr.Fz) && double.IsSubnormal(result))
  1780. {
  1781. state.SetFpsrFlag(Fpsr.Ufc);
  1782. result = FPZero(result < 0d);
  1783. }
  1784. }
  1785. return result;
  1786. }
  1787. public static double FPSub(double value1, double value2, CpuThreadState state)
  1788. {
  1789. Debug.WriteLineIf(state.Fpcr != 0, $"SoftFloat64.FPSub: state.Fpcr = 0x{state.Fpcr:X8}");
  1790. value1 = value1.FPUnpack(out FpType type1, out bool sign1, out ulong op1, state);
  1791. value2 = value2.FPUnpack(out FpType type2, out bool sign2, out ulong op2, state);
  1792. double result = FPProcessNaNs(type1, type2, op1, op2, out bool done, state);
  1793. if (!done)
  1794. {
  1795. bool inf1 = type1 == FpType.Infinity; bool zero1 = type1 == FpType.Zero;
  1796. bool inf2 = type2 == FpType.Infinity; bool zero2 = type2 == FpType.Zero;
  1797. if (inf1 && inf2 && sign1 == sign2)
  1798. {
  1799. result = FPDefaultNaN();
  1800. FPProcessException(FpExc.InvalidOp, state);
  1801. }
  1802. else if ((inf1 && !sign1) || (inf2 && sign2))
  1803. {
  1804. result = FPInfinity(false);
  1805. }
  1806. else if ((inf1 && sign1) || (inf2 && !sign2))
  1807. {
  1808. result = FPInfinity(true);
  1809. }
  1810. else if (zero1 && zero2 && sign1 == !sign2)
  1811. {
  1812. result = FPZero(sign1);
  1813. }
  1814. else
  1815. {
  1816. result = value1 - value2;
  1817. if (state.GetFpcrFlag(Fpcr.Fz) && double.IsSubnormal(result))
  1818. {
  1819. state.SetFpsrFlag(Fpsr.Ufc);
  1820. result = FPZero(result < 0d);
  1821. }
  1822. }
  1823. }
  1824. return result;
  1825. }
  1826. private static double FPDefaultNaN()
  1827. {
  1828. return -double.NaN;
  1829. }
  1830. private static double FPInfinity(bool sign)
  1831. {
  1832. return sign ? double.NegativeInfinity : double.PositiveInfinity;
  1833. }
  1834. private static double FPZero(bool sign)
  1835. {
  1836. return sign ? -0d : +0d;
  1837. }
  1838. private static double FPTwo(bool sign)
  1839. {
  1840. return sign ? -2d : +2d;
  1841. }
  1842. private static double FPOnePointFive(bool sign)
  1843. {
  1844. return sign ? -1.5d : +1.5d;
  1845. }
  1846. private static double FPNeg(this double value)
  1847. {
  1848. return -value;
  1849. }
  1850. private static double FPUnpack(
  1851. this double value,
  1852. out FpType type,
  1853. out bool sign,
  1854. out ulong valueBits,
  1855. CpuThreadState state)
  1856. {
  1857. valueBits = (ulong)BitConverter.DoubleToInt64Bits(value);
  1858. sign = (~valueBits & 0x8000000000000000ul) == 0ul;
  1859. if ((valueBits & 0x7FF0000000000000ul) == 0ul)
  1860. {
  1861. if ((valueBits & 0x000FFFFFFFFFFFFFul) == 0ul || state.GetFpcrFlag(Fpcr.Fz))
  1862. {
  1863. type = FpType.Zero;
  1864. value = FPZero(sign);
  1865. if ((valueBits & 0x000FFFFFFFFFFFFFul) != 0ul)
  1866. {
  1867. FPProcessException(FpExc.InputDenorm, state);
  1868. }
  1869. }
  1870. else
  1871. {
  1872. type = FpType.Nonzero;
  1873. }
  1874. }
  1875. else if ((~valueBits & 0x7FF0000000000000ul) == 0ul)
  1876. {
  1877. if ((valueBits & 0x000FFFFFFFFFFFFFul) == 0ul)
  1878. {
  1879. type = FpType.Infinity;
  1880. }
  1881. else
  1882. {
  1883. type = (~valueBits & 0x0008000000000000ul) == 0ul ? FpType.QNaN : FpType.SNaN;
  1884. value = FPZero(sign);
  1885. }
  1886. }
  1887. else
  1888. {
  1889. type = FpType.Nonzero;
  1890. }
  1891. return value;
  1892. }
  1893. private static double FPProcessNaNs(
  1894. FpType type1,
  1895. FpType type2,
  1896. ulong op1,
  1897. ulong op2,
  1898. out bool done,
  1899. CpuThreadState state)
  1900. {
  1901. done = true;
  1902. if (type1 == FpType.SNaN)
  1903. {
  1904. return FPProcessNaN(type1, op1, state);
  1905. }
  1906. else if (type2 == FpType.SNaN)
  1907. {
  1908. return FPProcessNaN(type2, op2, state);
  1909. }
  1910. else if (type1 == FpType.QNaN)
  1911. {
  1912. return FPProcessNaN(type1, op1, state);
  1913. }
  1914. else if (type2 == FpType.QNaN)
  1915. {
  1916. return FPProcessNaN(type2, op2, state);
  1917. }
  1918. done = false;
  1919. return FPZero(false);
  1920. }
  1921. private static double FPProcessNaNs3(
  1922. FpType type1,
  1923. FpType type2,
  1924. FpType type3,
  1925. ulong op1,
  1926. ulong op2,
  1927. ulong op3,
  1928. out bool done,
  1929. CpuThreadState state)
  1930. {
  1931. done = true;
  1932. if (type1 == FpType.SNaN)
  1933. {
  1934. return FPProcessNaN(type1, op1, state);
  1935. }
  1936. else if (type2 == FpType.SNaN)
  1937. {
  1938. return FPProcessNaN(type2, op2, state);
  1939. }
  1940. else if (type3 == FpType.SNaN)
  1941. {
  1942. return FPProcessNaN(type3, op3, state);
  1943. }
  1944. else if (type1 == FpType.QNaN)
  1945. {
  1946. return FPProcessNaN(type1, op1, state);
  1947. }
  1948. else if (type2 == FpType.QNaN)
  1949. {
  1950. return FPProcessNaN(type2, op2, state);
  1951. }
  1952. else if (type3 == FpType.QNaN)
  1953. {
  1954. return FPProcessNaN(type3, op3, state);
  1955. }
  1956. done = false;
  1957. return FPZero(false);
  1958. }
  1959. private static double FPProcessNaN(FpType type, ulong op, CpuThreadState state)
  1960. {
  1961. if (type == FpType.SNaN)
  1962. {
  1963. op |= 1ul << 51;
  1964. FPProcessException(FpExc.InvalidOp, state);
  1965. }
  1966. if (state.GetFpcrFlag(Fpcr.Dn))
  1967. {
  1968. return FPDefaultNaN();
  1969. }
  1970. return BitConverter.Int64BitsToDouble((long)op);
  1971. }
  1972. private static void FPProcessException(FpExc exc, CpuThreadState state)
  1973. {
  1974. int enable = (int)exc + 8;
  1975. if ((state.Fpcr & (1 << enable)) != 0)
  1976. {
  1977. throw new NotImplementedException("Floating-point trap handling.");
  1978. }
  1979. else
  1980. {
  1981. state.Fpsr |= 1 << (int)exc;
  1982. }
  1983. }
  1984. }
  1985. }