CpuTestSimdTbl.cs 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317
  1. #define SimdTbl
  2. using ARMeilleure.State;
  3. using NUnit.Framework;
  4. using System.Collections.Generic;
  5. namespace Ryujinx.Tests.Cpu
  6. {
  7. [Category("SimdTbl")]
  8. public sealed class CpuTestSimdTbl : CpuTest
  9. {
  10. #if SimdTbl
  11. #region "Helper methods"
  12. private static ulong GenIdxsForTbls(int regs)
  13. {
  14. const byte idxInRngMin = 0;
  15. byte idxInRngMax = (byte)((16 * regs) - 1);
  16. byte idxOutRngMin = (byte) (16 * regs);
  17. const byte idxOutRngMax = 255;
  18. ulong idxs = 0ul;
  19. for (int cnt = 1; cnt <= 8; cnt++)
  20. {
  21. ulong idxInRng = TestContext.CurrentContext.Random.NextByte(idxInRngMin, idxInRngMax);
  22. ulong idxOutRng = TestContext.CurrentContext.Random.NextByte(idxOutRngMin, idxOutRngMax);
  23. ulong idx = TestContext.CurrentContext.Random.NextBool() ? idxInRng : idxOutRng;
  24. idxs = (idxs << 8) | idx;
  25. }
  26. return idxs;
  27. }
  28. #endregion
  29. #region "ValueSource (Types)"
  30. private static ulong[] _8B_()
  31. {
  32. return new[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
  33. 0x8080808080808080ul, 0xFFFFFFFFFFFFFFFFul };
  34. }
  35. private static IEnumerable<ulong> _GenIdxsForTbl1_()
  36. {
  37. yield return 0x0000000000000000ul;
  38. yield return 0x7F7F7F7F7F7F7F7Ful;
  39. yield return 0x8080808080808080ul;
  40. yield return 0xFFFFFFFFFFFFFFFFul;
  41. for (int cnt = 1; cnt <= RndCntIdxs; cnt++)
  42. {
  43. yield return GenIdxsForTbls(regs: 1);
  44. }
  45. }
  46. private static IEnumerable<ulong> _GenIdxsForTbl2_()
  47. {
  48. yield return 0x0000000000000000ul;
  49. yield return 0x7F7F7F7F7F7F7F7Ful;
  50. yield return 0x8080808080808080ul;
  51. yield return 0xFFFFFFFFFFFFFFFFul;
  52. for (int cnt = 1; cnt <= RndCntIdxs; cnt++)
  53. {
  54. yield return GenIdxsForTbls(regs: 2);
  55. }
  56. }
  57. private static IEnumerable<ulong> _GenIdxsForTbl3_()
  58. {
  59. yield return 0x0000000000000000ul;
  60. yield return 0x7F7F7F7F7F7F7F7Ful;
  61. yield return 0x8080808080808080ul;
  62. yield return 0xFFFFFFFFFFFFFFFFul;
  63. for (int cnt = 1; cnt <= RndCntIdxs; cnt++)
  64. {
  65. yield return GenIdxsForTbls(regs: 3);
  66. }
  67. }
  68. private static IEnumerable<ulong> _GenIdxsForTbl4_()
  69. {
  70. yield return 0x0000000000000000ul;
  71. yield return 0x7F7F7F7F7F7F7F7Ful;
  72. yield return 0x8080808080808080ul;
  73. yield return 0xFFFFFFFFFFFFFFFFul;
  74. for (int cnt = 1; cnt <= RndCntIdxs; cnt++)
  75. {
  76. yield return GenIdxsForTbls(regs: 4);
  77. }
  78. }
  79. #endregion
  80. #region "ValueSource (Opcodes)"
  81. private static uint[] _SingleRegisterTable_V_8B_16B_()
  82. {
  83. return new[]
  84. {
  85. 0x0E000000u, // TBL V0.8B, { V0.16B }, V0.8B
  86. 0x0E001000u // TBX V0.8B, { V0.16B }, V0.8B
  87. };
  88. }
  89. private static uint[] _TwoRegisterTable_V_8B_16B_()
  90. {
  91. return new[]
  92. {
  93. 0x0E002000u, // TBL V0.8B, { V0.16B, V1.16B }, V0.8B
  94. 0x0E003000u // TBX V0.8B, { V0.16B, V1.16B }, V0.8B
  95. };
  96. }
  97. private static uint[] _ThreeRegisterTable_V_8B_16B_()
  98. {
  99. return new[]
  100. {
  101. 0x0E004000u, // TBL V0.8B, { V0.16B, V1.16B, V2.16B }, V0.8B
  102. 0x0E005000u // TBX V0.8B, { V0.16B, V1.16B, V2.16B }, V0.8B
  103. };
  104. }
  105. private static uint[] _FourRegisterTable_V_8B_16B_()
  106. {
  107. return new[]
  108. {
  109. 0x0E006000u, // TBL V0.8B, { V0.16B, V1.16B, V2.16B, V3.16B }, V0.8B
  110. 0x0E006000u // TBX V0.8B, { V0.16B, V1.16B, V2.16B, V3.16B }, V0.8B
  111. };
  112. }
  113. #endregion
  114. private const int RndCntIdxs = 2;
  115. [Test, Pairwise]
  116. public void SingleRegisterTable_V_8B_16B([ValueSource(nameof(_SingleRegisterTable_V_8B_16B_))] uint opcodes,
  117. [Values(0u)] uint rd,
  118. [Values(1u)] uint rn,
  119. [Values(2u)] uint rm,
  120. [ValueSource(nameof(_8B_))] ulong z,
  121. [ValueSource(nameof(_8B_))] ulong table0,
  122. [ValueSource(nameof(_GenIdxsForTbl1_))] ulong indexes,
  123. [Values(0b0u, 0b1u)] uint q) // <8B, 16B>
  124. {
  125. opcodes |= ((rm & 31) << 16) | ((rn & 31) << 5) | ((rd & 31) << 0);
  126. opcodes |= ((q & 1) << 30);
  127. V128 v0 = MakeVectorE0E1(z, z);
  128. V128 v1 = MakeVectorE0E1(table0, table0);
  129. V128 v2 = MakeVectorE0E1(indexes, q == 1u ? indexes : 0ul);
  130. SingleOpcode(opcodes, v0: v0, v1: v1, v2: v2);
  131. CompareAgainstUnicorn();
  132. }
  133. [Test, Pairwise]
  134. public void TwoRegisterTable_V_8B_16B([ValueSource(nameof(_TwoRegisterTable_V_8B_16B_))] uint opcodes,
  135. [Values(0u)] uint rd,
  136. [Values(1u)] uint rn,
  137. [Values(3u)] uint rm,
  138. [ValueSource(nameof(_8B_))] ulong z,
  139. [ValueSource(nameof(_8B_))] ulong table0,
  140. [ValueSource(nameof(_8B_))] ulong table1,
  141. [ValueSource(nameof(_GenIdxsForTbl2_))] ulong indexes,
  142. [Values(0b0u, 0b1u)] uint q) // <8B, 16B>
  143. {
  144. opcodes |= ((rm & 31) << 16) | ((rn & 31) << 5) | ((rd & 31) << 0);
  145. opcodes |= ((q & 1) << 30);
  146. V128 v0 = MakeVectorE0E1(z, z);
  147. V128 v1 = MakeVectorE0E1(table0, table0);
  148. V128 v2 = MakeVectorE0E1(table1, table1);
  149. V128 v3 = MakeVectorE0E1(indexes, q == 1u ? indexes : 0ul);
  150. SingleOpcode(opcodes, v0: v0, v1: v1, v2: v2, v3: v3);
  151. CompareAgainstUnicorn();
  152. }
  153. [Test, Pairwise]
  154. public void Mod_TwoRegisterTable_V_8B_16B([ValueSource(nameof(_TwoRegisterTable_V_8B_16B_))] uint opcodes,
  155. [Values(30u, 1u)] uint rd,
  156. [Values(31u)] uint rn,
  157. [Values(1u, 30u)] uint rm,
  158. [ValueSource(nameof(_8B_))] ulong z,
  159. [ValueSource(nameof(_8B_))] ulong table0,
  160. [ValueSource(nameof(_8B_))] ulong table1,
  161. [ValueSource(nameof(_GenIdxsForTbl2_))] ulong indexes,
  162. [Values(0b0u, 0b1u)] uint q) // <8B, 16B>
  163. {
  164. opcodes |= ((rm & 31) << 16) | ((rn & 31) << 5) | ((rd & 31) << 0);
  165. opcodes |= ((q & 1) << 30);
  166. V128 v30 = MakeVectorE0E1(z, z);
  167. V128 v31 = MakeVectorE0E1(table0, table0);
  168. V128 v0 = MakeVectorE0E1(table1, table1);
  169. V128 v1 = MakeVectorE0E1(indexes, indexes);
  170. SingleOpcode(opcodes, v0: v0, v1: v1, v30: v30, v31: v31);
  171. CompareAgainstUnicorn();
  172. }
  173. [Test, Pairwise]
  174. public void ThreeRegisterTable_V_8B_16B([ValueSource(nameof(_ThreeRegisterTable_V_8B_16B_))] uint opcodes,
  175. [Values(0u)] uint rd,
  176. [Values(1u)] uint rn,
  177. [Values(4u)] uint rm,
  178. [ValueSource(nameof(_8B_))] ulong z,
  179. [ValueSource(nameof(_8B_))] ulong table0,
  180. [ValueSource(nameof(_8B_))] ulong table1,
  181. [ValueSource(nameof(_8B_))] ulong table2,
  182. [ValueSource(nameof(_GenIdxsForTbl3_))] ulong indexes,
  183. [Values(0b0u, 0b1u)] uint q) // <8B, 16B>
  184. {
  185. opcodes |= ((rm & 31) << 16) | ((rn & 31) << 5) | ((rd & 31) << 0);
  186. opcodes |= ((q & 1) << 30);
  187. V128 v0 = MakeVectorE0E1(z, z);
  188. V128 v1 = MakeVectorE0E1(table0, table0);
  189. V128 v2 = MakeVectorE0E1(table1, table1);
  190. V128 v3 = MakeVectorE0E1(table2, table2);
  191. V128 v4 = MakeVectorE0E1(indexes, q == 1u ? indexes : 0ul);
  192. SingleOpcode(opcodes, v0: v0, v1: v1, v2: v2, v3: v3, v4: v4);
  193. CompareAgainstUnicorn();
  194. }
  195. [Test, Pairwise]
  196. public void Mod_ThreeRegisterTable_V_8B_16B([ValueSource(nameof(_ThreeRegisterTable_V_8B_16B_))] uint opcodes,
  197. [Values(30u, 2u)] uint rd,
  198. [Values(31u)] uint rn,
  199. [Values(2u, 30u)] uint rm,
  200. [ValueSource(nameof(_8B_))] ulong z,
  201. [ValueSource(nameof(_8B_))] ulong table0,
  202. [ValueSource(nameof(_8B_))] ulong table1,
  203. [ValueSource(nameof(_8B_))] ulong table2,
  204. [ValueSource(nameof(_GenIdxsForTbl3_))] ulong indexes,
  205. [Values(0b0u, 0b1u)] uint q) // <8B, 16B>
  206. {
  207. opcodes |= ((rm & 31) << 16) | ((rn & 31) << 5) | ((rd & 31) << 0);
  208. opcodes |= ((q & 1) << 30);
  209. V128 v30 = MakeVectorE0E1(z, z);
  210. V128 v31 = MakeVectorE0E1(table0, table0);
  211. V128 v0 = MakeVectorE0E1(table1, table1);
  212. V128 v1 = MakeVectorE0E1(table2, table2);
  213. V128 v2 = MakeVectorE0E1(indexes, indexes);
  214. SingleOpcode(opcodes, v0: v0, v1: v1, v2: v2, v30: v30, v31: v31);
  215. CompareAgainstUnicorn();
  216. }
  217. [Test, Pairwise]
  218. public void FourRegisterTable_V_8B_16B([ValueSource(nameof(_FourRegisterTable_V_8B_16B_))] uint opcodes,
  219. [Values(0u)] uint rd,
  220. [Values(1u)] uint rn,
  221. [Values(5u)] uint rm,
  222. [ValueSource(nameof(_8B_))] ulong z,
  223. [ValueSource(nameof(_8B_))] ulong table0,
  224. [ValueSource(nameof(_8B_))] ulong table1,
  225. [ValueSource(nameof(_8B_))] ulong table2,
  226. [ValueSource(nameof(_8B_))] ulong table3,
  227. [ValueSource(nameof(_GenIdxsForTbl4_))] ulong indexes,
  228. [Values(0b0u, 0b1u)] uint q) // <8B, 16B>
  229. {
  230. opcodes |= ((rm & 31) << 16) | ((rn & 31) << 5) | ((rd & 31) << 0);
  231. opcodes |= ((q & 1) << 30);
  232. V128 v0 = MakeVectorE0E1(z, z);
  233. V128 v1 = MakeVectorE0E1(table0, table0);
  234. V128 v2 = MakeVectorE0E1(table1, table1);
  235. V128 v3 = MakeVectorE0E1(table2, table2);
  236. V128 v4 = MakeVectorE0E1(table3, table3);
  237. V128 v5 = MakeVectorE0E1(indexes, q == 1u ? indexes : 0ul);
  238. SingleOpcode(opcodes, v0: v0, v1: v1, v2: v2, v3: v3, v4: v4, v5: v5);
  239. CompareAgainstUnicorn();
  240. }
  241. [Test, Pairwise]
  242. public void Mod_FourRegisterTable_V_8B_16B([ValueSource(nameof(_FourRegisterTable_V_8B_16B_))] uint opcodes,
  243. [Values(30u, 3u)] uint rd,
  244. [Values(31u)] uint rn,
  245. [Values(3u, 30u)] uint rm,
  246. [ValueSource(nameof(_8B_))] ulong z,
  247. [ValueSource(nameof(_8B_))] ulong table0,
  248. [ValueSource(nameof(_8B_))] ulong table1,
  249. [ValueSource(nameof(_8B_))] ulong table2,
  250. [ValueSource(nameof(_8B_))] ulong table3,
  251. [ValueSource(nameof(_GenIdxsForTbl4_))] ulong indexes,
  252. [Values(0b0u, 0b1u)] uint q) // <8B, 16B>
  253. {
  254. opcodes |= ((rm & 31) << 16) | ((rn & 31) << 5) | ((rd & 31) << 0);
  255. opcodes |= ((q & 1) << 30);
  256. V128 v30 = MakeVectorE0E1(z, z);
  257. V128 v31 = MakeVectorE0E1(table0, table0);
  258. V128 v0 = MakeVectorE0E1(table1, table1);
  259. V128 v1 = MakeVectorE0E1(table2, table2);
  260. V128 v2 = MakeVectorE0E1(table3, table3);
  261. V128 v3 = MakeVectorE0E1(indexes, indexes);
  262. SingleOpcode(opcodes, v0: v0, v1: v1, v2: v2, v3: v3, v30: v30, v31: v31);
  263. CompareAgainstUnicorn();
  264. }
  265. #endif
  266. }
  267. }