CpuTestSimd.cs 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007
  1. #define Simd
  2. using ChocolArm64.State;
  3. using NUnit.Framework;
  4. using System.Runtime.Intrinsics;
  5. namespace Ryujinx.Tests.Cpu
  6. {
  7. using Tester;
  8. using Tester.Types;
  9. [Category("Simd")/*, Ignore("Tested: first half of 2018.")*/]
  10. public sealed class CpuTestSimd : CpuTest
  11. {
  12. #if Simd
  13. [SetUp]
  14. public void SetupTester()
  15. {
  16. AArch64.TakeReset(false);
  17. }
  18. #region "ValueSource"
  19. private static ulong[] _1D_()
  20. {
  21. return new ulong[] { 0x0000000000000000ul, 0x7FFFFFFFFFFFFFFFul,
  22. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
  23. }
  24. private static ulong[] _1H1S1D_()
  25. {
  26. return new ulong[] { 0x0000000000000000ul, 0x0000000000007FFFul,
  27. 0x0000000000008000ul, 0x000000000000FFFFul,
  28. 0x000000007FFFFFFFul, 0x0000000080000000ul,
  29. 0x00000000FFFFFFFFul, 0x7FFFFFFFFFFFFFFFul,
  30. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
  31. }
  32. private static ulong[] _4H2S1D_()
  33. {
  34. return new ulong[] { 0x0000000000000000ul, 0x7FFF7FFF7FFF7FFFul,
  35. 0x8000800080008000ul, 0x7FFFFFFF7FFFFFFFul,
  36. 0x8000000080000000ul, 0x7FFFFFFFFFFFFFFFul,
  37. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
  38. }
  39. private static ulong[] _8B_()
  40. {
  41. return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
  42. 0x8080808080808080ul, 0xFFFFFFFFFFFFFFFFul };
  43. }
  44. private static ulong[] _8B4H_()
  45. {
  46. return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
  47. 0x8080808080808080ul, 0x7FFF7FFF7FFF7FFFul,
  48. 0x8000800080008000ul, 0xFFFFFFFFFFFFFFFFul };
  49. }
  50. private static ulong[] _8B4H2S_()
  51. {
  52. return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
  53. 0x8080808080808080ul, 0x7FFF7FFF7FFF7FFFul,
  54. 0x8000800080008000ul, 0x7FFFFFFF7FFFFFFFul,
  55. 0x8000000080000000ul, 0xFFFFFFFFFFFFFFFFul };
  56. }
  57. private static ulong[] _8B4H2S1D_()
  58. {
  59. return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
  60. 0x8080808080808080ul, 0x7FFF7FFF7FFF7FFFul,
  61. 0x8000800080008000ul, 0x7FFFFFFF7FFFFFFFul,
  62. 0x8000000080000000ul, 0x7FFFFFFFFFFFFFFFul,
  63. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
  64. }
  65. #endregion
  66. [Test, Description("ABS <V><d>, <V><n>")]
  67. public void Abs_S_D([ValueSource("_1D_")] [Random(1)] ulong A)
  68. {
  69. uint Opcode = 0x5EE0B820; // ABS D0, D1
  70. Bits Op = new Bits(Opcode);
  71. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  72. Vector128<float> V1 = MakeVectorE0(A);
  73. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  74. AArch64.V(1, new Bits(A));
  75. SimdFp.Abs_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  76. Assert.Multiple(() =>
  77. {
  78. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  79. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  80. });
  81. }
  82. [Test, Description("ABS <Vd>.<T>, <Vn>.<T>")]
  83. public void Abs_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
  84. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  85. {
  86. uint Opcode = 0x0E20B820; // ABS V0.8B, V1.8B
  87. Opcode |= ((size & 3) << 22);
  88. Bits Op = new Bits(Opcode);
  89. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  90. Vector128<float> V1 = MakeVectorE0(A);
  91. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  92. AArch64.V(1, new Bits(A));
  93. SimdFp.Abs_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  94. Assert.Multiple(() =>
  95. {
  96. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  97. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  98. });
  99. }
  100. [Test, Pairwise, Description("ABS <Vd>.<T>, <Vn>.<T>")]
  101. public void Abs_V_16B_8H_4S_2D([ValueSource("_8B4H2S1D_")] [Random(1)] ulong A0,
  102. [ValueSource("_8B4H2S1D_")] [Random(1)] ulong A1,
  103. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  104. {
  105. uint Opcode = 0x4E20B820; // ABS V0.16B, V1.16B
  106. Opcode |= ((size & 3) << 22);
  107. Bits Op = new Bits(Opcode);
  108. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  109. AThreadState ThreadState = SingleOpcode(Opcode, V1: V1);
  110. AArch64.Vpart(1, 0, new Bits(A0));
  111. AArch64.Vpart(1, 1, new Bits(A1));
  112. SimdFp.Abs_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  113. Assert.Multiple(() =>
  114. {
  115. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  116. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  117. });
  118. }
  119. [Test, Pairwise, Description("ADDP <V><d>, <Vn>.<T>")]
  120. public void Addp_S_2DD([ValueSource("_1D_")] [Random(1)] ulong A0,
  121. [ValueSource("_1D_")] [Random(1)] ulong A1)
  122. {
  123. uint Opcode = 0x5EF1B820; // ADDP D0, V1.2D
  124. Bits Op = new Bits(Opcode);
  125. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  126. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  127. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  128. AArch64.Vpart(1, 0, new Bits(A0));
  129. AArch64.Vpart(1, 1, new Bits(A1));
  130. SimdFp.Addp_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  131. Assert.Multiple(() =>
  132. {
  133. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  134. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  135. });
  136. }
  137. [Test, Description("ADDV <V><d>, <Vn>.<T>")]
  138. public void Addv_V_8BB_4HH([ValueSource("_8B4H_")] [Random(1)] ulong A,
  139. [Values(0b00u, 0b01u)] uint size) // <8B, 4H>
  140. {
  141. uint Opcode = 0x0E31B820; // ADDV B0, V1.8B
  142. Opcode |= ((size & 3) << 22);
  143. Bits Op = new Bits(Opcode);
  144. Vector128<float> V0 = MakeVectorE0E1(TestContext.CurrentContext.Random.NextULong(),
  145. TestContext.CurrentContext.Random.NextULong());
  146. Vector128<float> V1 = MakeVectorE0(A);
  147. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  148. AArch64.Vpart(0, 0, new Bits(TestContext.CurrentContext.Random.NextULong()));
  149. AArch64.V(1, new Bits(A));
  150. SimdFp.Addv_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  151. Assert.Multiple(() =>
  152. {
  153. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  154. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  155. });
  156. }
  157. [Test, Pairwise, Description("ADDV <V><d>, <Vn>.<T>")]
  158. public void Addv_V_16BB_8HH_4SS([ValueSource("_8B4H2S_")] [Random(1)] ulong A0,
  159. [ValueSource("_8B4H2S_")] [Random(1)] ulong A1,
  160. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  161. {
  162. uint Opcode = 0x4E31B820; // ADDV B0, V1.16B
  163. Opcode |= ((size & 3) << 22);
  164. Bits Op = new Bits(Opcode);
  165. Vector128<float> V0 = MakeVectorE0E1(TestContext.CurrentContext.Random.NextULong(),
  166. TestContext.CurrentContext.Random.NextULong());
  167. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  168. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  169. AArch64.Vpart(0, 0, new Bits(TestContext.CurrentContext.Random.NextULong()));
  170. AArch64.Vpart(1, 0, new Bits(A0));
  171. AArch64.Vpart(1, 1, new Bits(A1));
  172. SimdFp.Addv_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  173. Assert.Multiple(() =>
  174. {
  175. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  176. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  177. });
  178. }
  179. [Test, Description("CLS <Vd>.<T>, <Vn>.<T>")]
  180. public void Cls_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
  181. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  182. {
  183. uint Opcode = 0x0E204820; // CLS V0.8B, V1.8B
  184. Opcode |= ((size & 3) << 22);
  185. Bits Op = new Bits(Opcode);
  186. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  187. Vector128<float> V1 = MakeVectorE0(A);
  188. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  189. AArch64.V(1, new Bits(A));
  190. SimdFp.Cls_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  191. Assert.Multiple(() =>
  192. {
  193. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  194. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  195. });
  196. }
  197. [Test, Pairwise, Description("CLS <Vd>.<T>, <Vn>.<T>")]
  198. public void Cls_V_16B_8H_4S([ValueSource("_8B4H2S_")] [Random(1)] ulong A0,
  199. [ValueSource("_8B4H2S_")] [Random(1)] ulong A1,
  200. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  201. {
  202. uint Opcode = 0x4E204820; // CLS V0.16B, V1.16B
  203. Opcode |= ((size & 3) << 22);
  204. Bits Op = new Bits(Opcode);
  205. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  206. AThreadState ThreadState = SingleOpcode(Opcode, V1: V1);
  207. AArch64.Vpart(1, 0, new Bits(A0));
  208. AArch64.Vpart(1, 1, new Bits(A1));
  209. SimdFp.Cls_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  210. Assert.Multiple(() =>
  211. {
  212. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  213. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  214. });
  215. }
  216. [Test, Description("CLZ <Vd>.<T>, <Vn>.<T>")]
  217. public void Clz_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
  218. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  219. {
  220. uint Opcode = 0x2E204820; // CLZ V0.8B, V1.8B
  221. Opcode |= ((size & 3) << 22);
  222. Bits Op = new Bits(Opcode);
  223. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  224. Vector128<float> V1 = MakeVectorE0(A);
  225. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  226. AArch64.V(1, new Bits(A));
  227. SimdFp.Clz_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  228. Assert.Multiple(() =>
  229. {
  230. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  231. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  232. });
  233. }
  234. [Test, Pairwise, Description("CLZ <Vd>.<T>, <Vn>.<T>")]
  235. public void Clz_V_16B_8H_4S([ValueSource("_8B4H2S_")] [Random(1)] ulong A0,
  236. [ValueSource("_8B4H2S_")] [Random(1)] ulong A1,
  237. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  238. {
  239. uint Opcode = 0x6E204820; // CLZ V0.16B, V1.16B
  240. Opcode |= ((size & 3) << 22);
  241. Bits Op = new Bits(Opcode);
  242. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  243. AThreadState ThreadState = SingleOpcode(Opcode, V1: V1);
  244. AArch64.Vpart(1, 0, new Bits(A0));
  245. AArch64.Vpart(1, 1, new Bits(A1));
  246. SimdFp.Clz_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  247. Assert.Multiple(() =>
  248. {
  249. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  250. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  251. });
  252. }
  253. [Test, Description("CMEQ <V><d>, <V><n>, #0")]
  254. public void Cmeq_S_D([ValueSource("_1D_")] [Random(1)] ulong A)
  255. {
  256. uint Opcode = 0x5EE09820; // CMEQ D0, D1, #0
  257. Bits Op = new Bits(Opcode);
  258. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  259. Vector128<float> V1 = MakeVectorE0(A);
  260. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  261. AArch64.V(1, new Bits(A));
  262. SimdFp.Cmeq_Zero_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  263. Assert.Multiple(() =>
  264. {
  265. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  266. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  267. });
  268. }
  269. [Test, Description("CMEQ <Vd>.<T>, <Vn>.<T>, #0")]
  270. public void Cmeq_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
  271. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  272. {
  273. uint Opcode = 0x0E209820; // CMEQ V0.8B, V1.8B, #0
  274. Opcode |= ((size & 3) << 22);
  275. Bits Op = new Bits(Opcode);
  276. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  277. Vector128<float> V1 = MakeVectorE0(A);
  278. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  279. AArch64.V(1, new Bits(A));
  280. SimdFp.Cmeq_Zero_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  281. Assert.Multiple(() =>
  282. {
  283. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  284. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  285. });
  286. }
  287. [Test, Pairwise, Description("CMEQ <Vd>.<T>, <Vn>.<T>, #0")]
  288. public void Cmeq_V_16B_8H_4S_2D([ValueSource("_8B4H2S1D_")] [Random(1)] ulong A0,
  289. [ValueSource("_8B4H2S1D_")] [Random(1)] ulong A1,
  290. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  291. {
  292. uint Opcode = 0x4E209820; // CMEQ V0.16B, V1.16B, #0
  293. Opcode |= ((size & 3) << 22);
  294. Bits Op = new Bits(Opcode);
  295. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  296. AThreadState ThreadState = SingleOpcode(Opcode, V1: V1);
  297. AArch64.Vpart(1, 0, new Bits(A0));
  298. AArch64.Vpart(1, 1, new Bits(A1));
  299. SimdFp.Cmeq_Zero_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  300. Assert.Multiple(() =>
  301. {
  302. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  303. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  304. });
  305. }
  306. [Test, Description("CMGE <V><d>, <V><n>, #0")]
  307. public void Cmge_S_D([ValueSource("_1D_")] [Random(1)] ulong A)
  308. {
  309. uint Opcode = 0x7EE08820; // CMGE D0, D1, #0
  310. Bits Op = new Bits(Opcode);
  311. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  312. Vector128<float> V1 = MakeVectorE0(A);
  313. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  314. AArch64.V(1, new Bits(A));
  315. SimdFp.Cmge_Zero_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  316. Assert.Multiple(() =>
  317. {
  318. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  319. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  320. });
  321. }
  322. [Test, Description("CMGE <Vd>.<T>, <Vn>.<T>, #0")]
  323. public void Cmge_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
  324. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  325. {
  326. uint Opcode = 0x2E208820; // CMGE V0.8B, V1.8B, #0
  327. Opcode |= ((size & 3) << 22);
  328. Bits Op = new Bits(Opcode);
  329. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  330. Vector128<float> V1 = MakeVectorE0(A);
  331. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  332. AArch64.V(1, new Bits(A));
  333. SimdFp.Cmge_Zero_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  334. Assert.Multiple(() =>
  335. {
  336. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  337. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  338. });
  339. }
  340. [Test, Pairwise, Description("CMGE <Vd>.<T>, <Vn>.<T>, #0")]
  341. public void Cmge_V_16B_8H_4S_2D([ValueSource("_8B4H2S1D_")] [Random(1)] ulong A0,
  342. [ValueSource("_8B4H2S1D_")] [Random(1)] ulong A1,
  343. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  344. {
  345. uint Opcode = 0x6E208820; // CMGE V0.16B, V1.16B, #0
  346. Opcode |= ((size & 3) << 22);
  347. Bits Op = new Bits(Opcode);
  348. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  349. AThreadState ThreadState = SingleOpcode(Opcode, V1: V1);
  350. AArch64.Vpart(1, 0, new Bits(A0));
  351. AArch64.Vpart(1, 1, new Bits(A1));
  352. SimdFp.Cmge_Zero_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  353. Assert.Multiple(() =>
  354. {
  355. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  356. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  357. });
  358. }
  359. [Test, Description("CMGT <V><d>, <V><n>, #0")]
  360. public void Cmgt_S_D([ValueSource("_1D_")] [Random(1)] ulong A)
  361. {
  362. uint Opcode = 0x5EE08820; // CMGT D0, D1, #0
  363. Bits Op = new Bits(Opcode);
  364. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  365. Vector128<float> V1 = MakeVectorE0(A);
  366. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  367. AArch64.V(1, new Bits(A));
  368. SimdFp.Cmgt_Zero_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  369. Assert.Multiple(() =>
  370. {
  371. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  372. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  373. });
  374. }
  375. [Test, Description("CMGT <Vd>.<T>, <Vn>.<T>, #0")]
  376. public void Cmgt_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
  377. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  378. {
  379. uint Opcode = 0x0E208820; // CMGT V0.8B, V1.8B, #0
  380. Opcode |= ((size & 3) << 22);
  381. Bits Op = new Bits(Opcode);
  382. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  383. Vector128<float> V1 = MakeVectorE0(A);
  384. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  385. AArch64.V(1, new Bits(A));
  386. SimdFp.Cmgt_Zero_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  387. Assert.Multiple(() =>
  388. {
  389. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  390. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  391. });
  392. }
  393. [Test, Pairwise, Description("CMGT <Vd>.<T>, <Vn>.<T>, #0")]
  394. public void Cmgt_V_16B_8H_4S_2D([ValueSource("_8B4H2S1D_")] [Random(1)] ulong A0,
  395. [ValueSource("_8B4H2S1D_")] [Random(1)] ulong A1,
  396. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  397. {
  398. uint Opcode = 0x4E208820; // CMGT V0.16B, V1.16B, #0
  399. Opcode |= ((size & 3) << 22);
  400. Bits Op = new Bits(Opcode);
  401. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  402. AThreadState ThreadState = SingleOpcode(Opcode, V1: V1);
  403. AArch64.Vpart(1, 0, new Bits(A0));
  404. AArch64.Vpart(1, 1, new Bits(A1));
  405. SimdFp.Cmgt_Zero_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  406. Assert.Multiple(() =>
  407. {
  408. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  409. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  410. });
  411. }
  412. [Test, Description("CMLE <V><d>, <V><n>, #0")]
  413. public void Cmle_S_D([ValueSource("_1D_")] [Random(1)] ulong A)
  414. {
  415. uint Opcode = 0x7EE09820; // CMLE D0, D1, #0
  416. Bits Op = new Bits(Opcode);
  417. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  418. Vector128<float> V1 = MakeVectorE0(A);
  419. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  420. AArch64.V(1, new Bits(A));
  421. SimdFp.Cmle_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  422. Assert.Multiple(() =>
  423. {
  424. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  425. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  426. });
  427. }
  428. [Test, Description("CMLE <Vd>.<T>, <Vn>.<T>, #0")]
  429. public void Cmle_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
  430. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  431. {
  432. uint Opcode = 0x2E209820; // CMLE V0.8B, V1.8B, #0
  433. Opcode |= ((size & 3) << 22);
  434. Bits Op = new Bits(Opcode);
  435. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  436. Vector128<float> V1 = MakeVectorE0(A);
  437. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  438. AArch64.V(1, new Bits(A));
  439. SimdFp.Cmle_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  440. Assert.Multiple(() =>
  441. {
  442. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  443. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  444. });
  445. }
  446. [Test, Pairwise, Description("CMLE <Vd>.<T>, <Vn>.<T>, #0")]
  447. public void Cmle_V_16B_8H_4S_2D([ValueSource("_8B4H2S1D_")] [Random(1)] ulong A0,
  448. [ValueSource("_8B4H2S1D_")] [Random(1)] ulong A1,
  449. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  450. {
  451. uint Opcode = 0x6E209820; // CMLE V0.16B, V1.16B, #0
  452. Opcode |= ((size & 3) << 22);
  453. Bits Op = new Bits(Opcode);
  454. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  455. AThreadState ThreadState = SingleOpcode(Opcode, V1: V1);
  456. AArch64.Vpart(1, 0, new Bits(A0));
  457. AArch64.Vpart(1, 1, new Bits(A1));
  458. SimdFp.Cmle_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  459. Assert.Multiple(() =>
  460. {
  461. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  462. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  463. });
  464. }
  465. [Test, Description("CMLT <V><d>, <V><n>, #0")]
  466. public void Cmlt_S_D([ValueSource("_1D_")] [Random(1)] ulong A)
  467. {
  468. uint Opcode = 0x5EE0A820; // CMLT D0, D1, #0
  469. Bits Op = new Bits(Opcode);
  470. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  471. Vector128<float> V1 = MakeVectorE0(A);
  472. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  473. AArch64.V(1, new Bits(A));
  474. SimdFp.Cmlt_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  475. Assert.Multiple(() =>
  476. {
  477. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  478. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  479. });
  480. }
  481. [Test, Description("CMLT <Vd>.<T>, <Vn>.<T>, #0")]
  482. public void Cmlt_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
  483. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  484. {
  485. uint Opcode = 0x0E20A820; // CMLT V0.8B, V1.8B, #0
  486. Opcode |= ((size & 3) << 22);
  487. Bits Op = new Bits(Opcode);
  488. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  489. Vector128<float> V1 = MakeVectorE0(A);
  490. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  491. AArch64.V(1, new Bits(A));
  492. SimdFp.Cmlt_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  493. Assert.Multiple(() =>
  494. {
  495. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  496. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  497. });
  498. }
  499. [Test, Pairwise, Description("CMLT <Vd>.<T>, <Vn>.<T>, #0")]
  500. public void Cmlt_V_16B_8H_4S_2D([ValueSource("_8B4H2S1D_")] [Random(1)] ulong A0,
  501. [ValueSource("_8B4H2S1D_")] [Random(1)] ulong A1,
  502. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  503. {
  504. uint Opcode = 0x4E20A820; // CMLT V0.16B, V1.16B, #0
  505. Opcode |= ((size & 3) << 22);
  506. Bits Op = new Bits(Opcode);
  507. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  508. AThreadState ThreadState = SingleOpcode(Opcode, V1: V1);
  509. AArch64.Vpart(1, 0, new Bits(A0));
  510. AArch64.Vpart(1, 1, new Bits(A1));
  511. SimdFp.Cmlt_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  512. Assert.Multiple(() =>
  513. {
  514. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  515. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  516. });
  517. }
  518. [Test, Description("CNT <Vd>.<T>, <Vn>.<T>")]
  519. public void Cnt_V_8B([ValueSource("_8B_")] [Random(1)] ulong A)
  520. {
  521. uint Opcode = 0x0E205820; // CNT V0.8B, V1.8B
  522. Bits Op = new Bits(Opcode);
  523. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  524. Vector128<float> V1 = MakeVectorE0(A);
  525. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  526. AArch64.V(1, new Bits(A));
  527. SimdFp.Cnt_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  528. Assert.Multiple(() =>
  529. {
  530. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  531. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  532. });
  533. }
  534. [Test, Pairwise, Description("CNT <Vd>.<T>, <Vn>.<T>")]
  535. public void Cnt_V_16B([ValueSource("_8B_")] [Random(1)] ulong A0,
  536. [ValueSource("_8B_")] [Random(1)] ulong A1)
  537. {
  538. uint Opcode = 0x4E205820; // CNT V0.16B, V1.16B
  539. Bits Op = new Bits(Opcode);
  540. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  541. AThreadState ThreadState = SingleOpcode(Opcode, V1: V1);
  542. AArch64.Vpart(1, 0, new Bits(A0));
  543. AArch64.Vpart(1, 1, new Bits(A1));
  544. SimdFp.Cnt_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  545. Assert.Multiple(() =>
  546. {
  547. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  548. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  549. });
  550. }
  551. [Test, Description("NEG <V><d>, <V><n>")]
  552. public void Neg_S_D([ValueSource("_1D_")] [Random(1)] ulong A)
  553. {
  554. uint Opcode = 0x7EE0B820; // NEG D0, D1
  555. Bits Op = new Bits(Opcode);
  556. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  557. Vector128<float> V1 = MakeVectorE0(A);
  558. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  559. AArch64.V(1, new Bits(A));
  560. SimdFp.Neg_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  561. Assert.Multiple(() =>
  562. {
  563. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  564. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  565. });
  566. }
  567. [Test, Description("NEG <Vd>.<T>, <Vn>.<T>")]
  568. public void Neg_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
  569. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  570. {
  571. uint Opcode = 0x2E20B820; // NEG V0.8B, V1.8B
  572. Opcode |= ((size & 3) << 22);
  573. Bits Op = new Bits(Opcode);
  574. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  575. Vector128<float> V1 = MakeVectorE0(A);
  576. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  577. AArch64.V(1, new Bits(A));
  578. SimdFp.Neg_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  579. Assert.Multiple(() =>
  580. {
  581. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  582. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  583. });
  584. }
  585. [Test, Pairwise, Description("NEG <Vd>.<T>, <Vn>.<T>")]
  586. public void Neg_V_16B_8H_4S_2D([ValueSource("_8B4H2S1D_")] [Random(1)] ulong A0,
  587. [ValueSource("_8B4H2S1D_")] [Random(1)] ulong A1,
  588. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  589. {
  590. uint Opcode = 0x6E20B820; // NEG V0.16B, V1.16B
  591. Opcode |= ((size & 3) << 22);
  592. Bits Op = new Bits(Opcode);
  593. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  594. AThreadState ThreadState = SingleOpcode(Opcode, V1: V1);
  595. AArch64.Vpart(1, 0, new Bits(A0));
  596. AArch64.Vpart(1, 1, new Bits(A1));
  597. SimdFp.Neg_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  598. Assert.Multiple(() =>
  599. {
  600. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  601. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  602. });
  603. }
  604. [Test, Description("NOT <Vd>.<T>, <Vn>.<T>")]
  605. public void Not_V_8B([ValueSource("_8B_")] [Random(1)] ulong A)
  606. {
  607. uint Opcode = 0x2E205820; // NOT V0.8B, V1.8B
  608. Bits Op = new Bits(Opcode);
  609. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  610. Vector128<float> V1 = MakeVectorE0(A);
  611. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  612. AArch64.V(1, new Bits(A));
  613. SimdFp.Not_V(Op[30], Op[9, 5], Op[4, 0]);
  614. Assert.Multiple(() =>
  615. {
  616. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  617. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  618. });
  619. }
  620. [Test, Pairwise, Description("NOT <Vd>.<T>, <Vn>.<T>")]
  621. public void Not_V_16B([ValueSource("_8B_")] [Random(1)] ulong A0,
  622. [ValueSource("_8B_")] [Random(1)] ulong A1)
  623. {
  624. uint Opcode = 0x6E205820; // NOT V0.16B, V1.16B
  625. Bits Op = new Bits(Opcode);
  626. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  627. AThreadState ThreadState = SingleOpcode(Opcode, V1: V1);
  628. AArch64.Vpart(1, 0, new Bits(A0));
  629. AArch64.Vpart(1, 1, new Bits(A1));
  630. SimdFp.Not_V(Op[30], Op[9, 5], Op[4, 0]);
  631. Assert.Multiple(() =>
  632. {
  633. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  634. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  635. });
  636. }
  637. [Test, Description("SQXTN <Vb><d>, <Va><n>")]
  638. public void Sqxtn_S_HB_SH_DS([ValueSource("_1H1S1D_")] [Random(1)] ulong A,
  639. [Values(0b00u, 0b01u, 0b10u)] uint size) // <HB, SH, DS>
  640. {
  641. uint Opcode = 0x5E214820; // SQXTN B0, H1
  642. Opcode |= ((size & 3) << 22);
  643. Bits Op = new Bits(Opcode);
  644. Vector128<float> V0 = MakeVectorE0E1(TestContext.CurrentContext.Random.NextULong(),
  645. TestContext.CurrentContext.Random.NextULong());
  646. Vector128<float> V1 = MakeVectorE0(A);
  647. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  648. AArch64.Vpart(0, 0, new Bits(TestContext.CurrentContext.Random.NextULong()));
  649. AArch64.V(1, new Bits(A));
  650. SimdFp.Sqxtn_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  651. Assert.Multiple(() =>
  652. {
  653. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  654. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  655. });
  656. Assert.That(((ThreadState.Fpsr >> 27) & 1) != 0, Is.EqualTo(Shared.FPSR[27]));
  657. }
  658. [Test, Pairwise, Description("SQXTN{2} <Vd>.<Tb>, <Vn>.<Ta>")]
  659. public void Sqxtn_V_8H8B_4S4H_2D2S([ValueSource("_4H2S1D_")] [Random(1)] ulong A0,
  660. [ValueSource("_4H2S1D_")] [Random(1)] ulong A1,
  661. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H8B, 4S4H, 2D2S>
  662. {
  663. uint Opcode = 0x0E214820; // SQXTN V0.8B, V1.8H
  664. Opcode |= ((size & 3) << 22);
  665. Bits Op = new Bits(Opcode);
  666. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  667. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  668. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  669. AArch64.Vpart(1, 0, new Bits(A0));
  670. AArch64.Vpart(1, 1, new Bits(A1));
  671. SimdFp.Sqxtn_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  672. Assert.Multiple(() =>
  673. {
  674. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  675. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  676. });
  677. Assert.That(((ThreadState.Fpsr >> 27) & 1) != 0, Is.EqualTo(Shared.FPSR[27]));
  678. }
  679. [Test, Pairwise, Description("SQXTN{2} <Vd>.<Tb>, <Vn>.<Ta>")]
  680. public void Sqxtn_V_8H16B_4S8H_2D4S([ValueSource("_4H2S1D_")] [Random(1)] ulong A0,
  681. [ValueSource("_4H2S1D_")] [Random(1)] ulong A1,
  682. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H16B, 4S8H, 2D4S>
  683. {
  684. uint Opcode = 0x4E214820; // SQXTN2 V0.16B, V1.8H
  685. Opcode |= ((size & 3) << 22);
  686. Bits Op = new Bits(Opcode);
  687. ulong _E0 = TestContext.CurrentContext.Random.NextULong();
  688. Vector128<float> V0 = MakeVectorE0(_E0);
  689. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  690. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  691. AArch64.Vpart(1, 0, new Bits(A0));
  692. AArch64.Vpart(1, 1, new Bits(A1));
  693. SimdFp.Sqxtn_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  694. Assert.Multiple(() =>
  695. {
  696. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(_E0));
  697. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  698. });
  699. Assert.That(((ThreadState.Fpsr >> 27) & 1) != 0, Is.EqualTo(Shared.FPSR[27]));
  700. }
  701. [Test, Description("SQXTUN <Vb><d>, <Va><n>")]
  702. public void Sqxtun_S_HB_SH_DS([ValueSource("_1H1S1D_")] [Random(1)] ulong A,
  703. [Values(0b00u, 0b01u, 0b10u)] uint size) // <HB, SH, DS>
  704. {
  705. uint Opcode = 0x7E212820; // SQXTUN B0, H1
  706. Opcode |= ((size & 3) << 22);
  707. Bits Op = new Bits(Opcode);
  708. Vector128<float> V0 = MakeVectorE0E1(TestContext.CurrentContext.Random.NextULong(),
  709. TestContext.CurrentContext.Random.NextULong());
  710. Vector128<float> V1 = MakeVectorE0(A);
  711. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  712. AArch64.Vpart(0, 0, new Bits(TestContext.CurrentContext.Random.NextULong()));
  713. AArch64.V(1, new Bits(A));
  714. SimdFp.Sqxtun_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  715. Assert.Multiple(() =>
  716. {
  717. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  718. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  719. });
  720. Assert.That(((ThreadState.Fpsr >> 27) & 1) != 0, Is.EqualTo(Shared.FPSR[27]));
  721. }
  722. [Test, Pairwise, Description("SQXTUN{2} <Vd>.<Tb>, <Vn>.<Ta>")]
  723. public void Sqxtun_V_8H8B_4S4H_2D2S([ValueSource("_4H2S1D_")] [Random(1)] ulong A0,
  724. [ValueSource("_4H2S1D_")] [Random(1)] ulong A1,
  725. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H8B, 4S4H, 2D2S>
  726. {
  727. uint Opcode = 0x2E212820; // SQXTUN V0.8B, V1.8H
  728. Opcode |= ((size & 3) << 22);
  729. Bits Op = new Bits(Opcode);
  730. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  731. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  732. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  733. AArch64.Vpart(1, 0, new Bits(A0));
  734. AArch64.Vpart(1, 1, new Bits(A1));
  735. SimdFp.Sqxtun_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  736. Assert.Multiple(() =>
  737. {
  738. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  739. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  740. });
  741. Assert.That(((ThreadState.Fpsr >> 27) & 1) != 0, Is.EqualTo(Shared.FPSR[27]));
  742. }
  743. [Test, Pairwise, Description("SQXTUN{2} <Vd>.<Tb>, <Vn>.<Ta>")]
  744. public void Sqxtun_V_8H16B_4S8H_2D4S([ValueSource("_4H2S1D_")] [Random(1)] ulong A0,
  745. [ValueSource("_4H2S1D_")] [Random(1)] ulong A1,
  746. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H16B, 4S8H, 2D4S>
  747. {
  748. uint Opcode = 0x6E212820; // SQXTUN2 V0.16B, V1.8H
  749. Opcode |= ((size & 3) << 22);
  750. Bits Op = new Bits(Opcode);
  751. ulong _E0 = TestContext.CurrentContext.Random.NextULong();
  752. Vector128<float> V0 = MakeVectorE0(_E0);
  753. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  754. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  755. AArch64.Vpart(1, 0, new Bits(A0));
  756. AArch64.Vpart(1, 1, new Bits(A1));
  757. SimdFp.Sqxtun_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  758. Assert.Multiple(() =>
  759. {
  760. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(_E0));
  761. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  762. });
  763. Assert.That(((ThreadState.Fpsr >> 27) & 1) != 0, Is.EqualTo(Shared.FPSR[27]));
  764. }
  765. [Test, Description("UQXTN <Vb><d>, <Va><n>")]
  766. public void Uqxtn_S_HB_SH_DS([ValueSource("_1H1S1D_")] [Random(1)] ulong A,
  767. [Values(0b00u, 0b01u, 0b10u)] uint size) // <HB, SH, DS>
  768. {
  769. uint Opcode = 0x7E214820; // UQXTN B0, H1
  770. Opcode |= ((size & 3) << 22);
  771. Bits Op = new Bits(Opcode);
  772. Vector128<float> V0 = MakeVectorE0E1(TestContext.CurrentContext.Random.NextULong(),
  773. TestContext.CurrentContext.Random.NextULong());
  774. Vector128<float> V1 = MakeVectorE0(A);
  775. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  776. AArch64.Vpart(0, 0, new Bits(TestContext.CurrentContext.Random.NextULong()));
  777. AArch64.V(1, new Bits(A));
  778. SimdFp.Uqxtn_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  779. Assert.Multiple(() =>
  780. {
  781. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  782. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  783. });
  784. Assert.That(((ThreadState.Fpsr >> 27) & 1) != 0, Is.EqualTo(Shared.FPSR[27]));
  785. }
  786. [Test, Pairwise, Description("UQXTN{2} <Vd>.<Tb>, <Vn>.<Ta>")]
  787. public void Uqxtn_V_8H8B_4S4H_2D2S([ValueSource("_4H2S1D_")] [Random(1)] ulong A0,
  788. [ValueSource("_4H2S1D_")] [Random(1)] ulong A1,
  789. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H8B, 4S4H, 2D2S>
  790. {
  791. uint Opcode = 0x2E214820; // UQXTN V0.8B, V1.8H
  792. Opcode |= ((size & 3) << 22);
  793. Bits Op = new Bits(Opcode);
  794. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  795. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  796. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  797. AArch64.Vpart(1, 0, new Bits(A0));
  798. AArch64.Vpart(1, 1, new Bits(A1));
  799. SimdFp.Uqxtn_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  800. Assert.Multiple(() =>
  801. {
  802. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  803. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  804. });
  805. Assert.That(((ThreadState.Fpsr >> 27) & 1) != 0, Is.EqualTo(Shared.FPSR[27]));
  806. }
  807. [Test, Pairwise, Description("UQXTN{2} <Vd>.<Tb>, <Vn>.<Ta>")]
  808. public void Uqxtn_V_8H16B_4S8H_2D4S([ValueSource("_4H2S1D_")] [Random(1)] ulong A0,
  809. [ValueSource("_4H2S1D_")] [Random(1)] ulong A1,
  810. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H16B, 4S8H, 2D4S>
  811. {
  812. uint Opcode = 0x6E214820; // UQXTN2 V0.16B, V1.8H
  813. Opcode |= ((size & 3) << 22);
  814. Bits Op = new Bits(Opcode);
  815. ulong _E0 = TestContext.CurrentContext.Random.NextULong();
  816. Vector128<float> V0 = MakeVectorE0(_E0);
  817. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  818. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  819. AArch64.Vpart(1, 0, new Bits(A0));
  820. AArch64.Vpart(1, 1, new Bits(A1));
  821. SimdFp.Uqxtn_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  822. Assert.Multiple(() =>
  823. {
  824. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(_E0));
  825. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  826. });
  827. Assert.That(((ThreadState.Fpsr >> 27) & 1) != 0, Is.EqualTo(Shared.FPSR[27]));
  828. }
  829. #endif
  830. }
  831. }