InstEmitSimdArithmetic.cs 140 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106
  1. // https://github.com/intel/ARM_NEON_2_x86_SSE/blob/master/NEON_2_SSE.h
  2. // https://www.agner.org/optimize/#vectorclass @ vectori128.h
  3. using ARMeilleure.Decoders;
  4. using ARMeilleure.IntermediateRepresentation;
  5. using ARMeilleure.State;
  6. using ARMeilleure.Translation;
  7. using System;
  8. using System.Diagnostics;
  9. using static ARMeilleure.Instructions.InstEmitHelper;
  10. using static ARMeilleure.Instructions.InstEmitSimdHelper;
  11. using static ARMeilleure.Instructions.InstEmitSimdHelper32;
  12. using static ARMeilleure.IntermediateRepresentation.Operand.Factory;
  13. namespace ARMeilleure.Instructions
  14. {
  15. using Func2I = Func<Operand, Operand, Operand>;
  16. static partial class InstEmit
  17. {
  18. public static void Abs_S(ArmEmitterContext context)
  19. {
  20. EmitScalarUnaryOpSx(context, (op1) => EmitAbs(context, op1));
  21. }
  22. public static void Abs_V(ArmEmitterContext context)
  23. {
  24. EmitVectorUnaryOpSx(context, (op1) => EmitAbs(context, op1));
  25. }
  26. public static void Add_S(ArmEmitterContext context)
  27. {
  28. EmitScalarBinaryOpZx(context, (op1, op2) => context.Add(op1, op2));
  29. }
  30. public static void Add_V(ArmEmitterContext context)
  31. {
  32. if (Optimizations.UseSse2)
  33. {
  34. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  35. Operand n = GetVec(op.Rn);
  36. Operand m = GetVec(op.Rm);
  37. Intrinsic addInst = X86PaddInstruction[op.Size];
  38. Operand res = context.AddIntrinsic(addInst, n, m);
  39. if (op.RegisterSize == RegisterSize.Simd64)
  40. {
  41. res = context.VectorZeroUpper64(res);
  42. }
  43. context.Copy(GetVec(op.Rd), res);
  44. }
  45. else
  46. {
  47. EmitVectorBinaryOpZx(context, (op1, op2) => context.Add(op1, op2));
  48. }
  49. }
  50. public static void Addhn_V(ArmEmitterContext context)
  51. {
  52. EmitHighNarrow(context, (op1, op2) => context.Add(op1, op2), round: false);
  53. }
  54. public static void Addp_S(ArmEmitterContext context)
  55. {
  56. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  57. Operand ne0 = EmitVectorExtractZx(context, op.Rn, 0, op.Size);
  58. Operand ne1 = EmitVectorExtractZx(context, op.Rn, 1, op.Size);
  59. Operand res = context.Add(ne0, ne1);
  60. context.Copy(GetVec(op.Rd), EmitVectorInsert(context, context.VectorZero(), res, 0, op.Size));
  61. }
  62. public static void Addp_V(ArmEmitterContext context)
  63. {
  64. if (Optimizations.UseSsse3)
  65. {
  66. EmitSsse3VectorPairwiseOp(context, X86PaddInstruction);
  67. }
  68. else
  69. {
  70. EmitVectorPairwiseOpZx(context, (op1, op2) => context.Add(op1, op2));
  71. }
  72. }
  73. public static void Addv_V(ArmEmitterContext context)
  74. {
  75. EmitVectorAcrossVectorOpZx(context, (op1, op2) => context.Add(op1, op2));
  76. }
  77. public static void Cls_V(ArmEmitterContext context)
  78. {
  79. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  80. Operand res = context.VectorZero();
  81. int elems = op.GetBytesCount() >> op.Size;
  82. int eSize = 8 << op.Size;
  83. for (int index = 0; index < elems; index++)
  84. {
  85. Operand ne = EmitVectorExtractZx(context, op.Rn, index, op.Size);
  86. Operand de = context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.CountLeadingSigns)), ne, Const(eSize));
  87. res = EmitVectorInsert(context, res, de, index, op.Size);
  88. }
  89. context.Copy(GetVec(op.Rd), res);
  90. }
  91. public static void Clz_V(ArmEmitterContext context)
  92. {
  93. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  94. int eSize = 8 << op.Size;
  95. Operand res = eSize switch {
  96. 8 => Clz_V_I8 (context, GetVec(op.Rn)),
  97. 16 => Clz_V_I16(context, GetVec(op.Rn)),
  98. 32 => Clz_V_I32(context, GetVec(op.Rn)),
  99. _ => default
  100. };
  101. if (res != default)
  102. {
  103. if (op.RegisterSize == RegisterSize.Simd64)
  104. {
  105. res = context.VectorZeroUpper64(res);
  106. }
  107. }
  108. else
  109. {
  110. int elems = op.GetBytesCount() >> op.Size;
  111. res = context.VectorZero();
  112. for (int index = 0; index < elems; index++)
  113. {
  114. Operand ne = EmitVectorExtractZx(context, op.Rn, index, op.Size);
  115. Operand de = context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.CountLeadingZeros)), ne, Const(eSize));
  116. res = EmitVectorInsert(context, res, de, index, op.Size);
  117. }
  118. }
  119. context.Copy(GetVec(op.Rd), res);
  120. }
  121. private static Operand Clz_V_I8(ArmEmitterContext context, Operand arg)
  122. {
  123. if (!Optimizations.UseSsse3)
  124. {
  125. return default;
  126. }
  127. // CLZ nibble table.
  128. Operand clzTable = X86GetScalar(context, 0x01_01_01_01_02_02_03_04);
  129. Operand maskLow = X86GetAllElements(context, 0x0f_0f_0f_0f);
  130. Operand c04 = X86GetAllElements(context, 0x04_04_04_04);
  131. // CLZ of low 4 bits of elements in arg.
  132. Operand loClz = context.AddIntrinsic(Intrinsic.X86Pshufb, clzTable, arg);
  133. // Get the high 4 bits of elements in arg.
  134. Operand hiArg = context.AddIntrinsic(Intrinsic.X86Psrlw, arg, Const(4));
  135. hiArg = context.AddIntrinsic(Intrinsic.X86Pand, hiArg, maskLow);
  136. // CLZ of high 4 bits of elements in arg.
  137. Operand hiClz = context.AddIntrinsic(Intrinsic.X86Pshufb, clzTable, hiArg);
  138. // If high 4 bits are not all zero, we discard the CLZ of the low 4 bits.
  139. Operand mask = context.AddIntrinsic(Intrinsic.X86Pcmpeqb, hiClz, c04);
  140. loClz = context.AddIntrinsic(Intrinsic.X86Pand, loClz, mask);
  141. return context.AddIntrinsic(Intrinsic.X86Paddb, loClz, hiClz);
  142. }
  143. private static Operand Clz_V_I16(ArmEmitterContext context, Operand arg)
  144. {
  145. if (!Optimizations.UseSsse3)
  146. {
  147. return default;
  148. }
  149. Operand maskSwap = X86GetElements(context, 0x80_0f_80_0d_80_0b_80_09, 0x80_07_80_05_80_03_80_01);
  150. Operand maskLow = X86GetAllElements(context, 0x00ff_00ff);
  151. Operand c0008 = X86GetAllElements(context, 0x0008_0008);
  152. // CLZ pair of high 8 and low 8 bits of elements in arg.
  153. Operand hiloClz = Clz_V_I8(context, arg);
  154. // Get CLZ of low 8 bits in each pair.
  155. Operand loClz = context.AddIntrinsic(Intrinsic.X86Pand, hiloClz, maskLow);
  156. // Get CLZ of high 8 bits in each pair.
  157. Operand hiClz = context.AddIntrinsic(Intrinsic.X86Pshufb, hiloClz, maskSwap);
  158. // If high 8 bits are not all zero, we discard the CLZ of the low 8 bits.
  159. Operand mask = context.AddIntrinsic(Intrinsic.X86Pcmpeqw, hiClz, c0008);
  160. loClz = context.AddIntrinsic(Intrinsic.X86Pand, loClz, mask);
  161. return context.AddIntrinsic(Intrinsic.X86Paddw, loClz, hiClz);
  162. }
  163. private static Operand Clz_V_I32(ArmEmitterContext context, Operand arg)
  164. {
  165. // TODO: Use vplzcntd when AVX-512 is supported.
  166. if (!Optimizations.UseSse2)
  167. {
  168. return default;
  169. }
  170. Operand AddVectorI32(Operand op0, Operand op1) => context.AddIntrinsic(Intrinsic.X86Paddd, op0, op1);
  171. Operand SubVectorI32(Operand op0, Operand op1) => context.AddIntrinsic(Intrinsic.X86Psubd, op0, op1);
  172. Operand ShiftRightVectorUI32(Operand op0, int imm8) => context.AddIntrinsic(Intrinsic.X86Psrld, op0, Const(imm8));
  173. Operand OrVector(Operand op0, Operand op1) => context.AddIntrinsic(Intrinsic.X86Por, op0, op1);
  174. Operand AndVector(Operand op0, Operand op1) => context.AddIntrinsic(Intrinsic.X86Pand, op0, op1);
  175. Operand NotVector(Operand op0) => context.AddIntrinsic(Intrinsic.X86Pandn, op0, context.VectorOne());
  176. Operand c55555555 = X86GetAllElements(context, 0x55555555);
  177. Operand c33333333 = X86GetAllElements(context, 0x33333333);
  178. Operand c0f0f0f0f = X86GetAllElements(context, 0x0f0f0f0f);
  179. Operand c0000003f = X86GetAllElements(context, 0x0000003f);
  180. Operand tmp0;
  181. Operand tmp1;
  182. Operand res;
  183. // Set all bits after highest set bit to 1.
  184. res = OrVector(ShiftRightVectorUI32(arg, 1), arg);
  185. res = OrVector(ShiftRightVectorUI32(res, 2), res);
  186. res = OrVector(ShiftRightVectorUI32(res, 4), res);
  187. res = OrVector(ShiftRightVectorUI32(res, 8), res);
  188. res = OrVector(ShiftRightVectorUI32(res, 16), res);
  189. // Make leading 0s into leading 1s.
  190. res = NotVector(res);
  191. // Count leading 1s, which is the population count.
  192. tmp0 = ShiftRightVectorUI32(res, 1);
  193. tmp0 = AndVector(tmp0, c55555555);
  194. res = SubVectorI32(res, tmp0);
  195. tmp0 = ShiftRightVectorUI32(res, 2);
  196. tmp0 = AndVector(tmp0, c33333333);
  197. tmp1 = AndVector(res, c33333333);
  198. res = AddVectorI32(tmp0, tmp1);
  199. tmp0 = ShiftRightVectorUI32(res, 4);
  200. tmp0 = AddVectorI32(tmp0, res);
  201. res = AndVector(tmp0, c0f0f0f0f);
  202. tmp0 = ShiftRightVectorUI32(res, 8);
  203. res = AddVectorI32(tmp0, res);
  204. tmp0 = ShiftRightVectorUI32(res, 16);
  205. res = AddVectorI32(tmp0, res);
  206. res = AndVector(res, c0000003f);
  207. return res;
  208. }
  209. public static void Cnt_V(ArmEmitterContext context)
  210. {
  211. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  212. Operand res = context.VectorZero();
  213. int elems = op.RegisterSize == RegisterSize.Simd128 ? 16 : 8;
  214. for (int index = 0; index < elems; index++)
  215. {
  216. Operand ne = EmitVectorExtractZx(context, op.Rn, index, 0);
  217. Operand de;
  218. if (Optimizations.UsePopCnt)
  219. {
  220. de = context.AddIntrinsicLong(Intrinsic.X86Popcnt, ne);
  221. }
  222. else
  223. {
  224. de = EmitCountSetBits8(context, ne);
  225. }
  226. res = EmitVectorInsert(context, res, de, index, 0);
  227. }
  228. context.Copy(GetVec(op.Rd), res);
  229. }
  230. public static void Fabd_S(ArmEmitterContext context)
  231. {
  232. if (Optimizations.FastFP && Optimizations.UseSse2)
  233. {
  234. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  235. int sizeF = op.Size & 1;
  236. if (sizeF == 0)
  237. {
  238. Operand res = context.AddIntrinsic(Intrinsic.X86Subss, GetVec(op.Rn), GetVec(op.Rm));
  239. res = EmitFloatAbs(context, res, true, false);
  240. context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
  241. }
  242. else /* if (sizeF == 1) */
  243. {
  244. Operand res = context.AddIntrinsic(Intrinsic.X86Subsd, GetVec(op.Rn), GetVec(op.Rm));
  245. res = EmitFloatAbs(context, res, false, false);
  246. context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
  247. }
  248. }
  249. else
  250. {
  251. EmitScalarBinaryOpF(context, (op1, op2) =>
  252. {
  253. Operand res = EmitSoftFloatCall(context, nameof(SoftFloat32.FPSub), op1, op2);
  254. return EmitUnaryMathCall(context, nameof(Math.Abs), res);
  255. });
  256. }
  257. }
  258. public static void Fabd_V(ArmEmitterContext context)
  259. {
  260. if (Optimizations.FastFP && Optimizations.UseSse2)
  261. {
  262. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  263. int sizeF = op.Size & 1;
  264. if (sizeF == 0)
  265. {
  266. Operand res = context.AddIntrinsic(Intrinsic.X86Subps, GetVec(op.Rn), GetVec(op.Rm));
  267. res = EmitFloatAbs(context, res, true, true);
  268. if (op.RegisterSize == RegisterSize.Simd64)
  269. {
  270. res = context.VectorZeroUpper64(res);
  271. }
  272. context.Copy(GetVec(op.Rd), res);
  273. }
  274. else /* if (sizeF == 1) */
  275. {
  276. Operand res = context.AddIntrinsic(Intrinsic.X86Subpd, GetVec(op.Rn), GetVec(op.Rm));
  277. res = EmitFloatAbs(context, res, false, true);
  278. context.Copy(GetVec(op.Rd), res);
  279. }
  280. }
  281. else
  282. {
  283. EmitVectorBinaryOpF(context, (op1, op2) =>
  284. {
  285. Operand res = EmitSoftFloatCall(context, nameof(SoftFloat32.FPSub), op1, op2);
  286. return EmitUnaryMathCall(context, nameof(Math.Abs), res);
  287. });
  288. }
  289. }
  290. public static void Fabs_S(ArmEmitterContext context)
  291. {
  292. if (Optimizations.UseSse2)
  293. {
  294. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  295. if (op.Size == 0)
  296. {
  297. Operand res = EmitFloatAbs(context, GetVec(op.Rn), true, false);
  298. context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
  299. }
  300. else /* if (op.Size == 1) */
  301. {
  302. Operand res = EmitFloatAbs(context, GetVec(op.Rn), false, false);
  303. context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
  304. }
  305. }
  306. else
  307. {
  308. EmitScalarUnaryOpF(context, (op1) =>
  309. {
  310. return EmitUnaryMathCall(context, nameof(Math.Abs), op1);
  311. });
  312. }
  313. }
  314. public static void Fabs_V(ArmEmitterContext context)
  315. {
  316. if (Optimizations.UseSse2)
  317. {
  318. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  319. int sizeF = op.Size & 1;
  320. if (sizeF == 0)
  321. {
  322. Operand res = EmitFloatAbs(context, GetVec(op.Rn), true, true);
  323. if (op.RegisterSize == RegisterSize.Simd64)
  324. {
  325. res = context.VectorZeroUpper64(res);
  326. }
  327. context.Copy(GetVec(op.Rd), res);
  328. }
  329. else /* if (sizeF == 1) */
  330. {
  331. Operand res = EmitFloatAbs(context, GetVec(op.Rn), false, true);
  332. context.Copy(GetVec(op.Rd), res);
  333. }
  334. }
  335. else
  336. {
  337. EmitVectorUnaryOpF(context, (op1) =>
  338. {
  339. return EmitUnaryMathCall(context, nameof(Math.Abs), op1);
  340. });
  341. }
  342. }
  343. public static void Fadd_S(ArmEmitterContext context)
  344. {
  345. if (Optimizations.FastFP && Optimizations.UseSse2)
  346. {
  347. EmitScalarBinaryOpF(context, Intrinsic.X86Addss, Intrinsic.X86Addsd);
  348. }
  349. else if (Optimizations.FastFP)
  350. {
  351. EmitScalarBinaryOpF(context, (op1, op2) => context.Add(op1, op2));
  352. }
  353. else
  354. {
  355. EmitScalarBinaryOpF(context, (op1, op2) =>
  356. {
  357. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPAdd), op1, op2);
  358. });
  359. }
  360. }
  361. public static void Fadd_V(ArmEmitterContext context)
  362. {
  363. if (Optimizations.FastFP && Optimizations.UseSse2)
  364. {
  365. EmitVectorBinaryOpF(context, Intrinsic.X86Addps, Intrinsic.X86Addpd);
  366. }
  367. else if (Optimizations.FastFP)
  368. {
  369. EmitVectorBinaryOpF(context, (op1, op2) => context.Add(op1, op2));
  370. }
  371. else
  372. {
  373. EmitVectorBinaryOpF(context, (op1, op2) =>
  374. {
  375. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPAdd), op1, op2);
  376. });
  377. }
  378. }
  379. public static void Faddp_S(ArmEmitterContext context)
  380. {
  381. if (Optimizations.FastFP && Optimizations.UseSse3)
  382. {
  383. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  384. if ((op.Size & 1) == 0)
  385. {
  386. Operand res = context.AddIntrinsic(Intrinsic.X86Haddps, GetVec(op.Rn), GetVec(op.Rn));
  387. context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
  388. }
  389. else /* if ((op.Size & 1) == 1) */
  390. {
  391. Operand res = context.AddIntrinsic(Intrinsic.X86Haddpd, GetVec(op.Rn), GetVec(op.Rn));
  392. context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
  393. }
  394. }
  395. else
  396. {
  397. EmitScalarPairwiseOpF(context, (op1, op2) =>
  398. {
  399. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPAdd), op1, op2);
  400. });
  401. }
  402. }
  403. public static void Faddp_V(ArmEmitterContext context)
  404. {
  405. if (Optimizations.FastFP && Optimizations.UseSse41)
  406. {
  407. EmitSse2VectorPairwiseOpF(context, (op1, op2) =>
  408. {
  409. return EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
  410. {
  411. return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
  412. {
  413. IOpCodeSimd op = (IOpCodeSimd)context.CurrOp;
  414. Intrinsic addInst = (op.Size & 1) == 0 ? Intrinsic.X86Addps : Intrinsic.X86Addpd;
  415. return context.AddIntrinsic(addInst, op1, op2);
  416. }, scalar: false, op1, op2);
  417. }, scalar: false, op1, op2);
  418. });
  419. }
  420. else
  421. {
  422. EmitVectorPairwiseOpF(context, (op1, op2) =>
  423. {
  424. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPAdd), op1, op2);
  425. });
  426. }
  427. }
  428. public static void Fdiv_S(ArmEmitterContext context)
  429. {
  430. if (Optimizations.FastFP && Optimizations.UseSse2)
  431. {
  432. EmitScalarBinaryOpF(context, Intrinsic.X86Divss, Intrinsic.X86Divsd);
  433. }
  434. else if (Optimizations.FastFP)
  435. {
  436. EmitScalarBinaryOpF(context, (op1, op2) => context.Divide(op1, op2));
  437. }
  438. else
  439. {
  440. EmitScalarBinaryOpF(context, (op1, op2) =>
  441. {
  442. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPDiv), op1, op2);
  443. });
  444. }
  445. }
  446. public static void Fdiv_V(ArmEmitterContext context)
  447. {
  448. if (Optimizations.FastFP && Optimizations.UseSse2)
  449. {
  450. EmitVectorBinaryOpF(context, Intrinsic.X86Divps, Intrinsic.X86Divpd);
  451. }
  452. else if (Optimizations.FastFP)
  453. {
  454. EmitVectorBinaryOpF(context, (op1, op2) => context.Divide(op1, op2));
  455. }
  456. else
  457. {
  458. EmitVectorBinaryOpF(context, (op1, op2) =>
  459. {
  460. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPDiv), op1, op2);
  461. });
  462. }
  463. }
  464. public static void Fmadd_S(ArmEmitterContext context) // Fused.
  465. {
  466. if (Optimizations.FastFP && Optimizations.UseSse2)
  467. {
  468. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  469. Operand d = GetVec(op.Rd);
  470. Operand a = GetVec(op.Ra);
  471. Operand n = GetVec(op.Rn);
  472. Operand m = GetVec(op.Rm);
  473. if (op.Size == 0)
  474. {
  475. Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, n, m);
  476. res = context.AddIntrinsic(Intrinsic.X86Addss, a, res);
  477. context.Copy(d, context.VectorZeroUpper96(res));
  478. }
  479. else /* if (op.Size == 1) */
  480. {
  481. Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, n, m);
  482. res = context.AddIntrinsic(Intrinsic.X86Addsd, a, res);
  483. context.Copy(d, context.VectorZeroUpper64(res));
  484. }
  485. }
  486. else
  487. {
  488. EmitScalarTernaryRaOpF(context, (op1, op2, op3) =>
  489. {
  490. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulAdd), op1, op2, op3);
  491. });
  492. }
  493. }
  494. public static void Fmax_S(ArmEmitterContext context)
  495. {
  496. if (Optimizations.FastFP && Optimizations.UseSse41)
  497. {
  498. EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
  499. {
  500. return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
  501. {
  502. return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: true);
  503. }, scalar: true, op1, op2);
  504. }, scalar: true);
  505. }
  506. else
  507. {
  508. EmitScalarBinaryOpF(context, (op1, op2) =>
  509. {
  510. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMax), op1, op2);
  511. });
  512. }
  513. }
  514. public static void Fmax_V(ArmEmitterContext context)
  515. {
  516. if (Optimizations.FastFP && Optimizations.UseSse41)
  517. {
  518. EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
  519. {
  520. return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
  521. {
  522. return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: true);
  523. }, scalar: false, op1, op2);
  524. }, scalar: false);
  525. }
  526. else
  527. {
  528. EmitVectorBinaryOpF(context, (op1, op2) =>
  529. {
  530. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMax), op1, op2);
  531. });
  532. }
  533. }
  534. public static void Fmaxnm_S(ArmEmitterContext context)
  535. {
  536. if (Optimizations.FastFP && Optimizations.UseSse41)
  537. {
  538. EmitSse41MaxMinNumOpF(context, isMaxNum: true, scalar: true);
  539. }
  540. else
  541. {
  542. EmitScalarBinaryOpF(context, (op1, op2) =>
  543. {
  544. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMaxNum), op1, op2);
  545. });
  546. }
  547. }
  548. public static void Fmaxnm_V(ArmEmitterContext context)
  549. {
  550. if (Optimizations.FastFP && Optimizations.UseSse41)
  551. {
  552. EmitSse41MaxMinNumOpF(context, isMaxNum: true, scalar: false);
  553. }
  554. else
  555. {
  556. EmitVectorBinaryOpF(context, (op1, op2) =>
  557. {
  558. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMaxNum), op1, op2);
  559. });
  560. }
  561. }
  562. public static void Fmaxnmp_S(ArmEmitterContext context)
  563. {
  564. if (Optimizations.FastFP && Optimizations.UseSse41)
  565. {
  566. EmitSse2ScalarPairwiseOpF(context, (op1, op2) =>
  567. {
  568. return EmitSse41MaxMinNumOpF(context, isMaxNum: true, scalar: true, op1, op2);
  569. });
  570. }
  571. else
  572. {
  573. EmitScalarPairwiseOpF(context, (op1, op2) =>
  574. {
  575. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMaxNum), op1, op2);
  576. });
  577. }
  578. }
  579. public static void Fmaxnmp_V(ArmEmitterContext context)
  580. {
  581. if (Optimizations.FastFP && Optimizations.UseSse41)
  582. {
  583. EmitSse2VectorPairwiseOpF(context, (op1, op2) =>
  584. {
  585. return EmitSse41MaxMinNumOpF(context, isMaxNum: true, scalar: false, op1, op2);
  586. });
  587. }
  588. else
  589. {
  590. EmitVectorPairwiseOpF(context, (op1, op2) =>
  591. {
  592. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMaxNum), op1, op2);
  593. });
  594. }
  595. }
  596. public static void Fmaxnmv_V(ArmEmitterContext context)
  597. {
  598. if (Optimizations.FastFP && Optimizations.UseSse41)
  599. {
  600. EmitSse2VectorAcrossVectorOpF(context, (op1, op2) =>
  601. {
  602. return EmitSse41MaxMinNumOpF(context, isMaxNum: true, scalar: false, op1, op2);
  603. });
  604. }
  605. else
  606. {
  607. EmitVectorAcrossVectorOpF(context, (op1, op2) =>
  608. {
  609. return context.Call(typeof(SoftFloat32).GetMethod(nameof(SoftFloat32.FPMaxNum)), op1, op2);
  610. });
  611. }
  612. }
  613. public static void Fmaxp_V(ArmEmitterContext context)
  614. {
  615. if (Optimizations.FastFP && Optimizations.UseSse41)
  616. {
  617. EmitSse2VectorPairwiseOpF(context, (op1, op2) =>
  618. {
  619. return EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
  620. {
  621. return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
  622. {
  623. return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: true);
  624. }, scalar: false, op1, op2);
  625. }, scalar: false, op1, op2);
  626. });
  627. }
  628. else
  629. {
  630. EmitVectorPairwiseOpF(context, (op1, op2) =>
  631. {
  632. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMax), op1, op2);
  633. });
  634. }
  635. }
  636. public static void Fmaxv_V(ArmEmitterContext context)
  637. {
  638. if (Optimizations.FastFP && Optimizations.UseSse41)
  639. {
  640. EmitSse2VectorAcrossVectorOpF(context, (op1, op2) =>
  641. {
  642. return EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
  643. {
  644. return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
  645. {
  646. return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: true);
  647. }, scalar: false, op1, op2);
  648. }, scalar: false, op1, op2);
  649. });
  650. }
  651. else
  652. {
  653. EmitVectorAcrossVectorOpF(context, (op1, op2) =>
  654. {
  655. return context.Call(typeof(SoftFloat32).GetMethod(nameof(SoftFloat32.FPMax)), op1, op2);
  656. });
  657. }
  658. }
  659. public static void Fmin_S(ArmEmitterContext context)
  660. {
  661. if (Optimizations.FastFP && Optimizations.UseSse41)
  662. {
  663. EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
  664. {
  665. return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
  666. {
  667. return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: false);
  668. }, scalar: true, op1, op2);
  669. }, scalar: true);
  670. }
  671. else
  672. {
  673. EmitScalarBinaryOpF(context, (op1, op2) =>
  674. {
  675. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMin), op1, op2);
  676. });
  677. }
  678. }
  679. public static void Fmin_V(ArmEmitterContext context)
  680. {
  681. if (Optimizations.FastFP && Optimizations.UseSse41)
  682. {
  683. EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
  684. {
  685. return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
  686. {
  687. return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: false);
  688. }, scalar: false, op1, op2);
  689. }, scalar: false);
  690. }
  691. else
  692. {
  693. EmitVectorBinaryOpF(context, (op1, op2) =>
  694. {
  695. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMin), op1, op2);
  696. });
  697. }
  698. }
  699. public static void Fminnm_S(ArmEmitterContext context)
  700. {
  701. if (Optimizations.FastFP && Optimizations.UseSse41)
  702. {
  703. EmitSse41MaxMinNumOpF(context, isMaxNum: false, scalar: true);
  704. }
  705. else
  706. {
  707. EmitScalarBinaryOpF(context, (op1, op2) =>
  708. {
  709. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMinNum), op1, op2);
  710. });
  711. }
  712. }
  713. public static void Fminnm_V(ArmEmitterContext context)
  714. {
  715. if (Optimizations.FastFP && Optimizations.UseSse41)
  716. {
  717. EmitSse41MaxMinNumOpF(context, isMaxNum: false, scalar: false);
  718. }
  719. else
  720. {
  721. EmitVectorBinaryOpF(context, (op1, op2) =>
  722. {
  723. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMinNum), op1, op2);
  724. });
  725. }
  726. }
  727. public static void Fminnmp_S(ArmEmitterContext context)
  728. {
  729. if (Optimizations.FastFP && Optimizations.UseSse41)
  730. {
  731. EmitSse2ScalarPairwiseOpF(context, (op1, op2) =>
  732. {
  733. return EmitSse41MaxMinNumOpF(context, isMaxNum: false, scalar: true, op1, op2);
  734. });
  735. }
  736. else
  737. {
  738. EmitScalarPairwiseOpF(context, (op1, op2) =>
  739. {
  740. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMinNum), op1, op2);
  741. });
  742. }
  743. }
  744. public static void Fminnmp_V(ArmEmitterContext context)
  745. {
  746. if (Optimizations.FastFP && Optimizations.UseSse41)
  747. {
  748. EmitSse2VectorPairwiseOpF(context, (op1, op2) =>
  749. {
  750. return EmitSse41MaxMinNumOpF(context, isMaxNum: false, scalar: false, op1, op2);
  751. });
  752. }
  753. else
  754. {
  755. EmitVectorPairwiseOpF(context, (op1, op2) =>
  756. {
  757. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMinNum), op1, op2);
  758. });
  759. }
  760. }
  761. public static void Fminnmv_V(ArmEmitterContext context)
  762. {
  763. if (Optimizations.FastFP && Optimizations.UseSse41)
  764. {
  765. EmitSse2VectorAcrossVectorOpF(context, (op1, op2) =>
  766. {
  767. return EmitSse41MaxMinNumOpF(context, isMaxNum: false, scalar: false, op1, op2);
  768. });
  769. }
  770. else
  771. {
  772. EmitVectorAcrossVectorOpF(context, (op1, op2) =>
  773. {
  774. return context.Call(typeof(SoftFloat32).GetMethod(nameof(SoftFloat32.FPMinNum)), op1, op2);
  775. });
  776. }
  777. }
  778. public static void Fminp_V(ArmEmitterContext context)
  779. {
  780. if (Optimizations.FastFP && Optimizations.UseSse41)
  781. {
  782. EmitSse2VectorPairwiseOpF(context, (op1, op2) =>
  783. {
  784. return EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
  785. {
  786. return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
  787. {
  788. return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: false);
  789. }, scalar: false, op1, op2);
  790. }, scalar: false, op1, op2);
  791. });
  792. }
  793. else
  794. {
  795. EmitVectorPairwiseOpF(context, (op1, op2) =>
  796. {
  797. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMin), op1, op2);
  798. });
  799. }
  800. }
  801. public static void Fminv_V(ArmEmitterContext context)
  802. {
  803. if (Optimizations.FastFP && Optimizations.UseSse41)
  804. {
  805. EmitSse2VectorAcrossVectorOpF(context, (op1, op2) =>
  806. {
  807. return EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
  808. {
  809. return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
  810. {
  811. return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: false);
  812. }, scalar: false, op1, op2);
  813. }, scalar: false, op1, op2);
  814. });
  815. }
  816. else
  817. {
  818. EmitVectorAcrossVectorOpF(context, (op1, op2) =>
  819. {
  820. return context.Call(typeof(SoftFloat32).GetMethod(nameof(SoftFloat32.FPMin)), op1, op2);
  821. });
  822. }
  823. }
  824. public static void Fmla_Se(ArmEmitterContext context) // Fused.
  825. {
  826. EmitScalarTernaryOpByElemF(context, (op1, op2, op3) =>
  827. {
  828. return context.Add(op1, context.Multiply(op2, op3));
  829. });
  830. }
  831. public static void Fmla_V(ArmEmitterContext context) // Fused.
  832. {
  833. if (Optimizations.FastFP && Optimizations.UseSse2)
  834. {
  835. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  836. Operand d = GetVec(op.Rd);
  837. Operand n = GetVec(op.Rn);
  838. Operand m = GetVec(op.Rm);
  839. int sizeF = op.Size & 1;
  840. if (sizeF == 0)
  841. {
  842. Operand res = context.AddIntrinsic(Intrinsic.X86Mulps, n, m);
  843. res = context.AddIntrinsic(Intrinsic.X86Addps, d, res);
  844. if (op.RegisterSize == RegisterSize.Simd64)
  845. {
  846. res = context.VectorZeroUpper64(res);
  847. }
  848. context.Copy(d, res);
  849. }
  850. else /* if (sizeF == 1) */
  851. {
  852. Operand res = context.AddIntrinsic(Intrinsic.X86Mulpd, n, m);
  853. res = context.AddIntrinsic(Intrinsic.X86Addpd, d, res);
  854. context.Copy(d, res);
  855. }
  856. }
  857. else
  858. {
  859. EmitVectorTernaryOpF(context, (op1, op2, op3) =>
  860. {
  861. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulAdd), op1, op2, op3);
  862. });
  863. }
  864. }
  865. public static void Fmla_Ve(ArmEmitterContext context) // Fused.
  866. {
  867. if (Optimizations.FastFP && Optimizations.UseSse2)
  868. {
  869. OpCodeSimdRegElemF op = (OpCodeSimdRegElemF)context.CurrOp;
  870. Operand d = GetVec(op.Rd);
  871. Operand n = GetVec(op.Rn);
  872. Operand m = GetVec(op.Rm);
  873. int sizeF = op.Size & 1;
  874. if (sizeF == 0)
  875. {
  876. int shuffleMask = op.Index | op.Index << 2 | op.Index << 4 | op.Index << 6;
  877. Operand res = context.AddIntrinsic(Intrinsic.X86Shufps, m, m, Const(shuffleMask));
  878. res = context.AddIntrinsic(Intrinsic.X86Mulps, n, res);
  879. res = context.AddIntrinsic(Intrinsic.X86Addps, d, res);
  880. if (op.RegisterSize == RegisterSize.Simd64)
  881. {
  882. res = context.VectorZeroUpper64(res);
  883. }
  884. context.Copy(d, res);
  885. }
  886. else /* if (sizeF == 1) */
  887. {
  888. int shuffleMask = op.Index | op.Index << 1;
  889. Operand res = context.AddIntrinsic(Intrinsic.X86Shufpd, m, m, Const(shuffleMask));
  890. res = context.AddIntrinsic(Intrinsic.X86Mulpd, n, res);
  891. res = context.AddIntrinsic(Intrinsic.X86Addpd, d, res);
  892. context.Copy(d, res);
  893. }
  894. }
  895. else
  896. {
  897. EmitVectorTernaryOpByElemF(context, (op1, op2, op3) =>
  898. {
  899. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulAdd), op1, op2, op3);
  900. });
  901. }
  902. }
  903. public static void Fmls_Se(ArmEmitterContext context) // Fused.
  904. {
  905. EmitScalarTernaryOpByElemF(context, (op1, op2, op3) =>
  906. {
  907. return context.Subtract(op1, context.Multiply(op2, op3));
  908. });
  909. }
  910. public static void Fmls_V(ArmEmitterContext context) // Fused.
  911. {
  912. if (Optimizations.FastFP && Optimizations.UseSse2)
  913. {
  914. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  915. Operand d = GetVec(op.Rd);
  916. Operand n = GetVec(op.Rn);
  917. Operand m = GetVec(op.Rm);
  918. int sizeF = op.Size & 1;
  919. if (sizeF == 0)
  920. {
  921. Operand res = context.AddIntrinsic(Intrinsic.X86Mulps, n, m);
  922. res = context.AddIntrinsic(Intrinsic.X86Subps, d, res);
  923. if (op.RegisterSize == RegisterSize.Simd64)
  924. {
  925. res = context.VectorZeroUpper64(res);
  926. }
  927. context.Copy(d, res);
  928. }
  929. else /* if (sizeF == 1) */
  930. {
  931. Operand res = context.AddIntrinsic(Intrinsic.X86Mulpd, n, m);
  932. res = context.AddIntrinsic(Intrinsic.X86Subpd, d, res);
  933. context.Copy(d, res);
  934. }
  935. }
  936. else
  937. {
  938. EmitVectorTernaryOpF(context, (op1, op2, op3) =>
  939. {
  940. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulSub), op1, op2, op3);
  941. });
  942. }
  943. }
  944. public static void Fmls_Ve(ArmEmitterContext context) // Fused.
  945. {
  946. if (Optimizations.FastFP && Optimizations.UseSse2)
  947. {
  948. OpCodeSimdRegElemF op = (OpCodeSimdRegElemF)context.CurrOp;
  949. Operand d = GetVec(op.Rd);
  950. Operand n = GetVec(op.Rn);
  951. Operand m = GetVec(op.Rm);
  952. int sizeF = op.Size & 1;
  953. if (sizeF == 0)
  954. {
  955. int shuffleMask = op.Index | op.Index << 2 | op.Index << 4 | op.Index << 6;
  956. Operand res = context.AddIntrinsic(Intrinsic.X86Shufps, m, m, Const(shuffleMask));
  957. res = context.AddIntrinsic(Intrinsic.X86Mulps, n, res);
  958. res = context.AddIntrinsic(Intrinsic.X86Subps, d, res);
  959. if (op.RegisterSize == RegisterSize.Simd64)
  960. {
  961. res = context.VectorZeroUpper64(res);
  962. }
  963. context.Copy(d, res);
  964. }
  965. else /* if (sizeF == 1) */
  966. {
  967. int shuffleMask = op.Index | op.Index << 1;
  968. Operand res = context.AddIntrinsic(Intrinsic.X86Shufpd, m, m, Const(shuffleMask));
  969. res = context.AddIntrinsic(Intrinsic.X86Mulpd, n, res);
  970. res = context.AddIntrinsic(Intrinsic.X86Subpd, d, res);
  971. context.Copy(d, res);
  972. }
  973. }
  974. else
  975. {
  976. EmitVectorTernaryOpByElemF(context, (op1, op2, op3) =>
  977. {
  978. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulSub), op1, op2, op3);
  979. });
  980. }
  981. }
  982. public static void Fmsub_S(ArmEmitterContext context) // Fused.
  983. {
  984. if (Optimizations.FastFP && Optimizations.UseSse2)
  985. {
  986. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  987. Operand d = GetVec(op.Rd);
  988. Operand a = GetVec(op.Ra);
  989. Operand n = GetVec(op.Rn);
  990. Operand m = GetVec(op.Rm);
  991. if (op.Size == 0)
  992. {
  993. Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, n, m);
  994. res = context.AddIntrinsic(Intrinsic.X86Subss, a, res);
  995. context.Copy(d, context.VectorZeroUpper96(res));
  996. }
  997. else /* if (op.Size == 1) */
  998. {
  999. Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, n, m);
  1000. res = context.AddIntrinsic(Intrinsic.X86Subsd, a, res);
  1001. context.Copy(d, context.VectorZeroUpper64(res));
  1002. }
  1003. }
  1004. else
  1005. {
  1006. EmitScalarTernaryRaOpF(context, (op1, op2, op3) =>
  1007. {
  1008. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulSub), op1, op2, op3);
  1009. });
  1010. }
  1011. }
  1012. public static void Fmul_S(ArmEmitterContext context)
  1013. {
  1014. if (Optimizations.FastFP && Optimizations.UseSse2)
  1015. {
  1016. EmitScalarBinaryOpF(context, Intrinsic.X86Mulss, Intrinsic.X86Mulsd);
  1017. }
  1018. else if (Optimizations.FastFP)
  1019. {
  1020. EmitScalarBinaryOpF(context, (op1, op2) => context.Multiply(op1, op2));
  1021. }
  1022. else
  1023. {
  1024. EmitScalarBinaryOpF(context, (op1, op2) =>
  1025. {
  1026. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMul), op1, op2);
  1027. });
  1028. }
  1029. }
  1030. public static void Fmul_Se(ArmEmitterContext context)
  1031. {
  1032. EmitScalarBinaryOpByElemF(context, (op1, op2) => context.Multiply(op1, op2));
  1033. }
  1034. public static void Fmul_V(ArmEmitterContext context)
  1035. {
  1036. if (Optimizations.FastFP && Optimizations.UseSse2)
  1037. {
  1038. EmitVectorBinaryOpF(context, Intrinsic.X86Mulps, Intrinsic.X86Mulpd);
  1039. }
  1040. else if (Optimizations.FastFP)
  1041. {
  1042. EmitVectorBinaryOpF(context, (op1, op2) => context.Multiply(op1, op2));
  1043. }
  1044. else
  1045. {
  1046. EmitVectorBinaryOpF(context, (op1, op2) =>
  1047. {
  1048. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMul), op1, op2);
  1049. });
  1050. }
  1051. }
  1052. public static void Fmul_Ve(ArmEmitterContext context)
  1053. {
  1054. if (Optimizations.FastFP && Optimizations.UseSse2)
  1055. {
  1056. OpCodeSimdRegElemF op = (OpCodeSimdRegElemF)context.CurrOp;
  1057. Operand n = GetVec(op.Rn);
  1058. Operand m = GetVec(op.Rm);
  1059. int sizeF = op.Size & 1;
  1060. if (sizeF == 0)
  1061. {
  1062. int shuffleMask = op.Index | op.Index << 2 | op.Index << 4 | op.Index << 6;
  1063. Operand res = context.AddIntrinsic(Intrinsic.X86Shufps, m, m, Const(shuffleMask));
  1064. res = context.AddIntrinsic(Intrinsic.X86Mulps, n, res);
  1065. if (op.RegisterSize == RegisterSize.Simd64)
  1066. {
  1067. res = context.VectorZeroUpper64(res);
  1068. }
  1069. context.Copy(GetVec(op.Rd), res);
  1070. }
  1071. else /* if (sizeF == 1) */
  1072. {
  1073. int shuffleMask = op.Index | op.Index << 1;
  1074. Operand res = context.AddIntrinsic(Intrinsic.X86Shufpd, m, m, Const(shuffleMask));
  1075. res = context.AddIntrinsic(Intrinsic.X86Mulpd, n, res);
  1076. context.Copy(GetVec(op.Rd), res);
  1077. }
  1078. }
  1079. else if (Optimizations.FastFP)
  1080. {
  1081. EmitVectorBinaryOpByElemF(context, (op1, op2) => context.Multiply(op1, op2));
  1082. }
  1083. else
  1084. {
  1085. EmitVectorBinaryOpByElemF(context, (op1, op2) =>
  1086. {
  1087. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMul), op1, op2);
  1088. });
  1089. }
  1090. }
  1091. public static void Fmulx_S(ArmEmitterContext context)
  1092. {
  1093. EmitScalarBinaryOpF(context, (op1, op2) =>
  1094. {
  1095. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulX), op1, op2);
  1096. });
  1097. }
  1098. public static void Fmulx_Se(ArmEmitterContext context)
  1099. {
  1100. EmitScalarBinaryOpByElemF(context, (op1, op2) =>
  1101. {
  1102. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulX), op1, op2);
  1103. });
  1104. }
  1105. public static void Fmulx_V(ArmEmitterContext context)
  1106. {
  1107. EmitVectorBinaryOpF(context, (op1, op2) =>
  1108. {
  1109. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulX), op1, op2);
  1110. });
  1111. }
  1112. public static void Fmulx_Ve(ArmEmitterContext context)
  1113. {
  1114. EmitVectorBinaryOpByElemF(context, (op1, op2) =>
  1115. {
  1116. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulX), op1, op2);
  1117. });
  1118. }
  1119. public static void Fneg_S(ArmEmitterContext context)
  1120. {
  1121. if (Optimizations.UseSse2)
  1122. {
  1123. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1124. if (op.Size == 0)
  1125. {
  1126. Operand mask = X86GetScalar(context, -0f);
  1127. Operand res = context.AddIntrinsic(Intrinsic.X86Xorps, mask, GetVec(op.Rn));
  1128. context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
  1129. }
  1130. else /* if (op.Size == 1) */
  1131. {
  1132. Operand mask = X86GetScalar(context, -0d);
  1133. Operand res = context.AddIntrinsic(Intrinsic.X86Xorpd, mask, GetVec(op.Rn));
  1134. context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
  1135. }
  1136. }
  1137. else
  1138. {
  1139. EmitScalarUnaryOpF(context, (op1) => context.Negate(op1));
  1140. }
  1141. }
  1142. public static void Fneg_V(ArmEmitterContext context)
  1143. {
  1144. if (Optimizations.UseSse2)
  1145. {
  1146. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1147. int sizeF = op.Size & 1;
  1148. if (sizeF == 0)
  1149. {
  1150. Operand mask = X86GetAllElements(context, -0f);
  1151. Operand res = context.AddIntrinsic(Intrinsic.X86Xorps, mask, GetVec(op.Rn));
  1152. if (op.RegisterSize == RegisterSize.Simd64)
  1153. {
  1154. res = context.VectorZeroUpper64(res);
  1155. }
  1156. context.Copy(GetVec(op.Rd), res);
  1157. }
  1158. else /* if (sizeF == 1) */
  1159. {
  1160. Operand mask = X86GetAllElements(context, -0d);
  1161. Operand res = context.AddIntrinsic(Intrinsic.X86Xorpd, mask, GetVec(op.Rn));
  1162. context.Copy(GetVec(op.Rd), res);
  1163. }
  1164. }
  1165. else
  1166. {
  1167. EmitVectorUnaryOpF(context, (op1) => context.Negate(op1));
  1168. }
  1169. }
  1170. public static void Fnmadd_S(ArmEmitterContext context) // Fused.
  1171. {
  1172. if (Optimizations.FastFP && Optimizations.UseSse2)
  1173. {
  1174. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1175. Operand d = GetVec(op.Rd);
  1176. Operand a = GetVec(op.Ra);
  1177. Operand n = GetVec(op.Rn);
  1178. Operand m = GetVec(op.Rm);
  1179. if (op.Size == 0)
  1180. {
  1181. Operand mask = X86GetScalar(context, -0f);
  1182. Operand aNeg = context.AddIntrinsic(Intrinsic.X86Xorps, mask, a);
  1183. Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, n, m);
  1184. res = context.AddIntrinsic(Intrinsic.X86Subss, aNeg, res);
  1185. context.Copy(d, context.VectorZeroUpper96(res));
  1186. }
  1187. else /* if (op.Size == 1) */
  1188. {
  1189. Operand mask = X86GetScalar(context, -0d);
  1190. Operand aNeg = context.AddIntrinsic(Intrinsic.X86Xorpd, mask, a);
  1191. Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, n, m);
  1192. res = context.AddIntrinsic(Intrinsic.X86Subsd, aNeg, res);
  1193. context.Copy(d, context.VectorZeroUpper64(res));
  1194. }
  1195. }
  1196. else
  1197. {
  1198. EmitScalarTernaryRaOpF(context, (op1, op2, op3) =>
  1199. {
  1200. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPNegMulAdd), op1, op2, op3);
  1201. });
  1202. }
  1203. }
  1204. public static void Fnmsub_S(ArmEmitterContext context) // Fused.
  1205. {
  1206. if (Optimizations.FastFP && Optimizations.UseSse2)
  1207. {
  1208. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1209. Operand d = GetVec(op.Rd);
  1210. Operand a = GetVec(op.Ra);
  1211. Operand n = GetVec(op.Rn);
  1212. Operand m = GetVec(op.Rm);
  1213. if (op.Size == 0)
  1214. {
  1215. Operand mask = X86GetScalar(context, -0f);
  1216. Operand aNeg = context.AddIntrinsic(Intrinsic.X86Xorps, mask, a);
  1217. Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, n, m);
  1218. res = context.AddIntrinsic(Intrinsic.X86Addss, aNeg, res);
  1219. context.Copy(d, context.VectorZeroUpper96(res));
  1220. }
  1221. else /* if (op.Size == 1) */
  1222. {
  1223. Operand mask = X86GetScalar(context, -0d);
  1224. Operand aNeg = context.AddIntrinsic(Intrinsic.X86Xorpd, mask, a);
  1225. Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, n, m);
  1226. res = context.AddIntrinsic(Intrinsic.X86Addsd, aNeg, res);
  1227. context.Copy(d, context.VectorZeroUpper64(res));
  1228. }
  1229. }
  1230. else
  1231. {
  1232. EmitScalarTernaryRaOpF(context, (op1, op2, op3) =>
  1233. {
  1234. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPNegMulSub), op1, op2, op3);
  1235. });
  1236. }
  1237. }
  1238. public static void Fnmul_S(ArmEmitterContext context)
  1239. {
  1240. EmitScalarBinaryOpF(context, (op1, op2) => context.Negate(context.Multiply(op1, op2)));
  1241. }
  1242. public static void Frecpe_S(ArmEmitterContext context)
  1243. {
  1244. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1245. int sizeF = op.Size & 1;
  1246. if (Optimizations.FastFP && Optimizations.UseSse41 && sizeF == 0)
  1247. {
  1248. Operand res = EmitSse41Round32Exp8OpF(context, context.AddIntrinsic(Intrinsic.X86Rcpss, GetVec(op.Rn)), scalar: true);
  1249. context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
  1250. }
  1251. else
  1252. {
  1253. EmitScalarUnaryOpF(context, (op1) =>
  1254. {
  1255. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPRecipEstimate), op1);
  1256. });
  1257. }
  1258. }
  1259. public static void Frecpe_V(ArmEmitterContext context)
  1260. {
  1261. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1262. int sizeF = op.Size & 1;
  1263. if (Optimizations.FastFP && Optimizations.UseSse41 && sizeF == 0)
  1264. {
  1265. Operand res = EmitSse41Round32Exp8OpF(context, context.AddIntrinsic(Intrinsic.X86Rcpps, GetVec(op.Rn)), scalar: false);
  1266. if (op.RegisterSize == RegisterSize.Simd64)
  1267. {
  1268. res = context.VectorZeroUpper64(res);
  1269. }
  1270. context.Copy(GetVec(op.Rd), res);
  1271. }
  1272. else
  1273. {
  1274. EmitVectorUnaryOpF(context, (op1) =>
  1275. {
  1276. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPRecipEstimate), op1);
  1277. });
  1278. }
  1279. }
  1280. public static void Frecps_S(ArmEmitterContext context) // Fused.
  1281. {
  1282. if (Optimizations.FastFP && Optimizations.UseSse41)
  1283. {
  1284. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1285. Operand n = GetVec(op.Rn);
  1286. Operand m = GetVec(op.Rm);
  1287. int sizeF = op.Size & 1;
  1288. if (sizeF == 0)
  1289. {
  1290. Operand mask = X86GetScalar(context, 2f);
  1291. Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, n, m);
  1292. res = context.AddIntrinsic(Intrinsic.X86Subss, mask, res);
  1293. res = EmitSse41RecipStepSelectOpF(context, n, m, res, mask, scalar: true, sizeF);
  1294. context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
  1295. }
  1296. else /* if (sizeF == 1) */
  1297. {
  1298. Operand mask = X86GetScalar(context, 2d);
  1299. Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, n, m);
  1300. res = context.AddIntrinsic(Intrinsic.X86Subsd, mask, res);
  1301. res = EmitSse41RecipStepSelectOpF(context, n, m, res, mask, scalar: true, sizeF);
  1302. context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
  1303. }
  1304. }
  1305. else
  1306. {
  1307. EmitScalarBinaryOpF(context, (op1, op2) =>
  1308. {
  1309. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPRecipStepFused), op1, op2);
  1310. });
  1311. }
  1312. }
  1313. public static void Frecps_V(ArmEmitterContext context) // Fused.
  1314. {
  1315. if (Optimizations.FastFP && Optimizations.UseSse41)
  1316. {
  1317. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1318. Operand n = GetVec(op.Rn);
  1319. Operand m = GetVec(op.Rm);
  1320. int sizeF = op.Size & 1;
  1321. if (sizeF == 0)
  1322. {
  1323. Operand mask = X86GetAllElements(context, 2f);
  1324. Operand res = context.AddIntrinsic(Intrinsic.X86Mulps, n, m);
  1325. res = EmitSse41RecipStepSelectOpF(context, n, m, res, mask, scalar: false, sizeF);
  1326. res = context.AddIntrinsic(Intrinsic.X86Subps, mask, res);
  1327. if (op.RegisterSize == RegisterSize.Simd64)
  1328. {
  1329. res = context.VectorZeroUpper64(res);
  1330. }
  1331. context.Copy(GetVec(op.Rd), res);
  1332. }
  1333. else /* if (sizeF == 1) */
  1334. {
  1335. Operand mask = X86GetAllElements(context, 2d);
  1336. Operand res = context.AddIntrinsic(Intrinsic.X86Mulpd, n, m);
  1337. res = EmitSse41RecipStepSelectOpF(context, n, m, res, mask, scalar: false, sizeF);
  1338. res = context.AddIntrinsic(Intrinsic.X86Subpd, mask, res);
  1339. context.Copy(GetVec(op.Rd), res);
  1340. }
  1341. }
  1342. else
  1343. {
  1344. EmitVectorBinaryOpF(context, (op1, op2) =>
  1345. {
  1346. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPRecipStepFused), op1, op2);
  1347. });
  1348. }
  1349. }
  1350. public static void Frecpx_S(ArmEmitterContext context)
  1351. {
  1352. EmitScalarUnaryOpF(context, (op1) =>
  1353. {
  1354. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPRecpX), op1);
  1355. });
  1356. }
  1357. public static void Frinta_S(ArmEmitterContext context)
  1358. {
  1359. EmitScalarUnaryOpF(context, (op1) =>
  1360. {
  1361. return EmitRoundMathCall(context, MidpointRounding.AwayFromZero, op1);
  1362. });
  1363. }
  1364. public static void Frinta_V(ArmEmitterContext context)
  1365. {
  1366. EmitVectorUnaryOpF(context, (op1) =>
  1367. {
  1368. return EmitRoundMathCall(context, MidpointRounding.AwayFromZero, op1);
  1369. });
  1370. }
  1371. public static void Frinti_S(ArmEmitterContext context)
  1372. {
  1373. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1374. EmitScalarUnaryOpF(context, (op1) =>
  1375. {
  1376. if (op.Size == 0)
  1377. {
  1378. return context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.RoundF)), op1);
  1379. }
  1380. else /* if (op.Size == 1) */
  1381. {
  1382. return context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.Round)), op1);
  1383. }
  1384. });
  1385. }
  1386. public static void Frinti_V(ArmEmitterContext context)
  1387. {
  1388. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1389. int sizeF = op.Size & 1;
  1390. EmitVectorUnaryOpF(context, (op1) =>
  1391. {
  1392. if (sizeF == 0)
  1393. {
  1394. return context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.RoundF)), op1);
  1395. }
  1396. else /* if (sizeF == 1) */
  1397. {
  1398. return context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.Round)), op1);
  1399. }
  1400. });
  1401. }
  1402. public static void Frintm_S(ArmEmitterContext context)
  1403. {
  1404. if (Optimizations.UseSse41)
  1405. {
  1406. EmitSse41ScalarRoundOpF(context, FPRoundingMode.TowardsMinusInfinity);
  1407. }
  1408. else
  1409. {
  1410. EmitScalarUnaryOpF(context, (op1) =>
  1411. {
  1412. return EmitUnaryMathCall(context, nameof(Math.Floor), op1);
  1413. });
  1414. }
  1415. }
  1416. public static void Frintm_V(ArmEmitterContext context)
  1417. {
  1418. if (Optimizations.UseSse41)
  1419. {
  1420. EmitSse41VectorRoundOpF(context, FPRoundingMode.TowardsMinusInfinity);
  1421. }
  1422. else
  1423. {
  1424. EmitVectorUnaryOpF(context, (op1) =>
  1425. {
  1426. return EmitUnaryMathCall(context, nameof(Math.Floor), op1);
  1427. });
  1428. }
  1429. }
  1430. public static void Frintn_S(ArmEmitterContext context)
  1431. {
  1432. if (Optimizations.UseSse41)
  1433. {
  1434. EmitSse41ScalarRoundOpF(context, FPRoundingMode.ToNearest);
  1435. }
  1436. else
  1437. {
  1438. EmitScalarUnaryOpF(context, (op1) =>
  1439. {
  1440. return EmitRoundMathCall(context, MidpointRounding.ToEven, op1);
  1441. });
  1442. }
  1443. }
  1444. public static void Frintn_V(ArmEmitterContext context)
  1445. {
  1446. if (Optimizations.UseSse41)
  1447. {
  1448. EmitSse41VectorRoundOpF(context, FPRoundingMode.ToNearest);
  1449. }
  1450. else
  1451. {
  1452. EmitVectorUnaryOpF(context, (op1) =>
  1453. {
  1454. return EmitRoundMathCall(context, MidpointRounding.ToEven, op1);
  1455. });
  1456. }
  1457. }
  1458. public static void Frintp_S(ArmEmitterContext context)
  1459. {
  1460. if (Optimizations.UseSse41)
  1461. {
  1462. EmitSse41ScalarRoundOpF(context, FPRoundingMode.TowardsPlusInfinity);
  1463. }
  1464. else
  1465. {
  1466. EmitScalarUnaryOpF(context, (op1) =>
  1467. {
  1468. return EmitUnaryMathCall(context, nameof(Math.Ceiling), op1);
  1469. });
  1470. }
  1471. }
  1472. public static void Frintp_V(ArmEmitterContext context)
  1473. {
  1474. if (Optimizations.UseSse41)
  1475. {
  1476. EmitSse41VectorRoundOpF(context, FPRoundingMode.TowardsPlusInfinity);
  1477. }
  1478. else
  1479. {
  1480. EmitVectorUnaryOpF(context, (op1) =>
  1481. {
  1482. return EmitUnaryMathCall(context, nameof(Math.Ceiling), op1);
  1483. });
  1484. }
  1485. }
  1486. public static void Frintx_S(ArmEmitterContext context)
  1487. {
  1488. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1489. EmitScalarUnaryOpF(context, (op1) =>
  1490. {
  1491. if (op.Size == 0)
  1492. {
  1493. return context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.RoundF)), op1);
  1494. }
  1495. else /* if (op.Size == 1) */
  1496. {
  1497. return context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.Round)), op1);
  1498. }
  1499. });
  1500. }
  1501. public static void Frintx_V(ArmEmitterContext context)
  1502. {
  1503. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1504. int sizeF = op.Size & 1;
  1505. EmitVectorUnaryOpF(context, (op1) =>
  1506. {
  1507. if (sizeF == 0)
  1508. {
  1509. return context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.RoundF)), op1);
  1510. }
  1511. else /* if (sizeF == 1) */
  1512. {
  1513. return context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.Round)), op1);
  1514. }
  1515. });
  1516. }
  1517. public static void Frintz_S(ArmEmitterContext context)
  1518. {
  1519. if (Optimizations.UseSse41)
  1520. {
  1521. EmitSse41ScalarRoundOpF(context, FPRoundingMode.TowardsZero);
  1522. }
  1523. else
  1524. {
  1525. EmitScalarUnaryOpF(context, (op1) =>
  1526. {
  1527. return EmitUnaryMathCall(context, nameof(Math.Truncate), op1);
  1528. });
  1529. }
  1530. }
  1531. public static void Frintz_V(ArmEmitterContext context)
  1532. {
  1533. if (Optimizations.UseSse41)
  1534. {
  1535. EmitSse41VectorRoundOpF(context, FPRoundingMode.TowardsZero);
  1536. }
  1537. else
  1538. {
  1539. EmitVectorUnaryOpF(context, (op1) =>
  1540. {
  1541. return EmitUnaryMathCall(context, nameof(Math.Truncate), op1);
  1542. });
  1543. }
  1544. }
  1545. public static void Frsqrte_S(ArmEmitterContext context)
  1546. {
  1547. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1548. int sizeF = op.Size & 1;
  1549. if (Optimizations.FastFP && Optimizations.UseSse41 && sizeF == 0)
  1550. {
  1551. Operand res = EmitSse41Round32Exp8OpF(context, context.AddIntrinsic(Intrinsic.X86Rsqrtss, GetVec(op.Rn)), scalar: true);
  1552. context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
  1553. }
  1554. else
  1555. {
  1556. EmitScalarUnaryOpF(context, (op1) =>
  1557. {
  1558. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPRSqrtEstimate), op1);
  1559. });
  1560. }
  1561. }
  1562. public static void Frsqrte_V(ArmEmitterContext context)
  1563. {
  1564. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1565. int sizeF = op.Size & 1;
  1566. if (Optimizations.FastFP && Optimizations.UseSse41 && sizeF == 0)
  1567. {
  1568. Operand res = EmitSse41Round32Exp8OpF(context, context.AddIntrinsic(Intrinsic.X86Rsqrtps, GetVec(op.Rn)), scalar: false);
  1569. if (op.RegisterSize == RegisterSize.Simd64)
  1570. {
  1571. res = context.VectorZeroUpper64(res);
  1572. }
  1573. context.Copy(GetVec(op.Rd), res);
  1574. }
  1575. else
  1576. {
  1577. EmitVectorUnaryOpF(context, (op1) =>
  1578. {
  1579. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPRSqrtEstimate), op1);
  1580. });
  1581. }
  1582. }
  1583. public static void Frsqrts_S(ArmEmitterContext context) // Fused.
  1584. {
  1585. if (Optimizations.FastFP && Optimizations.UseSse41)
  1586. {
  1587. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1588. Operand n = GetVec(op.Rn);
  1589. Operand m = GetVec(op.Rm);
  1590. int sizeF = op.Size & 1;
  1591. if (sizeF == 0)
  1592. {
  1593. Operand maskHalf = X86GetScalar(context, 0.5f);
  1594. Operand maskThree = X86GetScalar(context, 3f);
  1595. Operand maskOneHalf = X86GetScalar(context, 1.5f);
  1596. Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, n, m);
  1597. res = context.AddIntrinsic(Intrinsic.X86Subss, maskThree, res);
  1598. res = context.AddIntrinsic(Intrinsic.X86Mulss, maskHalf, res);
  1599. res = EmitSse41RecipStepSelectOpF(context, n, m, res, maskOneHalf, scalar: true, sizeF);
  1600. context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
  1601. }
  1602. else /* if (sizeF == 1) */
  1603. {
  1604. Operand maskHalf = X86GetScalar(context, 0.5d);
  1605. Operand maskThree = X86GetScalar(context, 3d);
  1606. Operand maskOneHalf = X86GetScalar(context, 1.5d);
  1607. Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, n, m);
  1608. res = context.AddIntrinsic(Intrinsic.X86Subsd, maskThree, res);
  1609. res = context.AddIntrinsic(Intrinsic.X86Mulsd, maskHalf, res);
  1610. res = EmitSse41RecipStepSelectOpF(context, n, m, res, maskOneHalf, scalar: true, sizeF);
  1611. context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
  1612. }
  1613. }
  1614. else
  1615. {
  1616. EmitScalarBinaryOpF(context, (op1, op2) =>
  1617. {
  1618. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPRSqrtStepFused), op1, op2);
  1619. });
  1620. }
  1621. }
  1622. public static void Frsqrts_V(ArmEmitterContext context) // Fused.
  1623. {
  1624. if (Optimizations.FastFP && Optimizations.UseSse41)
  1625. {
  1626. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1627. Operand n = GetVec(op.Rn);
  1628. Operand m = GetVec(op.Rm);
  1629. int sizeF = op.Size & 1;
  1630. if (sizeF == 0)
  1631. {
  1632. Operand maskHalf = X86GetAllElements(context, 0.5f);
  1633. Operand maskThree = X86GetAllElements(context, 3f);
  1634. Operand maskOneHalf = X86GetAllElements(context, 1.5f);
  1635. Operand res = context.AddIntrinsic(Intrinsic.X86Mulps, n, m);
  1636. res = context.AddIntrinsic(Intrinsic.X86Subps, maskThree, res);
  1637. res = context.AddIntrinsic(Intrinsic.X86Mulps, maskHalf, res);
  1638. res = EmitSse41RecipStepSelectOpF(context, n, m, res, maskOneHalf, scalar: false, sizeF);
  1639. if (op.RegisterSize == RegisterSize.Simd64)
  1640. {
  1641. res = context.VectorZeroUpper64(res);
  1642. }
  1643. context.Copy(GetVec(op.Rd), res);
  1644. }
  1645. else /* if (sizeF == 1) */
  1646. {
  1647. Operand maskHalf = X86GetAllElements(context, 0.5d);
  1648. Operand maskThree = X86GetAllElements(context, 3d);
  1649. Operand maskOneHalf = X86GetAllElements(context, 1.5d);
  1650. Operand res = context.AddIntrinsic(Intrinsic.X86Mulpd, n, m);
  1651. res = context.AddIntrinsic(Intrinsic.X86Subpd, maskThree, res);
  1652. res = context.AddIntrinsic(Intrinsic.X86Mulpd, maskHalf, res);
  1653. res = EmitSse41RecipStepSelectOpF(context, n, m, res, maskOneHalf, scalar: false, sizeF);
  1654. context.Copy(GetVec(op.Rd), res);
  1655. }
  1656. }
  1657. else
  1658. {
  1659. EmitVectorBinaryOpF(context, (op1, op2) =>
  1660. {
  1661. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPRSqrtStepFused), op1, op2);
  1662. });
  1663. }
  1664. }
  1665. public static void Fsqrt_S(ArmEmitterContext context)
  1666. {
  1667. if (Optimizations.FastFP && Optimizations.UseSse2)
  1668. {
  1669. EmitScalarUnaryOpF(context, Intrinsic.X86Sqrtss, Intrinsic.X86Sqrtsd);
  1670. }
  1671. else
  1672. {
  1673. EmitScalarUnaryOpF(context, (op1) =>
  1674. {
  1675. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPSqrt), op1);
  1676. });
  1677. }
  1678. }
  1679. public static void Fsqrt_V(ArmEmitterContext context)
  1680. {
  1681. if (Optimizations.FastFP && Optimizations.UseSse2)
  1682. {
  1683. EmitVectorUnaryOpF(context, Intrinsic.X86Sqrtps, Intrinsic.X86Sqrtpd);
  1684. }
  1685. else
  1686. {
  1687. EmitVectorUnaryOpF(context, (op1) =>
  1688. {
  1689. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPSqrt), op1);
  1690. });
  1691. }
  1692. }
  1693. public static void Fsub_S(ArmEmitterContext context)
  1694. {
  1695. if (Optimizations.FastFP && Optimizations.UseSse2)
  1696. {
  1697. EmitScalarBinaryOpF(context, Intrinsic.X86Subss, Intrinsic.X86Subsd);
  1698. }
  1699. else if (Optimizations.FastFP)
  1700. {
  1701. EmitScalarBinaryOpF(context, (op1, op2) => context.Subtract(op1, op2));
  1702. }
  1703. else
  1704. {
  1705. EmitScalarBinaryOpF(context, (op1, op2) =>
  1706. {
  1707. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPSub), op1, op2);
  1708. });
  1709. }
  1710. }
  1711. public static void Fsub_V(ArmEmitterContext context)
  1712. {
  1713. if (Optimizations.FastFP && Optimizations.UseSse2)
  1714. {
  1715. EmitVectorBinaryOpF(context, Intrinsic.X86Subps, Intrinsic.X86Subpd);
  1716. }
  1717. else if (Optimizations.FastFP)
  1718. {
  1719. EmitVectorBinaryOpF(context, (op1, op2) => context.Subtract(op1, op2));
  1720. }
  1721. else
  1722. {
  1723. EmitVectorBinaryOpF(context, (op1, op2) =>
  1724. {
  1725. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPSub), op1, op2);
  1726. });
  1727. }
  1728. }
  1729. public static void Mla_V(ArmEmitterContext context)
  1730. {
  1731. if (Optimizations.UseSse41)
  1732. {
  1733. EmitSse41VectorMul_AddSub(context, AddSub.Add);
  1734. }
  1735. else
  1736. {
  1737. EmitVectorTernaryOpZx(context, (op1, op2, op3) =>
  1738. {
  1739. return context.Add(op1, context.Multiply(op2, op3));
  1740. });
  1741. }
  1742. }
  1743. public static void Mla_Ve(ArmEmitterContext context)
  1744. {
  1745. EmitVectorTernaryOpByElemZx(context, (op1, op2, op3) =>
  1746. {
  1747. return context.Add(op1, context.Multiply(op2, op3));
  1748. });
  1749. }
  1750. public static void Mls_V(ArmEmitterContext context)
  1751. {
  1752. if (Optimizations.UseSse41)
  1753. {
  1754. EmitSse41VectorMul_AddSub(context, AddSub.Subtract);
  1755. }
  1756. else
  1757. {
  1758. EmitVectorTernaryOpZx(context, (op1, op2, op3) =>
  1759. {
  1760. return context.Subtract(op1, context.Multiply(op2, op3));
  1761. });
  1762. }
  1763. }
  1764. public static void Mls_Ve(ArmEmitterContext context)
  1765. {
  1766. EmitVectorTernaryOpByElemZx(context, (op1, op2, op3) =>
  1767. {
  1768. return context.Subtract(op1, context.Multiply(op2, op3));
  1769. });
  1770. }
  1771. public static void Mul_V(ArmEmitterContext context)
  1772. {
  1773. if (Optimizations.UseSse41)
  1774. {
  1775. EmitSse41VectorMul_AddSub(context, AddSub.None);
  1776. }
  1777. else
  1778. {
  1779. EmitVectorBinaryOpZx(context, (op1, op2) => context.Multiply(op1, op2));
  1780. }
  1781. }
  1782. public static void Mul_Ve(ArmEmitterContext context)
  1783. {
  1784. EmitVectorBinaryOpByElemZx(context, (op1, op2) => context.Multiply(op1, op2));
  1785. }
  1786. public static void Neg_S(ArmEmitterContext context)
  1787. {
  1788. EmitScalarUnaryOpSx(context, (op1) => context.Negate(op1));
  1789. }
  1790. public static void Neg_V(ArmEmitterContext context)
  1791. {
  1792. if (Optimizations.UseSse2)
  1793. {
  1794. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1795. Intrinsic subInst = X86PsubInstruction[op.Size];
  1796. Operand res = context.AddIntrinsic(subInst, context.VectorZero(), GetVec(op.Rn));
  1797. if (op.RegisterSize == RegisterSize.Simd64)
  1798. {
  1799. res = context.VectorZeroUpper64(res);
  1800. }
  1801. context.Copy(GetVec(op.Rd), res);
  1802. }
  1803. else
  1804. {
  1805. EmitVectorUnaryOpSx(context, (op1) => context.Negate(op1));
  1806. }
  1807. }
  1808. public static void Pmull_V(ArmEmitterContext context)
  1809. {
  1810. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1811. if (Optimizations.UsePclmulqdq && op.Size == 3)
  1812. {
  1813. Operand n = GetVec(op.Rn);
  1814. Operand m = GetVec(op.Rm);
  1815. int imm8 = op.RegisterSize == RegisterSize.Simd64 ? 0b0000_0000 : 0b0001_0001;
  1816. Operand res = context.AddIntrinsic(Intrinsic.X86Pclmulqdq, n, m, Const(imm8));
  1817. context.Copy(GetVec(op.Rd), res);
  1818. }
  1819. else if (Optimizations.UseSse41)
  1820. {
  1821. Operand n = GetVec(op.Rn);
  1822. Operand m = GetVec(op.Rm);
  1823. if (op.RegisterSize == RegisterSize.Simd64)
  1824. {
  1825. n = context.VectorZeroUpper64(n);
  1826. m = context.VectorZeroUpper64(m);
  1827. }
  1828. else /* if (op.RegisterSize == RegisterSize.Simd128) */
  1829. {
  1830. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  1831. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  1832. }
  1833. Operand res = context.VectorZero();
  1834. if (op.Size == 0)
  1835. {
  1836. n = context.AddIntrinsic(Intrinsic.X86Pmovzxbw, n);
  1837. m = context.AddIntrinsic(Intrinsic.X86Pmovzxbw, m);
  1838. for (int i = 0; i < 8; i++)
  1839. {
  1840. Operand mask = context.AddIntrinsic(Intrinsic.X86Psllw, n, Const(15 - i));
  1841. mask = context.AddIntrinsic(Intrinsic.X86Psraw, mask, Const(15));
  1842. Operand tmp = context.AddIntrinsic(Intrinsic.X86Psllw, m, Const(i));
  1843. tmp = context.AddIntrinsic(Intrinsic.X86Pand, tmp, mask);
  1844. res = context.AddIntrinsic(Intrinsic.X86Pxor, res, tmp);
  1845. }
  1846. }
  1847. else /* if (op.Size == 3) */
  1848. {
  1849. Operand zero = context.VectorZero();
  1850. for (int i = 0; i < 64; i++)
  1851. {
  1852. Operand mask = context.AddIntrinsic(Intrinsic.X86Movlhps, n, n);
  1853. mask = context.AddIntrinsic(Intrinsic.X86Psllq, mask, Const(63 - i));
  1854. mask = context.AddIntrinsic(Intrinsic.X86Psrlq, mask, Const(63));
  1855. mask = context.AddIntrinsic(Intrinsic.X86Psubq, zero, mask);
  1856. Operand tmp = EmitSse2Sll_128(context, m, i);
  1857. tmp = context.AddIntrinsic(Intrinsic.X86Pand, tmp, mask);
  1858. res = context.AddIntrinsic(Intrinsic.X86Pxor, res, tmp);
  1859. }
  1860. }
  1861. context.Copy(GetVec(op.Rd), res);
  1862. }
  1863. else
  1864. {
  1865. Operand n = GetVec(op.Rn);
  1866. Operand m = GetVec(op.Rm);
  1867. Operand res;
  1868. if (op.Size == 0)
  1869. {
  1870. res = context.VectorZero();
  1871. int part = op.RegisterSize == RegisterSize.Simd64 ? 0 : 8;
  1872. for (int index = 0; index < 8; index++)
  1873. {
  1874. Operand ne = context.VectorExtract8(n, part + index);
  1875. Operand me = context.VectorExtract8(m, part + index);
  1876. Operand de = EmitPolynomialMultiply(context, ne, me, 8);
  1877. res = EmitVectorInsert(context, res, de, index, 1);
  1878. }
  1879. }
  1880. else /* if (op.Size == 3) */
  1881. {
  1882. int part = op.RegisterSize == RegisterSize.Simd64 ? 0 : 1;
  1883. Operand ne = context.VectorExtract(OperandType.I64, n, part);
  1884. Operand me = context.VectorExtract(OperandType.I64, m, part);
  1885. res = context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.PolynomialMult64_128)), ne, me);
  1886. }
  1887. context.Copy(GetVec(op.Rd), res);
  1888. }
  1889. }
  1890. public static void Raddhn_V(ArmEmitterContext context)
  1891. {
  1892. EmitHighNarrow(context, (op1, op2) => context.Add(op1, op2), round: true);
  1893. }
  1894. public static void Rsubhn_V(ArmEmitterContext context)
  1895. {
  1896. EmitHighNarrow(context, (op1, op2) => context.Subtract(op1, op2), round: true);
  1897. }
  1898. public static void Saba_V(ArmEmitterContext context)
  1899. {
  1900. EmitVectorTernaryOpSx(context, (op1, op2, op3) =>
  1901. {
  1902. return context.Add(op1, EmitAbs(context, context.Subtract(op2, op3)));
  1903. });
  1904. }
  1905. public static void Sabal_V(ArmEmitterContext context)
  1906. {
  1907. EmitVectorWidenRnRmTernaryOpSx(context, (op1, op2, op3) =>
  1908. {
  1909. return context.Add(op1, EmitAbs(context, context.Subtract(op2, op3)));
  1910. });
  1911. }
  1912. public static void Sabd_V(ArmEmitterContext context)
  1913. {
  1914. if (Optimizations.UseSse41)
  1915. {
  1916. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1917. Operand n = GetVec(op.Rn);
  1918. Operand m = GetVec(op.Rm);
  1919. EmitSse41VectorSabdOp(context, op, n, m, isLong: false);
  1920. }
  1921. else
  1922. {
  1923. EmitVectorBinaryOpSx(context, (op1, op2) =>
  1924. {
  1925. return EmitAbs(context, context.Subtract(op1, op2));
  1926. });
  1927. }
  1928. }
  1929. public static void Sabdl_V(ArmEmitterContext context)
  1930. {
  1931. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1932. if (Optimizations.UseSse41 && op.Size < 2)
  1933. {
  1934. Operand n = GetVec(op.Rn);
  1935. Operand m = GetVec(op.Rm);
  1936. if (op.RegisterSize == RegisterSize.Simd128)
  1937. {
  1938. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  1939. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  1940. }
  1941. Intrinsic movInst = op.Size == 0
  1942. ? Intrinsic.X86Pmovsxbw
  1943. : Intrinsic.X86Pmovsxwd;
  1944. n = context.AddIntrinsic(movInst, n);
  1945. m = context.AddIntrinsic(movInst, m);
  1946. EmitSse41VectorSabdOp(context, op, n, m, isLong: true);
  1947. }
  1948. else
  1949. {
  1950. EmitVectorWidenRnRmBinaryOpSx(context, (op1, op2) =>
  1951. {
  1952. return EmitAbs(context, context.Subtract(op1, op2));
  1953. });
  1954. }
  1955. }
  1956. public static void Sadalp_V(ArmEmitterContext context)
  1957. {
  1958. EmitAddLongPairwise(context, signed: true, accumulate: true);
  1959. }
  1960. public static void Saddl_V(ArmEmitterContext context)
  1961. {
  1962. if (Optimizations.UseSse41)
  1963. {
  1964. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1965. Operand n = GetVec(op.Rn);
  1966. Operand m = GetVec(op.Rm);
  1967. if (op.RegisterSize == RegisterSize.Simd128)
  1968. {
  1969. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  1970. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  1971. }
  1972. Intrinsic movInst = X86PmovsxInstruction[op.Size];
  1973. n = context.AddIntrinsic(movInst, n);
  1974. m = context.AddIntrinsic(movInst, m);
  1975. Intrinsic addInst = X86PaddInstruction[op.Size + 1];
  1976. context.Copy(GetVec(op.Rd), context.AddIntrinsic(addInst, n, m));
  1977. }
  1978. else
  1979. {
  1980. EmitVectorWidenRnRmBinaryOpSx(context, (op1, op2) => context.Add(op1, op2));
  1981. }
  1982. }
  1983. public static void Saddlp_V(ArmEmitterContext context)
  1984. {
  1985. EmitAddLongPairwise(context, signed: true, accumulate: false);
  1986. }
  1987. public static void Saddlv_V(ArmEmitterContext context)
  1988. {
  1989. EmitVectorLongAcrossVectorOpSx(context, (op1, op2) => context.Add(op1, op2));
  1990. }
  1991. public static void Saddw_V(ArmEmitterContext context)
  1992. {
  1993. if (Optimizations.UseSse41)
  1994. {
  1995. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1996. Operand n = GetVec(op.Rn);
  1997. Operand m = GetVec(op.Rm);
  1998. if (op.RegisterSize == RegisterSize.Simd128)
  1999. {
  2000. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2001. }
  2002. Intrinsic movInst = X86PmovsxInstruction[op.Size];
  2003. m = context.AddIntrinsic(movInst, m);
  2004. Intrinsic addInst = X86PaddInstruction[op.Size + 1];
  2005. context.Copy(GetVec(op.Rd), context.AddIntrinsic(addInst, n, m));
  2006. }
  2007. else
  2008. {
  2009. EmitVectorWidenRmBinaryOpSx(context, (op1, op2) => context.Add(op1, op2));
  2010. }
  2011. }
  2012. public static void Shadd_V(ArmEmitterContext context)
  2013. {
  2014. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2015. if (Optimizations.UseSse2 && op.Size > 0)
  2016. {
  2017. Operand n = GetVec(op.Rn);
  2018. Operand m = GetVec(op.Rm);
  2019. Operand res = context.AddIntrinsic(Intrinsic.X86Pand, n, m);
  2020. Operand res2 = context.AddIntrinsic(Intrinsic.X86Pxor, n, m);
  2021. Intrinsic shiftInst = op.Size == 1 ? Intrinsic.X86Psraw : Intrinsic.X86Psrad;
  2022. res2 = context.AddIntrinsic(shiftInst, res2, Const(1));
  2023. Intrinsic addInst = X86PaddInstruction[op.Size];
  2024. res = context.AddIntrinsic(addInst, res, res2);
  2025. if (op.RegisterSize == RegisterSize.Simd64)
  2026. {
  2027. res = context.VectorZeroUpper64(res);
  2028. }
  2029. context.Copy(GetVec(op.Rd), res);
  2030. }
  2031. else
  2032. {
  2033. EmitVectorBinaryOpSx(context, (op1, op2) =>
  2034. {
  2035. return context.ShiftRightSI(context.Add(op1, op2), Const(1));
  2036. });
  2037. }
  2038. }
  2039. public static void Shsub_V(ArmEmitterContext context)
  2040. {
  2041. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2042. if (Optimizations.UseSse2 && op.Size < 2)
  2043. {
  2044. Operand n = GetVec(op.Rn);
  2045. Operand m = GetVec(op.Rm);
  2046. Operand mask = X86GetAllElements(context, (int)(op.Size == 0 ? 0x80808080u : 0x80008000u));
  2047. Intrinsic addInst = X86PaddInstruction[op.Size];
  2048. Operand nPlusMask = context.AddIntrinsic(addInst, n, mask);
  2049. Operand mPlusMask = context.AddIntrinsic(addInst, m, mask);
  2050. Intrinsic avgInst = op.Size == 0 ? Intrinsic.X86Pavgb : Intrinsic.X86Pavgw;
  2051. Operand res = context.AddIntrinsic(avgInst, nPlusMask, mPlusMask);
  2052. Intrinsic subInst = X86PsubInstruction[op.Size];
  2053. res = context.AddIntrinsic(subInst, nPlusMask, res);
  2054. if (op.RegisterSize == RegisterSize.Simd64)
  2055. {
  2056. res = context.VectorZeroUpper64(res);
  2057. }
  2058. context.Copy(GetVec(op.Rd), res);
  2059. }
  2060. else
  2061. {
  2062. EmitVectorBinaryOpSx(context, (op1, op2) =>
  2063. {
  2064. return context.ShiftRightSI(context.Subtract(op1, op2), Const(1));
  2065. });
  2066. }
  2067. }
  2068. public static void Smax_V(ArmEmitterContext context)
  2069. {
  2070. if (Optimizations.UseSse41)
  2071. {
  2072. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2073. Operand n = GetVec(op.Rn);
  2074. Operand m = GetVec(op.Rm);
  2075. Intrinsic maxInst = X86PmaxsInstruction[op.Size];
  2076. Operand res = context.AddIntrinsic(maxInst, n, m);
  2077. if (op.RegisterSize == RegisterSize.Simd64)
  2078. {
  2079. res = context.VectorZeroUpper64(res);
  2080. }
  2081. context.Copy(GetVec(op.Rd), res);
  2082. }
  2083. else
  2084. {
  2085. EmitVectorBinaryOpSx(context, (op1, op2) => EmitMax64Op(context, op1, op2, signed: true));
  2086. }
  2087. }
  2088. public static void Smaxp_V(ArmEmitterContext context)
  2089. {
  2090. if (Optimizations.UseSsse3)
  2091. {
  2092. EmitSsse3VectorPairwiseOp(context, X86PmaxsInstruction);
  2093. }
  2094. else
  2095. {
  2096. EmitVectorPairwiseOpSx(context, (op1, op2) => EmitMax64Op(context, op1, op2, signed: true));
  2097. }
  2098. }
  2099. public static void Smaxv_V(ArmEmitterContext context)
  2100. {
  2101. EmitVectorAcrossVectorOpSx(context, (op1, op2) => EmitMax64Op(context, op1, op2, signed: true));
  2102. }
  2103. public static void Smin_V(ArmEmitterContext context)
  2104. {
  2105. if (Optimizations.UseSse41)
  2106. {
  2107. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2108. Operand n = GetVec(op.Rn);
  2109. Operand m = GetVec(op.Rm);
  2110. Intrinsic minInst = X86PminsInstruction[op.Size];
  2111. Operand res = context.AddIntrinsic(minInst, n, m);
  2112. if (op.RegisterSize == RegisterSize.Simd64)
  2113. {
  2114. res = context.VectorZeroUpper64(res);
  2115. }
  2116. context.Copy(GetVec(op.Rd), res);
  2117. }
  2118. else
  2119. {
  2120. EmitVectorBinaryOpSx(context, (op1, op2) => EmitMin64Op(context, op1, op2, signed: true));
  2121. }
  2122. }
  2123. public static void Sminp_V(ArmEmitterContext context)
  2124. {
  2125. if (Optimizations.UseSsse3)
  2126. {
  2127. EmitSsse3VectorPairwiseOp(context, X86PminsInstruction);
  2128. }
  2129. else
  2130. {
  2131. EmitVectorPairwiseOpSx(context, (op1, op2) => EmitMin64Op(context, op1, op2, signed: true));
  2132. }
  2133. }
  2134. public static void Sminv_V(ArmEmitterContext context)
  2135. {
  2136. EmitVectorAcrossVectorOpSx(context, (op1, op2) => EmitMin64Op(context, op1, op2, signed: true));
  2137. }
  2138. public static void Smlal_V(ArmEmitterContext context)
  2139. {
  2140. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2141. if (Optimizations.UseSse41 && op.Size < 2)
  2142. {
  2143. Operand d = GetVec(op.Rd);
  2144. Operand n = GetVec(op.Rn);
  2145. Operand m = GetVec(op.Rm);
  2146. if (op.RegisterSize == RegisterSize.Simd128)
  2147. {
  2148. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  2149. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2150. }
  2151. Intrinsic movInst = X86PmovsxInstruction[op.Size];
  2152. n = context.AddIntrinsic(movInst, n);
  2153. m = context.AddIntrinsic(movInst, m);
  2154. Intrinsic mullInst = op.Size == 0 ? Intrinsic.X86Pmullw : Intrinsic.X86Pmulld;
  2155. Operand res = context.AddIntrinsic(mullInst, n, m);
  2156. Intrinsic addInst = X86PaddInstruction[op.Size + 1];
  2157. context.Copy(d, context.AddIntrinsic(addInst, d, res));
  2158. }
  2159. else
  2160. {
  2161. EmitVectorWidenRnRmTernaryOpSx(context, (op1, op2, op3) =>
  2162. {
  2163. return context.Add(op1, context.Multiply(op2, op3));
  2164. });
  2165. }
  2166. }
  2167. public static void Smlal_Ve(ArmEmitterContext context)
  2168. {
  2169. EmitVectorWidenTernaryOpByElemSx(context, (op1, op2, op3) =>
  2170. {
  2171. return context.Add(op1, context.Multiply(op2, op3));
  2172. });
  2173. }
  2174. public static void Smlsl_V(ArmEmitterContext context)
  2175. {
  2176. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2177. if (Optimizations.UseSse41 && op.Size < 2)
  2178. {
  2179. Operand d = GetVec(op.Rd);
  2180. Operand n = GetVec(op.Rn);
  2181. Operand m = GetVec(op.Rm);
  2182. if (op.RegisterSize == RegisterSize.Simd128)
  2183. {
  2184. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  2185. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2186. }
  2187. Intrinsic movInst = op.Size == 0 ? Intrinsic.X86Pmovsxbw : Intrinsic.X86Pmovsxwd;
  2188. n = context.AddIntrinsic(movInst, n);
  2189. m = context.AddIntrinsic(movInst, m);
  2190. Intrinsic mullInst = op.Size == 0 ? Intrinsic.X86Pmullw : Intrinsic.X86Pmulld;
  2191. Operand res = context.AddIntrinsic(mullInst, n, m);
  2192. Intrinsic subInst = X86PsubInstruction[op.Size + 1];
  2193. context.Copy(d, context.AddIntrinsic(subInst, d, res));
  2194. }
  2195. else
  2196. {
  2197. EmitVectorWidenRnRmTernaryOpSx(context, (op1, op2, op3) =>
  2198. {
  2199. return context.Subtract(op1, context.Multiply(op2, op3));
  2200. });
  2201. }
  2202. }
  2203. public static void Smlsl_Ve(ArmEmitterContext context)
  2204. {
  2205. EmitVectorWidenTernaryOpByElemSx(context, (op1, op2, op3) =>
  2206. {
  2207. return context.Subtract(op1, context.Multiply(op2, op3));
  2208. });
  2209. }
  2210. public static void Smull_V(ArmEmitterContext context)
  2211. {
  2212. EmitVectorWidenRnRmBinaryOpSx(context, (op1, op2) => context.Multiply(op1, op2));
  2213. }
  2214. public static void Smull_Ve(ArmEmitterContext context)
  2215. {
  2216. EmitVectorWidenBinaryOpByElemSx(context, (op1, op2) => context.Multiply(op1, op2));
  2217. }
  2218. public static void Sqabs_S(ArmEmitterContext context)
  2219. {
  2220. EmitScalarSaturatingUnaryOpSx(context, (op1) => EmitAbs(context, op1));
  2221. }
  2222. public static void Sqabs_V(ArmEmitterContext context)
  2223. {
  2224. EmitVectorSaturatingUnaryOpSx(context, (op1) => EmitAbs(context, op1));
  2225. }
  2226. public static void Sqadd_S(ArmEmitterContext context)
  2227. {
  2228. EmitScalarSaturatingBinaryOpSx(context, flags: SaturatingFlags.Add);
  2229. }
  2230. public static void Sqadd_V(ArmEmitterContext context)
  2231. {
  2232. EmitVectorSaturatingBinaryOpSx(context, flags: SaturatingFlags.Add);
  2233. }
  2234. public static void Sqdmulh_S(ArmEmitterContext context)
  2235. {
  2236. EmitScalarSaturatingBinaryOpSx(context, (op1, op2) => EmitDoublingMultiplyHighHalf(context, op1, op2, round: false));
  2237. }
  2238. public static void Sqdmulh_V(ArmEmitterContext context)
  2239. {
  2240. EmitVectorSaturatingBinaryOpSx(context, (op1, op2) => EmitDoublingMultiplyHighHalf(context, op1, op2, round: false));
  2241. }
  2242. public static void Sqdmulh_Ve(ArmEmitterContext context)
  2243. {
  2244. EmitVectorSaturatingBinaryOpByElemSx(context, (op1, op2) => EmitDoublingMultiplyHighHalf(context, op1, op2, round: false));
  2245. }
  2246. public static void Sqneg_S(ArmEmitterContext context)
  2247. {
  2248. EmitScalarSaturatingUnaryOpSx(context, (op1) => context.Negate(op1));
  2249. }
  2250. public static void Sqneg_V(ArmEmitterContext context)
  2251. {
  2252. EmitVectorSaturatingUnaryOpSx(context, (op1) => context.Negate(op1));
  2253. }
  2254. public static void Sqrdmulh_S(ArmEmitterContext context)
  2255. {
  2256. EmitScalarSaturatingBinaryOpSx(context, (op1, op2) => EmitDoublingMultiplyHighHalf(context, op1, op2, round: true));
  2257. }
  2258. public static void Sqrdmulh_V(ArmEmitterContext context)
  2259. {
  2260. EmitVectorSaturatingBinaryOpSx(context, (op1, op2) => EmitDoublingMultiplyHighHalf(context, op1, op2, round: true));
  2261. }
  2262. public static void Sqrdmulh_Ve(ArmEmitterContext context)
  2263. {
  2264. EmitVectorSaturatingBinaryOpByElemSx(context, (op1, op2) => EmitDoublingMultiplyHighHalf(context, op1, op2, round: true));
  2265. }
  2266. public static void Sqsub_S(ArmEmitterContext context)
  2267. {
  2268. EmitScalarSaturatingBinaryOpSx(context, flags: SaturatingFlags.Sub);
  2269. }
  2270. public static void Sqsub_V(ArmEmitterContext context)
  2271. {
  2272. EmitVectorSaturatingBinaryOpSx(context, flags: SaturatingFlags.Sub);
  2273. }
  2274. public static void Sqxtn_S(ArmEmitterContext context)
  2275. {
  2276. EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.ScalarSxSx);
  2277. }
  2278. public static void Sqxtn_V(ArmEmitterContext context)
  2279. {
  2280. EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.VectorSxSx);
  2281. }
  2282. public static void Sqxtun_S(ArmEmitterContext context)
  2283. {
  2284. EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.ScalarSxZx);
  2285. }
  2286. public static void Sqxtun_V(ArmEmitterContext context)
  2287. {
  2288. EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.VectorSxZx);
  2289. }
  2290. public static void Srhadd_V(ArmEmitterContext context)
  2291. {
  2292. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2293. if (Optimizations.UseSse2 && op.Size < 2)
  2294. {
  2295. Operand n = GetVec(op.Rn);
  2296. Operand m = GetVec(op.Rm);
  2297. Operand mask = X86GetAllElements(context, (int)(op.Size == 0 ? 0x80808080u : 0x80008000u));
  2298. Intrinsic subInst = X86PsubInstruction[op.Size];
  2299. Operand nMinusMask = context.AddIntrinsic(subInst, n, mask);
  2300. Operand mMinusMask = context.AddIntrinsic(subInst, m, mask);
  2301. Intrinsic avgInst = op.Size == 0 ? Intrinsic.X86Pavgb : Intrinsic.X86Pavgw;
  2302. Operand res = context.AddIntrinsic(avgInst, nMinusMask, mMinusMask);
  2303. Intrinsic addInst = X86PaddInstruction[op.Size];
  2304. res = context.AddIntrinsic(addInst, mask, res);
  2305. if (op.RegisterSize == RegisterSize.Simd64)
  2306. {
  2307. res = context.VectorZeroUpper64(res);
  2308. }
  2309. context.Copy(GetVec(op.Rd), res);
  2310. }
  2311. else
  2312. {
  2313. EmitVectorBinaryOpSx(context, (op1, op2) =>
  2314. {
  2315. Operand res = context.Add(op1, op2);
  2316. res = context.Add(res, Const(1L));
  2317. return context.ShiftRightSI(res, Const(1));
  2318. });
  2319. }
  2320. }
  2321. public static void Ssubl_V(ArmEmitterContext context)
  2322. {
  2323. if (Optimizations.UseSse41)
  2324. {
  2325. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2326. Operand n = GetVec(op.Rn);
  2327. Operand m = GetVec(op.Rm);
  2328. if (op.RegisterSize == RegisterSize.Simd128)
  2329. {
  2330. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  2331. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2332. }
  2333. Intrinsic movInst = X86PmovsxInstruction[op.Size];
  2334. n = context.AddIntrinsic(movInst, n);
  2335. m = context.AddIntrinsic(movInst, m);
  2336. Intrinsic subInst = X86PsubInstruction[op.Size + 1];
  2337. context.Copy(GetVec(op.Rd), context.AddIntrinsic(subInst, n, m));
  2338. }
  2339. else
  2340. {
  2341. EmitVectorWidenRnRmBinaryOpSx(context, (op1, op2) => context.Subtract(op1, op2));
  2342. }
  2343. }
  2344. public static void Ssubw_V(ArmEmitterContext context)
  2345. {
  2346. if (Optimizations.UseSse41)
  2347. {
  2348. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2349. Operand n = GetVec(op.Rn);
  2350. Operand m = GetVec(op.Rm);
  2351. if (op.RegisterSize == RegisterSize.Simd128)
  2352. {
  2353. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2354. }
  2355. Intrinsic movInst = X86PmovsxInstruction[op.Size];
  2356. m = context.AddIntrinsic(movInst, m);
  2357. Intrinsic subInst = X86PsubInstruction[op.Size + 1];
  2358. context.Copy(GetVec(op.Rd), context.AddIntrinsic(subInst, n, m));
  2359. }
  2360. else
  2361. {
  2362. EmitVectorWidenRmBinaryOpSx(context, (op1, op2) => context.Subtract(op1, op2));
  2363. }
  2364. }
  2365. public static void Sub_S(ArmEmitterContext context)
  2366. {
  2367. EmitScalarBinaryOpZx(context, (op1, op2) => context.Subtract(op1, op2));
  2368. }
  2369. public static void Sub_V(ArmEmitterContext context)
  2370. {
  2371. if (Optimizations.UseSse2)
  2372. {
  2373. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2374. Operand n = GetVec(op.Rn);
  2375. Operand m = GetVec(op.Rm);
  2376. Intrinsic subInst = X86PsubInstruction[op.Size];
  2377. Operand res = context.AddIntrinsic(subInst, n, m);
  2378. if (op.RegisterSize == RegisterSize.Simd64)
  2379. {
  2380. res = context.VectorZeroUpper64(res);
  2381. }
  2382. context.Copy(GetVec(op.Rd), res);
  2383. }
  2384. else
  2385. {
  2386. EmitVectorBinaryOpZx(context, (op1, op2) => context.Subtract(op1, op2));
  2387. }
  2388. }
  2389. public static void Subhn_V(ArmEmitterContext context)
  2390. {
  2391. EmitHighNarrow(context, (op1, op2) => context.Subtract(op1, op2), round: false);
  2392. }
  2393. public static void Suqadd_S(ArmEmitterContext context)
  2394. {
  2395. EmitScalarSaturatingBinaryOpSx(context, flags: SaturatingFlags.Accumulate);
  2396. }
  2397. public static void Suqadd_V(ArmEmitterContext context)
  2398. {
  2399. EmitVectorSaturatingBinaryOpSx(context, flags: SaturatingFlags.Accumulate);
  2400. }
  2401. public static void Uaba_V(ArmEmitterContext context)
  2402. {
  2403. EmitVectorTernaryOpZx(context, (op1, op2, op3) =>
  2404. {
  2405. return context.Add(op1, EmitAbs(context, context.Subtract(op2, op3)));
  2406. });
  2407. }
  2408. public static void Uabal_V(ArmEmitterContext context)
  2409. {
  2410. EmitVectorWidenRnRmTernaryOpZx(context, (op1, op2, op3) =>
  2411. {
  2412. return context.Add(op1, EmitAbs(context, context.Subtract(op2, op3)));
  2413. });
  2414. }
  2415. public static void Uabd_V(ArmEmitterContext context)
  2416. {
  2417. if (Optimizations.UseSse41)
  2418. {
  2419. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2420. Operand n = GetVec(op.Rn);
  2421. Operand m = GetVec(op.Rm);
  2422. EmitSse41VectorUabdOp(context, op, n, m, isLong: false);
  2423. }
  2424. else
  2425. {
  2426. EmitVectorBinaryOpZx(context, (op1, op2) =>
  2427. {
  2428. return EmitAbs(context, context.Subtract(op1, op2));
  2429. });
  2430. }
  2431. }
  2432. public static void Uabdl_V(ArmEmitterContext context)
  2433. {
  2434. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2435. if (Optimizations.UseSse41 && op.Size < 2)
  2436. {
  2437. Operand n = GetVec(op.Rn);
  2438. Operand m = GetVec(op.Rm);
  2439. if (op.RegisterSize == RegisterSize.Simd128)
  2440. {
  2441. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  2442. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2443. }
  2444. Intrinsic movInst = op.Size == 0
  2445. ? Intrinsic.X86Pmovzxbw
  2446. : Intrinsic.X86Pmovzxwd;
  2447. n = context.AddIntrinsic(movInst, n);
  2448. m = context.AddIntrinsic(movInst, m);
  2449. EmitSse41VectorUabdOp(context, op, n, m, isLong: true);
  2450. }
  2451. else
  2452. {
  2453. EmitVectorWidenRnRmBinaryOpZx(context, (op1, op2) =>
  2454. {
  2455. return EmitAbs(context, context.Subtract(op1, op2));
  2456. });
  2457. }
  2458. }
  2459. public static void Uadalp_V(ArmEmitterContext context)
  2460. {
  2461. EmitAddLongPairwise(context, signed: false, accumulate: true);
  2462. }
  2463. public static void Uaddl_V(ArmEmitterContext context)
  2464. {
  2465. if (Optimizations.UseSse41)
  2466. {
  2467. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2468. Operand n = GetVec(op.Rn);
  2469. Operand m = GetVec(op.Rm);
  2470. if (op.RegisterSize == RegisterSize.Simd128)
  2471. {
  2472. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  2473. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2474. }
  2475. Intrinsic movInst = X86PmovzxInstruction[op.Size];
  2476. n = context.AddIntrinsic(movInst, n);
  2477. m = context.AddIntrinsic(movInst, m);
  2478. Intrinsic addInst = X86PaddInstruction[op.Size + 1];
  2479. context.Copy(GetVec(op.Rd), context.AddIntrinsic(addInst, n, m));
  2480. }
  2481. else
  2482. {
  2483. EmitVectorWidenRnRmBinaryOpZx(context, (op1, op2) => context.Add(op1, op2));
  2484. }
  2485. }
  2486. public static void Uaddlp_V(ArmEmitterContext context)
  2487. {
  2488. EmitAddLongPairwise(context, signed: false, accumulate: false);
  2489. }
  2490. public static void Uaddlv_V(ArmEmitterContext context)
  2491. {
  2492. EmitVectorLongAcrossVectorOpZx(context, (op1, op2) => context.Add(op1, op2));
  2493. }
  2494. public static void Uaddw_V(ArmEmitterContext context)
  2495. {
  2496. if (Optimizations.UseSse41)
  2497. {
  2498. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2499. Operand n = GetVec(op.Rn);
  2500. Operand m = GetVec(op.Rm);
  2501. if (op.RegisterSize == RegisterSize.Simd128)
  2502. {
  2503. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2504. }
  2505. Intrinsic movInst = X86PmovzxInstruction[op.Size];
  2506. m = context.AddIntrinsic(movInst, m);
  2507. Intrinsic addInst = X86PaddInstruction[op.Size + 1];
  2508. context.Copy(GetVec(op.Rd), context.AddIntrinsic(addInst, n, m));
  2509. }
  2510. else
  2511. {
  2512. EmitVectorWidenRmBinaryOpZx(context, (op1, op2) => context.Add(op1, op2));
  2513. }
  2514. }
  2515. public static void Uhadd_V(ArmEmitterContext context)
  2516. {
  2517. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2518. if (Optimizations.UseSse2 && op.Size > 0)
  2519. {
  2520. Operand n = GetVec(op.Rn);
  2521. Operand m = GetVec(op.Rm);
  2522. Operand res = context.AddIntrinsic(Intrinsic.X86Pand, n, m);
  2523. Operand res2 = context.AddIntrinsic(Intrinsic.X86Pxor, n, m);
  2524. Intrinsic shiftInst = op.Size == 1 ? Intrinsic.X86Psrlw : Intrinsic.X86Psrld;
  2525. res2 = context.AddIntrinsic(shiftInst, res2, Const(1));
  2526. Intrinsic addInst = X86PaddInstruction[op.Size];
  2527. res = context.AddIntrinsic(addInst, res, res2);
  2528. if (op.RegisterSize == RegisterSize.Simd64)
  2529. {
  2530. res = context.VectorZeroUpper64(res);
  2531. }
  2532. context.Copy(GetVec(op.Rd), res);
  2533. }
  2534. else
  2535. {
  2536. EmitVectorBinaryOpZx(context, (op1, op2) =>
  2537. {
  2538. return context.ShiftRightUI(context.Add(op1, op2), Const(1));
  2539. });
  2540. }
  2541. }
  2542. public static void Uhsub_V(ArmEmitterContext context)
  2543. {
  2544. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2545. if (Optimizations.UseSse2 && op.Size < 2)
  2546. {
  2547. Operand n = GetVec(op.Rn);
  2548. Operand m = GetVec(op.Rm);
  2549. Intrinsic avgInst = op.Size == 0 ? Intrinsic.X86Pavgb : Intrinsic.X86Pavgw;
  2550. Operand res = context.AddIntrinsic(avgInst, n, m);
  2551. Intrinsic subInst = X86PsubInstruction[op.Size];
  2552. res = context.AddIntrinsic(subInst, n, res);
  2553. if (op.RegisterSize == RegisterSize.Simd64)
  2554. {
  2555. res = context.VectorZeroUpper64(res);
  2556. }
  2557. context.Copy(GetVec(op.Rd), res);
  2558. }
  2559. else
  2560. {
  2561. EmitVectorBinaryOpZx(context, (op1, op2) =>
  2562. {
  2563. return context.ShiftRightUI(context.Subtract(op1, op2), Const(1));
  2564. });
  2565. }
  2566. }
  2567. public static void Umax_V(ArmEmitterContext context)
  2568. {
  2569. if (Optimizations.UseSse41)
  2570. {
  2571. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2572. Operand n = GetVec(op.Rn);
  2573. Operand m = GetVec(op.Rm);
  2574. Intrinsic maxInst = X86PmaxuInstruction[op.Size];
  2575. Operand res = context.AddIntrinsic(maxInst, n, m);
  2576. if (op.RegisterSize == RegisterSize.Simd64)
  2577. {
  2578. res = context.VectorZeroUpper64(res);
  2579. }
  2580. context.Copy(GetVec(op.Rd), res);
  2581. }
  2582. else
  2583. {
  2584. EmitVectorBinaryOpZx(context, (op1, op2) => EmitMax64Op(context, op1, op2, signed: false));
  2585. }
  2586. }
  2587. public static void Umaxp_V(ArmEmitterContext context)
  2588. {
  2589. if (Optimizations.UseSsse3)
  2590. {
  2591. EmitSsse3VectorPairwiseOp(context, X86PmaxuInstruction);
  2592. }
  2593. else
  2594. {
  2595. EmitVectorPairwiseOpZx(context, (op1, op2) => EmitMax64Op(context, op1, op2, signed: false));
  2596. }
  2597. }
  2598. public static void Umaxv_V(ArmEmitterContext context)
  2599. {
  2600. EmitVectorAcrossVectorOpZx(context, (op1, op2) => EmitMax64Op(context, op1, op2, signed: false));
  2601. }
  2602. public static void Umin_V(ArmEmitterContext context)
  2603. {
  2604. if (Optimizations.UseSse41)
  2605. {
  2606. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2607. Operand n = GetVec(op.Rn);
  2608. Operand m = GetVec(op.Rm);
  2609. Intrinsic minInst = X86PminuInstruction[op.Size];
  2610. Operand res = context.AddIntrinsic(minInst, n, m);
  2611. if (op.RegisterSize == RegisterSize.Simd64)
  2612. {
  2613. res = context.VectorZeroUpper64(res);
  2614. }
  2615. context.Copy(GetVec(op.Rd), res);
  2616. }
  2617. else
  2618. {
  2619. EmitVectorBinaryOpZx(context, (op1, op2) => EmitMin64Op(context, op1, op2, signed: false));
  2620. }
  2621. }
  2622. public static void Uminp_V(ArmEmitterContext context)
  2623. {
  2624. if (Optimizations.UseSsse3)
  2625. {
  2626. EmitSsse3VectorPairwiseOp(context, X86PminuInstruction);
  2627. }
  2628. else
  2629. {
  2630. EmitVectorPairwiseOpZx(context, (op1, op2) => EmitMin64Op(context, op1, op2, signed: false));
  2631. }
  2632. }
  2633. public static void Uminv_V(ArmEmitterContext context)
  2634. {
  2635. EmitVectorAcrossVectorOpZx(context, (op1, op2) => EmitMin64Op(context, op1, op2, signed: false));
  2636. }
  2637. public static void Umlal_V(ArmEmitterContext context)
  2638. {
  2639. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2640. if (Optimizations.UseSse41 && op.Size < 2)
  2641. {
  2642. Operand d = GetVec(op.Rd);
  2643. Operand n = GetVec(op.Rn);
  2644. Operand m = GetVec(op.Rm);
  2645. if (op.RegisterSize == RegisterSize.Simd128)
  2646. {
  2647. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  2648. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2649. }
  2650. Intrinsic movInst = X86PmovzxInstruction[op.Size];
  2651. n = context.AddIntrinsic(movInst, n);
  2652. m = context.AddIntrinsic(movInst, m);
  2653. Intrinsic mullInst = op.Size == 0 ? Intrinsic.X86Pmullw : Intrinsic.X86Pmulld;
  2654. Operand res = context.AddIntrinsic(mullInst, n, m);
  2655. Intrinsic addInst = X86PaddInstruction[op.Size + 1];
  2656. context.Copy(d, context.AddIntrinsic(addInst, d, res));
  2657. }
  2658. else
  2659. {
  2660. EmitVectorWidenRnRmTernaryOpZx(context, (op1, op2, op3) =>
  2661. {
  2662. return context.Add(op1, context.Multiply(op2, op3));
  2663. });
  2664. }
  2665. }
  2666. public static void Umlal_Ve(ArmEmitterContext context)
  2667. {
  2668. EmitVectorWidenTernaryOpByElemZx(context, (op1, op2, op3) =>
  2669. {
  2670. return context.Add(op1, context.Multiply(op2, op3));
  2671. });
  2672. }
  2673. public static void Umlsl_V(ArmEmitterContext context)
  2674. {
  2675. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2676. if (Optimizations.UseSse41 && op.Size < 2)
  2677. {
  2678. Operand d = GetVec(op.Rd);
  2679. Operand n = GetVec(op.Rn);
  2680. Operand m = GetVec(op.Rm);
  2681. if (op.RegisterSize == RegisterSize.Simd128)
  2682. {
  2683. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  2684. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2685. }
  2686. Intrinsic movInst = op.Size == 0 ? Intrinsic.X86Pmovzxbw : Intrinsic.X86Pmovzxwd;
  2687. n = context.AddIntrinsic(movInst, n);
  2688. m = context.AddIntrinsic(movInst, m);
  2689. Intrinsic mullInst = op.Size == 0 ? Intrinsic.X86Pmullw : Intrinsic.X86Pmulld;
  2690. Operand res = context.AddIntrinsic(mullInst, n, m);
  2691. Intrinsic subInst = X86PsubInstruction[op.Size + 1];
  2692. context.Copy(d, context.AddIntrinsic(subInst, d, res));
  2693. }
  2694. else
  2695. {
  2696. EmitVectorWidenRnRmTernaryOpZx(context, (op1, op2, op3) =>
  2697. {
  2698. return context.Subtract(op1, context.Multiply(op2, op3));
  2699. });
  2700. }
  2701. }
  2702. public static void Umlsl_Ve(ArmEmitterContext context)
  2703. {
  2704. EmitVectorWidenTernaryOpByElemZx(context, (op1, op2, op3) =>
  2705. {
  2706. return context.Subtract(op1, context.Multiply(op2, op3));
  2707. });
  2708. }
  2709. public static void Umull_V(ArmEmitterContext context)
  2710. {
  2711. EmitVectorWidenRnRmBinaryOpZx(context, (op1, op2) => context.Multiply(op1, op2));
  2712. }
  2713. public static void Umull_Ve(ArmEmitterContext context)
  2714. {
  2715. EmitVectorWidenBinaryOpByElemZx(context, (op1, op2) => context.Multiply(op1, op2));
  2716. }
  2717. public static void Uqadd_S(ArmEmitterContext context)
  2718. {
  2719. EmitScalarSaturatingBinaryOpZx(context, SaturatingFlags.Add);
  2720. }
  2721. public static void Uqadd_V(ArmEmitterContext context)
  2722. {
  2723. EmitVectorSaturatingBinaryOpZx(context, SaturatingFlags.Add);
  2724. }
  2725. public static void Uqsub_S(ArmEmitterContext context)
  2726. {
  2727. EmitScalarSaturatingBinaryOpZx(context, SaturatingFlags.Sub);
  2728. }
  2729. public static void Uqsub_V(ArmEmitterContext context)
  2730. {
  2731. EmitVectorSaturatingBinaryOpZx(context, SaturatingFlags.Sub);
  2732. }
  2733. public static void Uqxtn_S(ArmEmitterContext context)
  2734. {
  2735. EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.ScalarZxZx);
  2736. }
  2737. public static void Uqxtn_V(ArmEmitterContext context)
  2738. {
  2739. EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.VectorZxZx);
  2740. }
  2741. public static void Urhadd_V(ArmEmitterContext context)
  2742. {
  2743. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2744. if (Optimizations.UseSse2 && op.Size < 2)
  2745. {
  2746. Operand n = GetVec(op.Rn);
  2747. Operand m = GetVec(op.Rm);
  2748. Intrinsic avgInst = op.Size == 0 ? Intrinsic.X86Pavgb : Intrinsic.X86Pavgw;
  2749. Operand res = context.AddIntrinsic(avgInst, n, m);
  2750. if (op.RegisterSize == RegisterSize.Simd64)
  2751. {
  2752. res = context.VectorZeroUpper64(res);
  2753. }
  2754. context.Copy(GetVec(op.Rd), res);
  2755. }
  2756. else
  2757. {
  2758. EmitVectorBinaryOpZx(context, (op1, op2) =>
  2759. {
  2760. Operand res = context.Add(op1, op2);
  2761. res = context.Add(res, Const(1L));
  2762. return context.ShiftRightUI(res, Const(1));
  2763. });
  2764. }
  2765. }
  2766. public static void Usqadd_S(ArmEmitterContext context)
  2767. {
  2768. EmitScalarSaturatingBinaryOpZx(context, SaturatingFlags.Accumulate);
  2769. }
  2770. public static void Usqadd_V(ArmEmitterContext context)
  2771. {
  2772. EmitVectorSaturatingBinaryOpZx(context, SaturatingFlags.Accumulate);
  2773. }
  2774. public static void Usubl_V(ArmEmitterContext context)
  2775. {
  2776. if (Optimizations.UseSse41)
  2777. {
  2778. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2779. Operand n = GetVec(op.Rn);
  2780. Operand m = GetVec(op.Rm);
  2781. if (op.RegisterSize == RegisterSize.Simd128)
  2782. {
  2783. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  2784. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2785. }
  2786. Intrinsic movInst = X86PmovzxInstruction[op.Size];
  2787. n = context.AddIntrinsic(movInst, n);
  2788. m = context.AddIntrinsic(movInst, m);
  2789. Intrinsic subInst = X86PsubInstruction[op.Size + 1];
  2790. context.Copy(GetVec(op.Rd), context.AddIntrinsic(subInst, n, m));
  2791. }
  2792. else
  2793. {
  2794. EmitVectorWidenRnRmBinaryOpZx(context, (op1, op2) => context.Subtract(op1, op2));
  2795. }
  2796. }
  2797. public static void Usubw_V(ArmEmitterContext context)
  2798. {
  2799. if (Optimizations.UseSse41)
  2800. {
  2801. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2802. Operand n = GetVec(op.Rn);
  2803. Operand m = GetVec(op.Rm);
  2804. if (op.RegisterSize == RegisterSize.Simd128)
  2805. {
  2806. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2807. }
  2808. Intrinsic movInst = X86PmovzxInstruction[op.Size];
  2809. m = context.AddIntrinsic(movInst, m);
  2810. Intrinsic subInst = X86PsubInstruction[op.Size + 1];
  2811. context.Copy(GetVec(op.Rd), context.AddIntrinsic(subInst, n, m));
  2812. }
  2813. else
  2814. {
  2815. EmitVectorWidenRmBinaryOpZx(context, (op1, op2) => context.Subtract(op1, op2));
  2816. }
  2817. }
  2818. private static Operand EmitAbs(ArmEmitterContext context, Operand value)
  2819. {
  2820. Operand isPositive = context.ICompareGreaterOrEqual(value, Const(value.Type, 0));
  2821. return context.ConditionalSelect(isPositive, value, context.Negate(value));
  2822. }
  2823. private static void EmitAddLongPairwise(ArmEmitterContext context, bool signed, bool accumulate)
  2824. {
  2825. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  2826. Operand res = context.VectorZero();
  2827. int pairs = op.GetPairsCount() >> op.Size;
  2828. for (int index = 0; index < pairs; index++)
  2829. {
  2830. int pairIndex = index << 1;
  2831. Operand ne0 = EmitVectorExtract(context, op.Rn, pairIndex, op.Size, signed);
  2832. Operand ne1 = EmitVectorExtract(context, op.Rn, pairIndex + 1, op.Size, signed);
  2833. Operand e = context.Add(ne0, ne1);
  2834. if (accumulate)
  2835. {
  2836. Operand de = EmitVectorExtract(context, op.Rd, index, op.Size + 1, signed);
  2837. e = context.Add(e, de);
  2838. }
  2839. res = EmitVectorInsert(context, res, e, index, op.Size + 1);
  2840. }
  2841. context.Copy(GetVec(op.Rd), res);
  2842. }
  2843. private static Operand EmitDoublingMultiplyHighHalf(
  2844. ArmEmitterContext context,
  2845. Operand n,
  2846. Operand m,
  2847. bool round)
  2848. {
  2849. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2850. int eSize = 8 << op.Size;
  2851. Operand res = context.Multiply(n, m);
  2852. if (!round)
  2853. {
  2854. res = context.ShiftRightSI(res, Const(eSize - 1));
  2855. }
  2856. else
  2857. {
  2858. long roundConst = 1L << (eSize - 1);
  2859. res = context.ShiftLeft(res, Const(1));
  2860. res = context.Add(res, Const(roundConst));
  2861. res = context.ShiftRightSI(res, Const(eSize));
  2862. Operand isIntMin = context.ICompareEqual(res, Const((long)int.MinValue));
  2863. res = context.ConditionalSelect(isIntMin, context.Negate(res), res);
  2864. }
  2865. return res;
  2866. }
  2867. private static void EmitHighNarrow(ArmEmitterContext context, Func2I emit, bool round)
  2868. {
  2869. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2870. int elems = 8 >> op.Size;
  2871. int eSize = 8 << op.Size;
  2872. int part = op.RegisterSize == RegisterSize.Simd128 ? elems : 0;
  2873. Operand d = GetVec(op.Rd);
  2874. Operand res = part == 0 ? context.VectorZero() : context.Copy(d);
  2875. long roundConst = 1L << (eSize - 1);
  2876. for (int index = 0; index < elems; index++)
  2877. {
  2878. Operand ne = EmitVectorExtractZx(context, op.Rn, index, op.Size + 1);
  2879. Operand me = EmitVectorExtractZx(context, op.Rm, index, op.Size + 1);
  2880. Operand de = emit(ne, me);
  2881. if (round)
  2882. {
  2883. de = context.Add(de, Const(roundConst));
  2884. }
  2885. de = context.ShiftRightUI(de, Const(eSize));
  2886. res = EmitVectorInsert(context, res, de, part + index, op.Size);
  2887. }
  2888. context.Copy(d, res);
  2889. }
  2890. private static Operand EmitMax64Op(ArmEmitterContext context, Operand op1, Operand op2, bool signed)
  2891. {
  2892. Debug.Assert(op1.Type == OperandType.I64 && op2.Type == OperandType.I64);
  2893. Operand cmp = signed
  2894. ? context.ICompareGreaterOrEqual (op1, op2)
  2895. : context.ICompareGreaterOrEqualUI(op1, op2);
  2896. return context.ConditionalSelect(cmp, op1, op2);
  2897. }
  2898. private static Operand EmitMin64Op(ArmEmitterContext context, Operand op1, Operand op2, bool signed)
  2899. {
  2900. Debug.Assert(op1.Type == OperandType.I64 && op2.Type == OperandType.I64);
  2901. Operand cmp = signed
  2902. ? context.ICompareLessOrEqual (op1, op2)
  2903. : context.ICompareLessOrEqualUI(op1, op2);
  2904. return context.ConditionalSelect(cmp, op1, op2);
  2905. }
  2906. private static void EmitSse41ScalarRoundOpF(ArmEmitterContext context, FPRoundingMode roundMode)
  2907. {
  2908. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  2909. Operand n = GetVec(op.Rn);
  2910. Intrinsic inst = (op.Size & 1) != 0 ? Intrinsic.X86Roundsd : Intrinsic.X86Roundss;
  2911. Operand res = context.AddIntrinsic(inst, n, Const(X86GetRoundControl(roundMode)));
  2912. if ((op.Size & 1) != 0)
  2913. {
  2914. res = context.VectorZeroUpper64(res);
  2915. }
  2916. else
  2917. {
  2918. res = context.VectorZeroUpper96(res);
  2919. }
  2920. context.Copy(GetVec(op.Rd), res);
  2921. }
  2922. private static void EmitSse41VectorRoundOpF(ArmEmitterContext context, FPRoundingMode roundMode)
  2923. {
  2924. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  2925. Operand n = GetVec(op.Rn);
  2926. Intrinsic inst = (op.Size & 1) != 0 ? Intrinsic.X86Roundpd : Intrinsic.X86Roundps;
  2927. Operand res = context.AddIntrinsic(inst, n, Const(X86GetRoundControl(roundMode)));
  2928. if (op.RegisterSize == RegisterSize.Simd64)
  2929. {
  2930. res = context.VectorZeroUpper64(res);
  2931. }
  2932. context.Copy(GetVec(op.Rd), res);
  2933. }
  2934. private static Operand EmitSse41Round32Exp8OpF(ArmEmitterContext context, Operand value, bool scalar)
  2935. {
  2936. Operand roundMask;
  2937. Operand truncMask;
  2938. Operand expMask;
  2939. if (scalar)
  2940. {
  2941. roundMask = X86GetScalar(context, 0x4000);
  2942. truncMask = X86GetScalar(context, unchecked((int)0xFFFF8000));
  2943. expMask = X86GetScalar(context, 0x7F800000);
  2944. }
  2945. else
  2946. {
  2947. roundMask = X86GetAllElements(context, 0x4000);
  2948. truncMask = X86GetAllElements(context, unchecked((int)0xFFFF8000));
  2949. expMask = X86GetAllElements(context, 0x7F800000);
  2950. }
  2951. Operand oValue = value;
  2952. Operand masked = context.AddIntrinsic(Intrinsic.X86Pand, value, expMask);
  2953. Operand isNaNInf = context.AddIntrinsic(Intrinsic.X86Pcmpeqd, masked, expMask);
  2954. value = context.AddIntrinsic(Intrinsic.X86Paddw, value, roundMask);
  2955. value = context.AddIntrinsic(Intrinsic.X86Pand, value, truncMask);
  2956. return context.AddIntrinsic(Intrinsic.X86Blendvps, value, oValue, isNaNInf);
  2957. }
  2958. private static Operand EmitSse41RecipStepSelectOpF(
  2959. ArmEmitterContext context,
  2960. Operand n,
  2961. Operand m,
  2962. Operand res,
  2963. Operand mask,
  2964. bool scalar,
  2965. int sizeF)
  2966. {
  2967. Intrinsic cmpOp;
  2968. Intrinsic shlOp;
  2969. Intrinsic blendOp;
  2970. Operand zero = context.VectorZero();
  2971. Operand expMask;
  2972. if (sizeF == 0)
  2973. {
  2974. cmpOp = Intrinsic.X86Pcmpeqd;
  2975. shlOp = Intrinsic.X86Pslld;
  2976. blendOp = Intrinsic.X86Blendvps;
  2977. expMask = scalar ? X86GetScalar(context, 0x7F800000 << 1) : X86GetAllElements(context, 0x7F800000 << 1);
  2978. }
  2979. else /* if (sizeF == 1) */
  2980. {
  2981. cmpOp = Intrinsic.X86Pcmpeqq;
  2982. shlOp = Intrinsic.X86Psllq;
  2983. blendOp = Intrinsic.X86Blendvpd;
  2984. expMask = scalar ? X86GetScalar(context, 0x7FF0000000000000L << 1) : X86GetAllElements(context, 0x7FF0000000000000L << 1);
  2985. }
  2986. n = context.AddIntrinsic(shlOp, n, Const(1));
  2987. m = context.AddIntrinsic(shlOp, m, Const(1));
  2988. Operand nZero = context.AddIntrinsic(cmpOp, n, zero);
  2989. Operand mZero = context.AddIntrinsic(cmpOp, m, zero);
  2990. Operand nInf = context.AddIntrinsic(cmpOp, n, expMask);
  2991. Operand mInf = context.AddIntrinsic(cmpOp, m, expMask);
  2992. Operand nmZero = context.AddIntrinsic(Intrinsic.X86Por, nZero, mZero);
  2993. Operand nmInf = context.AddIntrinsic(Intrinsic.X86Por, nInf, mInf);
  2994. Operand nmZeroInf = context.AddIntrinsic(Intrinsic.X86Pand, nmZero, nmInf);
  2995. return context.AddIntrinsic(blendOp, res, mask, nmZeroInf);
  2996. }
  2997. public static void EmitSse2VectorIsNaNOpF(
  2998. ArmEmitterContext context,
  2999. Operand opF,
  3000. out Operand qNaNMask,
  3001. out Operand sNaNMask,
  3002. bool? isQNaN = null)
  3003. {
  3004. IOpCodeSimd op = (IOpCodeSimd)context.CurrOp;
  3005. if ((op.Size & 1) == 0)
  3006. {
  3007. const int QBit = 22;
  3008. Operand qMask = X86GetAllElements(context, 1 << QBit);
  3009. Operand mask1 = context.AddIntrinsic(Intrinsic.X86Cmpps, opF, opF, Const((int)CmpCondition.UnorderedQ));
  3010. Operand mask2 = context.AddIntrinsic(Intrinsic.X86Pand, opF, qMask);
  3011. mask2 = context.AddIntrinsic(Intrinsic.X86Cmpps, mask2, qMask, Const((int)CmpCondition.Equal));
  3012. qNaNMask = isQNaN == null || (bool)isQNaN ? context.AddIntrinsic(Intrinsic.X86Andps, mask2, mask1) : default;
  3013. sNaNMask = isQNaN == null || !(bool)isQNaN ? context.AddIntrinsic(Intrinsic.X86Andnps, mask2, mask1) : default;
  3014. }
  3015. else /* if ((op.Size & 1) == 1) */
  3016. {
  3017. const int QBit = 51;
  3018. Operand qMask = X86GetAllElements(context, 1L << QBit);
  3019. Operand mask1 = context.AddIntrinsic(Intrinsic.X86Cmppd, opF, opF, Const((int)CmpCondition.UnorderedQ));
  3020. Operand mask2 = context.AddIntrinsic(Intrinsic.X86Pand, opF, qMask);
  3021. mask2 = context.AddIntrinsic(Intrinsic.X86Cmppd, mask2, qMask, Const((int)CmpCondition.Equal));
  3022. qNaNMask = isQNaN == null || (bool)isQNaN ? context.AddIntrinsic(Intrinsic.X86Andpd, mask2, mask1) : default;
  3023. sNaNMask = isQNaN == null || !(bool)isQNaN ? context.AddIntrinsic(Intrinsic.X86Andnpd, mask2, mask1) : default;
  3024. }
  3025. }
  3026. public static Operand EmitSse41ProcessNaNsOpF(
  3027. ArmEmitterContext context,
  3028. Func2I emit,
  3029. bool scalar,
  3030. Operand n = default,
  3031. Operand m = default)
  3032. {
  3033. Operand nCopy = n == default ? context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rn)) : n;
  3034. Operand mCopy = m == default ? context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rm)) : m;
  3035. EmitSse2VectorIsNaNOpF(context, nCopy, out Operand nQNaNMask, out Operand nSNaNMask);
  3036. EmitSse2VectorIsNaNOpF(context, mCopy, out _, out Operand mSNaNMask, isQNaN: false);
  3037. int sizeF = ((IOpCodeSimd)context.CurrOp).Size & 1;
  3038. if (sizeF == 0)
  3039. {
  3040. const int QBit = 22;
  3041. Operand qMask = scalar ? X86GetScalar(context, 1 << QBit) : X86GetAllElements(context, 1 << QBit);
  3042. Operand resNaNMask = context.AddIntrinsic(Intrinsic.X86Pandn, mSNaNMask, nQNaNMask);
  3043. resNaNMask = context.AddIntrinsic(Intrinsic.X86Por, resNaNMask, nSNaNMask);
  3044. Operand resNaN = context.AddIntrinsic(Intrinsic.X86Blendvps, mCopy, nCopy, resNaNMask);
  3045. resNaN = context.AddIntrinsic(Intrinsic.X86Por, resNaN, qMask);
  3046. Operand resMask = context.AddIntrinsic(Intrinsic.X86Cmpps, nCopy, mCopy, Const((int)CmpCondition.OrderedQ));
  3047. Operand res = context.AddIntrinsic(Intrinsic.X86Blendvps, resNaN, emit(nCopy, mCopy), resMask);
  3048. if (n != default || m != default)
  3049. {
  3050. return res;
  3051. }
  3052. if (scalar)
  3053. {
  3054. res = context.VectorZeroUpper96(res);
  3055. }
  3056. else if (((OpCodeSimdReg)context.CurrOp).RegisterSize == RegisterSize.Simd64)
  3057. {
  3058. res = context.VectorZeroUpper64(res);
  3059. }
  3060. context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rd), res);
  3061. return default;
  3062. }
  3063. else /* if (sizeF == 1) */
  3064. {
  3065. const int QBit = 51;
  3066. Operand qMask = scalar ? X86GetScalar(context, 1L << QBit) : X86GetAllElements(context, 1L << QBit);
  3067. Operand resNaNMask = context.AddIntrinsic(Intrinsic.X86Pandn, mSNaNMask, nQNaNMask);
  3068. resNaNMask = context.AddIntrinsic(Intrinsic.X86Por, resNaNMask, nSNaNMask);
  3069. Operand resNaN = context.AddIntrinsic(Intrinsic.X86Blendvpd, mCopy, nCopy, resNaNMask);
  3070. resNaN = context.AddIntrinsic(Intrinsic.X86Por, resNaN, qMask);
  3071. Operand resMask = context.AddIntrinsic(Intrinsic.X86Cmppd, nCopy, mCopy, Const((int)CmpCondition.OrderedQ));
  3072. Operand res = context.AddIntrinsic(Intrinsic.X86Blendvpd, resNaN, emit(nCopy, mCopy), resMask);
  3073. if (n != default || m != default)
  3074. {
  3075. return res;
  3076. }
  3077. if (scalar)
  3078. {
  3079. res = context.VectorZeroUpper64(res);
  3080. }
  3081. context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rd), res);
  3082. return default;
  3083. }
  3084. }
  3085. public static Operand EmitSseOrAvxHandleFzModeOpF(
  3086. ArmEmitterContext context,
  3087. Func2I emit,
  3088. bool scalar,
  3089. Operand n = default,
  3090. Operand m = default)
  3091. {
  3092. Operand nCopy = n == default ? context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rn)) : n;
  3093. Operand mCopy = m == default ? context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rm)) : m;
  3094. EmitSseOrAvxEnterFtzAndDazModesOpF(context, out Operand isTrue);
  3095. Operand res = emit(nCopy, mCopy);
  3096. EmitSseOrAvxExitFtzAndDazModesOpF(context, isTrue);
  3097. if (n != default || m != default)
  3098. {
  3099. return res;
  3100. }
  3101. int sizeF = ((IOpCodeSimd)context.CurrOp).Size & 1;
  3102. if (sizeF == 0)
  3103. {
  3104. if (scalar)
  3105. {
  3106. res = context.VectorZeroUpper96(res);
  3107. }
  3108. else if (((OpCodeSimdReg)context.CurrOp).RegisterSize == RegisterSize.Simd64)
  3109. {
  3110. res = context.VectorZeroUpper64(res);
  3111. }
  3112. }
  3113. else /* if (sizeF == 1) */
  3114. {
  3115. if (scalar)
  3116. {
  3117. res = context.VectorZeroUpper64(res);
  3118. }
  3119. }
  3120. context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rd), res);
  3121. return default;
  3122. }
  3123. private static Operand EmitSse2VectorMaxMinOpF(ArmEmitterContext context, Operand n, Operand m, bool isMax)
  3124. {
  3125. IOpCodeSimd op = (IOpCodeSimd)context.CurrOp;
  3126. if ((op.Size & 1) == 0)
  3127. {
  3128. Operand mask = X86GetAllElements(context, -0f);
  3129. Operand res = context.AddIntrinsic(isMax ? Intrinsic.X86Maxps : Intrinsic.X86Minps, n, m);
  3130. res = context.AddIntrinsic(Intrinsic.X86Andnps, mask, res);
  3131. Operand resSign = context.AddIntrinsic(isMax ? Intrinsic.X86Pand : Intrinsic.X86Por, n, m);
  3132. resSign = context.AddIntrinsic(Intrinsic.X86Andps, mask, resSign);
  3133. return context.AddIntrinsic(Intrinsic.X86Por, res, resSign);
  3134. }
  3135. else /* if ((op.Size & 1) == 1) */
  3136. {
  3137. Operand mask = X86GetAllElements(context, -0d);
  3138. Operand res = context.AddIntrinsic(isMax ? Intrinsic.X86Maxpd : Intrinsic.X86Minpd, n, m);
  3139. res = context.AddIntrinsic(Intrinsic.X86Andnpd, mask, res);
  3140. Operand resSign = context.AddIntrinsic(isMax ? Intrinsic.X86Pand : Intrinsic.X86Por, n, m);
  3141. resSign = context.AddIntrinsic(Intrinsic.X86Andpd, mask, resSign);
  3142. return context.AddIntrinsic(Intrinsic.X86Por, res, resSign);
  3143. }
  3144. }
  3145. private static Operand EmitSse41MaxMinNumOpF(
  3146. ArmEmitterContext context,
  3147. bool isMaxNum,
  3148. bool scalar,
  3149. Operand n = default,
  3150. Operand m = default)
  3151. {
  3152. Operand nCopy = n == default ? context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rn)) : n;
  3153. Operand mCopy = m == default ? context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rm)) : m;
  3154. EmitSse2VectorIsNaNOpF(context, nCopy, out Operand nQNaNMask, out _, isQNaN: true);
  3155. EmitSse2VectorIsNaNOpF(context, mCopy, out Operand mQNaNMask, out _, isQNaN: true);
  3156. int sizeF = ((IOpCodeSimd)context.CurrOp).Size & 1;
  3157. if (sizeF == 0)
  3158. {
  3159. Operand negInfMask = scalar
  3160. ? X86GetScalar (context, isMaxNum ? float.NegativeInfinity : float.PositiveInfinity)
  3161. : X86GetAllElements(context, isMaxNum ? float.NegativeInfinity : float.PositiveInfinity);
  3162. Operand nMask = context.AddIntrinsic(Intrinsic.X86Andnps, mQNaNMask, nQNaNMask);
  3163. Operand mMask = context.AddIntrinsic(Intrinsic.X86Andnps, nQNaNMask, mQNaNMask);
  3164. nCopy = context.AddIntrinsic(Intrinsic.X86Blendvps, nCopy, negInfMask, nMask);
  3165. mCopy = context.AddIntrinsic(Intrinsic.X86Blendvps, mCopy, negInfMask, mMask);
  3166. Operand res = EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
  3167. {
  3168. return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
  3169. {
  3170. return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: isMaxNum);
  3171. }, scalar: scalar, op1, op2);
  3172. }, scalar: scalar, nCopy, mCopy);
  3173. if (n != default || m != default)
  3174. {
  3175. return res;
  3176. }
  3177. if (scalar)
  3178. {
  3179. res = context.VectorZeroUpper96(res);
  3180. }
  3181. else if (((OpCodeSimdReg)context.CurrOp).RegisterSize == RegisterSize.Simd64)
  3182. {
  3183. res = context.VectorZeroUpper64(res);
  3184. }
  3185. context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rd), res);
  3186. return default;
  3187. }
  3188. else /* if (sizeF == 1) */
  3189. {
  3190. Operand negInfMask = scalar
  3191. ? X86GetScalar (context, isMaxNum ? double.NegativeInfinity : double.PositiveInfinity)
  3192. : X86GetAllElements(context, isMaxNum ? double.NegativeInfinity : double.PositiveInfinity);
  3193. Operand nMask = context.AddIntrinsic(Intrinsic.X86Andnpd, mQNaNMask, nQNaNMask);
  3194. Operand mMask = context.AddIntrinsic(Intrinsic.X86Andnpd, nQNaNMask, mQNaNMask);
  3195. nCopy = context.AddIntrinsic(Intrinsic.X86Blendvpd, nCopy, negInfMask, nMask);
  3196. mCopy = context.AddIntrinsic(Intrinsic.X86Blendvpd, mCopy, negInfMask, mMask);
  3197. Operand res = EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
  3198. {
  3199. return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
  3200. {
  3201. return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: isMaxNum);
  3202. }, scalar: scalar, op1, op2);
  3203. }, scalar: scalar, nCopy, mCopy);
  3204. if (n != default || m != default)
  3205. {
  3206. return res;
  3207. }
  3208. if (scalar)
  3209. {
  3210. res = context.VectorZeroUpper64(res);
  3211. }
  3212. context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rd), res);
  3213. return default;
  3214. }
  3215. }
  3216. private enum AddSub
  3217. {
  3218. None,
  3219. Add,
  3220. Subtract
  3221. }
  3222. private static void EmitSse41VectorMul_AddSub(ArmEmitterContext context, AddSub addSub)
  3223. {
  3224. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  3225. Operand n = GetVec(op.Rn);
  3226. Operand m = GetVec(op.Rm);
  3227. Operand res;
  3228. if (op.Size == 0)
  3229. {
  3230. Operand ns8 = context.AddIntrinsic(Intrinsic.X86Psrlw, n, Const(8));
  3231. Operand ms8 = context.AddIntrinsic(Intrinsic.X86Psrlw, m, Const(8));
  3232. res = context.AddIntrinsic(Intrinsic.X86Pmullw, ns8, ms8);
  3233. res = context.AddIntrinsic(Intrinsic.X86Psllw, res, Const(8));
  3234. Operand res2 = context.AddIntrinsic(Intrinsic.X86Pmullw, n, m);
  3235. Operand mask = X86GetAllElements(context, 0x00FF00FF);
  3236. res = context.AddIntrinsic(Intrinsic.X86Pblendvb, res, res2, mask);
  3237. }
  3238. else if (op.Size == 1)
  3239. {
  3240. res = context.AddIntrinsic(Intrinsic.X86Pmullw, n, m);
  3241. }
  3242. else
  3243. {
  3244. res = context.AddIntrinsic(Intrinsic.X86Pmulld, n, m);
  3245. }
  3246. Operand d = GetVec(op.Rd);
  3247. if (addSub == AddSub.Add)
  3248. {
  3249. Intrinsic addInst = X86PaddInstruction[op.Size];
  3250. res = context.AddIntrinsic(addInst, d, res);
  3251. }
  3252. else if (addSub == AddSub.Subtract)
  3253. {
  3254. Intrinsic subInst = X86PsubInstruction[op.Size];
  3255. res = context.AddIntrinsic(subInst, d, res);
  3256. }
  3257. if (op.RegisterSize == RegisterSize.Simd64)
  3258. {
  3259. res = context.VectorZeroUpper64(res);
  3260. }
  3261. context.Copy(d, res);
  3262. }
  3263. private static void EmitSse41VectorSabdOp(
  3264. ArmEmitterContext context,
  3265. OpCodeSimdReg op,
  3266. Operand n,
  3267. Operand m,
  3268. bool isLong)
  3269. {
  3270. int size = isLong ? op.Size + 1 : op.Size;
  3271. Intrinsic cmpgtInst = X86PcmpgtInstruction[size];
  3272. Operand cmpMask = context.AddIntrinsic(cmpgtInst, n, m);
  3273. Intrinsic subInst = X86PsubInstruction[size];
  3274. Operand res = context.AddIntrinsic(subInst, n, m);
  3275. res = context.AddIntrinsic(Intrinsic.X86Pand, cmpMask, res);
  3276. Operand res2 = context.AddIntrinsic(subInst, m, n);
  3277. res2 = context.AddIntrinsic(Intrinsic.X86Pandn, cmpMask, res2);
  3278. res = context.AddIntrinsic(Intrinsic.X86Por, res, res2);
  3279. if (!isLong && op.RegisterSize == RegisterSize.Simd64)
  3280. {
  3281. res = context.VectorZeroUpper64(res);
  3282. }
  3283. context.Copy(GetVec(op.Rd), res);
  3284. }
  3285. private static void EmitSse41VectorUabdOp(
  3286. ArmEmitterContext context,
  3287. OpCodeSimdReg op,
  3288. Operand n,
  3289. Operand m,
  3290. bool isLong)
  3291. {
  3292. int size = isLong ? op.Size + 1 : op.Size;
  3293. Intrinsic maxInst = X86PmaxuInstruction[size];
  3294. Operand max = context.AddIntrinsic(maxInst, m, n);
  3295. Intrinsic cmpeqInst = X86PcmpeqInstruction[size];
  3296. Operand cmpMask = context.AddIntrinsic(cmpeqInst, max, m);
  3297. Operand onesMask = X86GetAllElements(context, -1L);
  3298. cmpMask = context.AddIntrinsic(Intrinsic.X86Pandn, cmpMask, onesMask);
  3299. Intrinsic subInst = X86PsubInstruction[size];
  3300. Operand res = context.AddIntrinsic(subInst, n, m);
  3301. Operand res2 = context.AddIntrinsic(subInst, m, n);
  3302. res = context.AddIntrinsic(Intrinsic.X86Pand, cmpMask, res);
  3303. res2 = context.AddIntrinsic(Intrinsic.X86Pandn, cmpMask, res2);
  3304. res = context.AddIntrinsic(Intrinsic.X86Por, res, res2);
  3305. if (!isLong && op.RegisterSize == RegisterSize.Simd64)
  3306. {
  3307. res = context.VectorZeroUpper64(res);
  3308. }
  3309. context.Copy(GetVec(op.Rd), res);
  3310. }
  3311. private static Operand EmitSse2Sll_128(ArmEmitterContext context, Operand op, int shift)
  3312. {
  3313. // The upper part of op is assumed to be zero.
  3314. Debug.Assert(shift >= 0 && shift < 64);
  3315. if (shift == 0)
  3316. {
  3317. return op;
  3318. }
  3319. Operand high = context.AddIntrinsic(Intrinsic.X86Pslldq, op, Const(8));
  3320. high = context.AddIntrinsic(Intrinsic.X86Psrlq, high, Const(64 - shift));
  3321. Operand low = context.AddIntrinsic(Intrinsic.X86Psllq, op, Const(shift));
  3322. return context.AddIntrinsic(Intrinsic.X86Por, high, low);
  3323. }
  3324. }
  3325. }