OpCodeSimdImm64.cs 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101
  1. using ChocolArm64.Instructions;
  2. using ChocolArm64.State;
  3. namespace ChocolArm64.Decoders
  4. {
  5. class OpCodeSimdImm64 : OpCode64, IOpCodeSimd64
  6. {
  7. public int Rd { get; private set; }
  8. public long Imm { get; private set; }
  9. public int Size { get; private set; }
  10. public OpCodeSimdImm64(Inst inst, long position, int opCode) : base(inst, position, opCode)
  11. {
  12. Rd = opCode & 0x1f;
  13. int cMode = (opCode >> 12) & 0xf;
  14. int op = (opCode >> 29) & 0x1;
  15. int modeLow = cMode & 1;
  16. int modeHigh = cMode >> 1;
  17. long imm;
  18. imm = ((uint)opCode >> 5) & 0x1f;
  19. imm |= ((uint)opCode >> 11) & 0xe0;
  20. if (modeHigh == 0b111)
  21. {
  22. Size = modeLow != 0 ? op : 3;
  23. switch (op | (modeLow << 1))
  24. {
  25. case 0:
  26. //64-bits Immediate.
  27. //Transform abcd efgh into abcd efgh abcd efgh ...
  28. imm = (long)((ulong)imm * 0x0101010101010101);
  29. break;
  30. case 1:
  31. //64-bits Immediate.
  32. //Transform abcd efgh into aaaa aaaa bbbb bbbb ...
  33. imm = (imm & 0xf0) >> 4 | (imm & 0x0f) << 4;
  34. imm = (imm & 0xcc) >> 2 | (imm & 0x33) << 2;
  35. imm = (imm & 0xaa) >> 1 | (imm & 0x55) << 1;
  36. imm = (long)((ulong)imm * 0x8040201008040201);
  37. imm = (long)((ulong)imm & 0x8080808080808080);
  38. imm |= imm >> 4;
  39. imm |= imm >> 2;
  40. imm |= imm >> 1;
  41. break;
  42. case 2:
  43. case 3:
  44. //Floating point Immediate.
  45. imm = DecoderHelper.DecodeImm8Float(imm, Size);
  46. break;
  47. }
  48. }
  49. else if ((modeHigh & 0b110) == 0b100)
  50. {
  51. //16-bits shifted Immediate.
  52. Size = 1; imm <<= (modeHigh & 1) << 3;
  53. }
  54. else if ((modeHigh & 0b100) == 0b000)
  55. {
  56. //32-bits shifted Immediate.
  57. Size = 2; imm <<= modeHigh << 3;
  58. }
  59. else if ((modeHigh & 0b111) == 0b110)
  60. {
  61. //32-bits shifted Immediate (fill with ones).
  62. Size = 2; imm = ShlOnes(imm, 8 << modeLow);
  63. }
  64. else
  65. {
  66. //8 bits without shift.
  67. Size = 0;
  68. }
  69. Imm = imm;
  70. RegisterSize = ((opCode >> 30) & 1) != 0
  71. ? State.RegisterSize.Simd128
  72. : State.RegisterSize.Simd64;
  73. }
  74. private static long ShlOnes(long value, int shift)
  75. {
  76. if (shift != 0)
  77. {
  78. return value << shift | (long)(ulong.MaxValue >> (64 - shift));
  79. }
  80. else
  81. {
  82. return value;
  83. }
  84. }
  85. }
  86. }