OpCodeSimdImm.cs 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105
  1. namespace ARMeilleure.Decoders
  2. {
  3. class OpCodeSimdImm : OpCode, IOpCodeSimd
  4. {
  5. public int Rd { get; private set; }
  6. public long Immediate { get; private set; }
  7. public int Size { get; private set; }
  8. public OpCodeSimdImm(InstDescriptor inst, ulong address, int opCode) : base(inst, address, opCode)
  9. {
  10. Rd = opCode & 0x1f;
  11. int cMode = (opCode >> 12) & 0xf;
  12. int op = (opCode >> 29) & 0x1;
  13. int modeLow = cMode & 1;
  14. int modeHigh = cMode >> 1;
  15. long imm;
  16. imm = ((uint)opCode >> 5) & 0x1f;
  17. imm |= ((uint)opCode >> 11) & 0xe0;
  18. if (modeHigh == 0b111)
  19. {
  20. switch (op | (modeLow << 1))
  21. {
  22. case 0:
  23. // 64-bits Immediate.
  24. // Transform abcd efgh into abcd efgh abcd efgh ...
  25. Size = 3;
  26. imm = (long)((ulong)imm * 0x0101010101010101);
  27. break;
  28. case 1:
  29. // 64-bits Immediate.
  30. // Transform abcd efgh into aaaa aaaa bbbb bbbb ...
  31. Size = 3;
  32. imm = (imm & 0xf0) >> 4 | (imm & 0x0f) << 4;
  33. imm = (imm & 0xcc) >> 2 | (imm & 0x33) << 2;
  34. imm = (imm & 0xaa) >> 1 | (imm & 0x55) << 1;
  35. imm = (long)((ulong)imm * 0x8040201008040201);
  36. imm = (long)((ulong)imm & 0x8080808080808080);
  37. imm |= imm >> 4;
  38. imm |= imm >> 2;
  39. imm |= imm >> 1;
  40. break;
  41. case 2:
  42. // 2 x 32-bits floating point Immediate.
  43. Size = 0;
  44. imm = (long)DecoderHelper.Imm8ToFP32Table[(int)imm];
  45. imm |= imm << 32;
  46. break;
  47. case 3:
  48. // 64-bits floating point Immediate.
  49. Size = 1;
  50. imm = (long)DecoderHelper.Imm8ToFP64Table[(int)imm];
  51. break;
  52. }
  53. }
  54. else if ((modeHigh & 0b110) == 0b100)
  55. {
  56. // 16-bits shifted Immediate.
  57. Size = 1; imm <<= (modeHigh & 1) << 3;
  58. }
  59. else if ((modeHigh & 0b100) == 0b000)
  60. {
  61. // 32-bits shifted Immediate.
  62. Size = 2; imm <<= modeHigh << 3;
  63. }
  64. else if ((modeHigh & 0b111) == 0b110)
  65. {
  66. // 32-bits shifted Immediate (fill with ones).
  67. Size = 2; imm = ShlOnes(imm, 8 << modeLow);
  68. }
  69. else
  70. {
  71. // 8-bits without shift.
  72. Size = 0;
  73. }
  74. Immediate = imm;
  75. RegisterSize = ((opCode >> 30) & 1) != 0
  76. ? RegisterSize.Simd128
  77. : RegisterSize.Simd64;
  78. }
  79. private static long ShlOnes(long value, int shift)
  80. {
  81. if (shift != 0)
  82. {
  83. return value << shift | (long)(ulong.MaxValue >> (64 - shift));
  84. }
  85. else
  86. {
  87. return value;
  88. }
  89. }
  90. }
  91. }