CpuTestSimdShImm32.cs 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116
  1. #define SimdShImm32
  2. using ARMeilleure.State;
  3. using NUnit.Framework;
  4. namespace Ryujinx.Tests.Cpu
  5. {
  6. [Category("SimdShImm32")]
  7. public sealed class CpuTestSimdShImm32 : CpuTest32
  8. {
  9. #if SimdShImm32
  10. private const int RndCnt = 2;
  11. [Test, Pairwise, Description("VSHL.<size> {<Vd>}, <Vm>, #<imm>")]
  12. public void Vshl_Imm([Values(0u)] uint rd,
  13. [Values(2u, 0u)] uint rm,
  14. [Values(0u, 1u, 2u, 3u)] uint size,
  15. [Random(RndCnt), Values(0u)] uint shiftImm,
  16. [Random(RndCnt)] ulong z,
  17. [Random(RndCnt)] ulong a,
  18. [Random(RndCnt)] ulong b,
  19. [Values] bool q)
  20. {
  21. uint opcode = 0xf2800510u; // VORR.I32 D0, #0 (immediate value changes it into SHL)
  22. if (q)
  23. {
  24. opcode |= 1 << 6;
  25. rm <<= 1;
  26. rd <<= 1;
  27. }
  28. uint imm = 1u << ((int)size + 3);
  29. imm |= shiftImm & (imm - 1);
  30. opcode |= ((rm & 0xf) << 0) | ((rm & 0x10) << 1);
  31. opcode |= ((rd & 0xf) << 12) | ((rd & 0x10) << 18);
  32. opcode |= ((imm & 0x3f) << 16) | ((imm & 0x40) << 1);
  33. V128 v0 = MakeVectorE0E1(z, z);
  34. V128 v1 = MakeVectorE0E1(a, z);
  35. V128 v2 = MakeVectorE0E1(b, z);
  36. SingleOpcode(opcode, v0: v0, v1: v1, v2: v2);
  37. CompareAgainstUnicorn();
  38. }
  39. [Test, Pairwise, Description("VSHR.<size> {<Vd>}, <Vm>, #<imm>")]
  40. public void Vshr_Imm([Values(0u)] uint rd,
  41. [Values(2u, 0u)] uint rm,
  42. [Values(0u, 1u, 2u, 3u)] uint size,
  43. [Random(RndCnt), Values(0u)] uint shiftImm,
  44. [Random(RndCnt)] ulong z,
  45. [Random(RndCnt)] ulong a,
  46. [Random(RndCnt)] ulong b,
  47. [Values] bool u,
  48. [Values] bool q)
  49. {
  50. uint opcode = 0xf2800010u; // VMOV.I32 D0, #0 (immediate value changes it into SHR)
  51. if (q)
  52. {
  53. opcode |= 1 << 6;
  54. rm <<= 1;
  55. rd <<= 1;
  56. }
  57. if (u)
  58. {
  59. opcode |= 1 << 24;
  60. }
  61. uint imm = 1u << ((int)size + 3);
  62. imm |= shiftImm & (imm - 1);
  63. opcode |= ((rm & 0xf) << 0) | ((rm & 0x10) << 1);
  64. opcode |= ((rd & 0xf) << 12) | ((rd & 0x10) << 18);
  65. opcode |= ((imm & 0x3f) << 16) | ((imm & 0x40) << 1);
  66. V128 v0 = MakeVectorE0E1(z, z);
  67. V128 v1 = MakeVectorE0E1(a, z);
  68. V128 v2 = MakeVectorE0E1(b, z);
  69. SingleOpcode(opcode, v0: v0, v1: v1, v2: v2);
  70. CompareAgainstUnicorn();
  71. }
  72. [Test, Pairwise, Description("VSHRN.<size> {<Vd>}, <Vm>, #<imm>")]
  73. public void Vshrn_Imm([Values(0u, 1u)] uint rd,
  74. [Values(2u, 0u)] uint rm,
  75. [Values(0u, 1u, 2u)] uint size,
  76. [Random(RndCnt), Values(0u)] uint shiftImm,
  77. [Random(RndCnt)] ulong z,
  78. [Random(RndCnt)] ulong a,
  79. [Random(RndCnt)] ulong b)
  80. {
  81. uint opcode = 0xf2800810u; // VMOV.I16 D0, #0 (immediate value changes it into SHRN)
  82. uint imm = 1u << ((int)size + 3);
  83. imm |= shiftImm & (imm - 1);
  84. opcode |= ((rm & 0xf) << 0) | ((rm & 0x10) << 1);
  85. opcode |= ((rd & 0xf) << 12) | ((rd & 0x10) << 18);
  86. opcode |= ((imm & 0x3f) << 16);
  87. V128 v0 = MakeVectorE0E1(z, z);
  88. V128 v1 = MakeVectorE0E1(a, z);
  89. V128 v2 = MakeVectorE0E1(b, z);
  90. SingleOpcode(opcode, v0: v0, v1: v1, v2: v2);
  91. CompareAgainstUnicorn();
  92. }
  93. #endif
  94. }
  95. }