CpuTestSimdShImm.cs 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662
  1. #define SimdShImm
  2. using ChocolArm64.State;
  3. using NUnit.Framework;
  4. using System.Runtime.Intrinsics;
  5. namespace Ryujinx.Tests.Cpu
  6. {
  7. [Category("SimdShImm")] // Tested: second half of 2018.
  8. public sealed class CpuTestSimdShImm : CpuTest
  9. {
  10. #if SimdShImm
  11. #region "ValueSource (Types)"
  12. private static ulong[] _1D_()
  13. {
  14. return new ulong[] { 0x0000000000000000ul, 0x7FFFFFFFFFFFFFFFul,
  15. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
  16. }
  17. private static ulong[] _1H_()
  18. {
  19. return new ulong[] { 0x0000000000000000ul, 0x0000000000007FFFul,
  20. 0x0000000000008000ul, 0x000000000000FFFFul };
  21. }
  22. private static ulong[] _1S_()
  23. {
  24. return new ulong[] { 0x0000000000000000ul, 0x000000007FFFFFFFul,
  25. 0x0000000080000000ul, 0x00000000FFFFFFFFul };
  26. }
  27. private static ulong[] _2S_()
  28. {
  29. return new ulong[] { 0x0000000000000000ul, 0x7FFFFFFF7FFFFFFFul,
  30. 0x8000000080000000ul, 0xFFFFFFFFFFFFFFFFul };
  31. }
  32. private static ulong[] _4H_()
  33. {
  34. return new ulong[] { 0x0000000000000000ul, 0x7FFF7FFF7FFF7FFFul,
  35. 0x8000800080008000ul, 0xFFFFFFFFFFFFFFFFul };
  36. }
  37. private static ulong[] _8B_()
  38. {
  39. return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
  40. 0x8080808080808080ul, 0xFFFFFFFFFFFFFFFFul };
  41. }
  42. #endregion
  43. #region "ValueSource (Opcodes)"
  44. private static uint[] _ShrImm_S_D_()
  45. {
  46. return new uint[]
  47. {
  48. 0x5F402400u, // SRSHR D0, D0, #64
  49. 0x5F403400u, // SRSRA D0, D0, #64
  50. 0x5F400400u, // SSHR D0, D0, #64
  51. 0x5F401400u, // SSRA D0, D0, #64
  52. 0x7F402400u, // URSHR D0, D0, #64
  53. 0x7F403400u, // URSRA D0, D0, #64
  54. 0x7F400400u, // USHR D0, D0, #64
  55. 0x7F401400u // USRA D0, D0, #64
  56. };
  57. }
  58. private static uint[] _ShrImm_V_8B_16B_()
  59. {
  60. return new uint[]
  61. {
  62. 0x0F082400u, // SRSHR V0.8B, V0.8B, #8
  63. 0x0F083400u, // SRSRA V0.8B, V0.8B, #8
  64. 0x0F080400u, // SSHR V0.8B, V0.8B, #8
  65. 0x0F081400u, // SSRA V0.8B, V0.8B, #8
  66. 0x2F082400u, // URSHR V0.8B, V0.8B, #8
  67. 0x2F083400u, // URSRA V0.8B, V0.8B, #8
  68. 0x2F080400u, // USHR V0.8B, V0.8B, #8
  69. 0x2F081400u // USRA V0.8B, V0.8B, #8
  70. };
  71. }
  72. private static uint[] _ShrImm_V_4H_8H_()
  73. {
  74. return new uint[]
  75. {
  76. 0x0F102400u, // SRSHR V0.4H, V0.4H, #16
  77. 0x0F103400u, // SRSRA V0.4H, V0.4H, #16
  78. 0x0F100400u, // SSHR V0.4H, V0.4H, #16
  79. 0x0F101400u, // SSRA V0.4H, V0.4H, #16
  80. 0x2F102400u, // URSHR V0.4H, V0.4H, #16
  81. 0x2F103400u, // URSRA V0.4H, V0.4H, #16
  82. 0x2F100400u, // USHR V0.4H, V0.4H, #16
  83. 0x2F101400u // USRA V0.4H, V0.4H, #16
  84. };
  85. }
  86. private static uint[] _ShrImm_V_2S_4S_()
  87. {
  88. return new uint[]
  89. {
  90. 0x0F202400u, // SRSHR V0.2S, V0.2S, #32
  91. 0x0F203400u, // SRSRA V0.2S, V0.2S, #32
  92. 0x0F200400u, // SSHR V0.2S, V0.2S, #32
  93. 0x0F201400u, // SSRA V0.2S, V0.2S, #32
  94. 0x2F202400u, // URSHR V0.2S, V0.2S, #32
  95. 0x2F203400u, // URSRA V0.2S, V0.2S, #32
  96. 0x2F200400u, // USHR V0.2S, V0.2S, #32
  97. 0x2F201400u // USRA V0.2S, V0.2S, #32
  98. };
  99. }
  100. private static uint[] _ShrImm_V_2D_()
  101. {
  102. return new uint[]
  103. {
  104. 0x4F402400u, // SRSHR V0.2D, V0.2D, #64
  105. 0x4F403400u, // SRSRA V0.2D, V0.2D, #64
  106. 0x4F400400u, // SSHR V0.2D, V0.2D, #64
  107. 0x4F401400u, // SSRA V0.2D, V0.2D, #64
  108. 0x6F402400u, // URSHR V0.2D, V0.2D, #64
  109. 0x6F403400u, // URSRA V0.2D, V0.2D, #64
  110. 0x6F400400u, // USHR V0.2D, V0.2D, #64
  111. 0x6F401400u // USRA V0.2D, V0.2D, #64
  112. };
  113. }
  114. private static uint[] _ShrImmNarrow_V_8H8B_8H16B_()
  115. {
  116. return new uint[]
  117. {
  118. 0x0F088C00u, // RSHRN V0.8B, V0.8H, #8
  119. 0x0F088400u // SHRN V0.8B, V0.8H, #8
  120. };
  121. }
  122. private static uint[] _ShrImmNarrow_V_4S4H_4S8H_()
  123. {
  124. return new uint[]
  125. {
  126. 0x0F108C00u, // RSHRN V0.4H, V0.4S, #16
  127. 0x0F108400u // SHRN V0.4H, V0.4S, #16
  128. };
  129. }
  130. private static uint[] _ShrImmNarrow_V_2D2S_2D4S_()
  131. {
  132. return new uint[]
  133. {
  134. 0x0F208C00u, // RSHRN V0.2S, V0.2D, #32
  135. 0x0F208400u // SHRN V0.2S, V0.2D, #32
  136. };
  137. }
  138. private static uint[] _ShrImmSaturatingNarrow_S_HB_()
  139. {
  140. return new uint[]
  141. {
  142. 0x5F089C00u, // SQRSHRN B0, H0, #8
  143. 0x7F089C00u, // UQRSHRN B0, H0, #8
  144. 0x7F088C00u, // SQRSHRUN B0, H0, #8
  145. 0x5F089400u, // SQSHRN B0, H0, #8
  146. 0x7F089400u, // UQSHRN B0, H0, #8
  147. 0x7F088400u // SQSHRUN B0, H0, #8
  148. };
  149. }
  150. private static uint[] _ShrImmSaturatingNarrow_S_SH_()
  151. {
  152. return new uint[]
  153. {
  154. 0x5F109C00u, // SQRSHRN H0, S0, #16
  155. 0x7F109C00u, // UQRSHRN H0, S0, #16
  156. 0x7F108C00u, // SQRSHRUN H0, S0, #16
  157. 0x5F109400u, // SQSHRN H0, S0, #16
  158. 0x7F109400u, // UQSHRN H0, S0, #16
  159. 0x7F108400u // SQSHRUN H0, S0, #16
  160. };
  161. }
  162. private static uint[] _ShrImmSaturatingNarrow_S_DS_()
  163. {
  164. return new uint[]
  165. {
  166. 0x5F209C00u, // SQRSHRN S0, D0, #32
  167. 0x7F209C00u, // UQRSHRN S0, D0, #32
  168. 0x7F208C00u, // SQRSHRUN S0, D0, #32
  169. 0x5F209400u, // SQSHRN S0, D0, #32
  170. 0x7F209400u, // UQSHRN S0, D0, #32
  171. 0x7F208400u // SQSHRUN S0, D0, #32
  172. };
  173. }
  174. private static uint[] _ShrImmSaturatingNarrow_V_8H8B_8H16B_()
  175. {
  176. return new uint[]
  177. {
  178. 0x0F089C00u, // SQRSHRN V0.8B, V0.8H, #8
  179. 0x2F089C00u, // UQRSHRN V0.8B, V0.8H, #8
  180. 0x2F088C00u, // SQRSHRUN V0.8B, V0.8H, #8
  181. 0x0F089400u, // SQSHRN V0.8B, V0.8H, #8
  182. 0x2F089400u, // UQSHRN V0.8B, V0.8H, #8
  183. 0x2F088400u // SQSHRUN V0.8B, V0.8H, #8
  184. };
  185. }
  186. private static uint[] _ShrImmSaturatingNarrow_V_4S4H_4S8H_()
  187. {
  188. return new uint[]
  189. {
  190. 0x0F109C00u, // SQRSHRN V0.4H, V0.4S, #16
  191. 0x2F109C00u, // UQRSHRN V0.4H, V0.4S, #16
  192. 0x2F108C00u, // SQRSHRUN V0.4H, V0.4S, #16
  193. 0x0F109400u, // SQSHRN V0.4H, V0.4S, #16
  194. 0x2F109400u, // UQSHRN V0.4H, V0.4S, #16
  195. 0x2F108400u // SQSHRUN V0.4H, V0.4S, #16
  196. };
  197. }
  198. private static uint[] _ShrImmSaturatingNarrow_V_2D2S_2D4S_()
  199. {
  200. return new uint[]
  201. {
  202. 0x0F209C00u, // SQRSHRN V0.2S, V0.2D, #32
  203. 0x2F209C00u, // UQRSHRN V0.2S, V0.2D, #32
  204. 0x2F208C00u, // SQRSHRUN V0.2S, V0.2D, #32
  205. 0x0F209400u, // SQSHRN V0.2S, V0.2D, #32
  206. 0x2F209400u, // UQSHRN V0.2S, V0.2D, #32
  207. 0x2F208400u // SQSHRUN V0.2S, V0.2D, #32
  208. };
  209. }
  210. #endregion
  211. private const int RndCnt = 2;
  212. [Test, Pairwise, Description("SHL <V><d>, <V><n>, #<shift>")]
  213. public void Shl_S_D([Values(0u)] uint Rd,
  214. [Values(1u, 0u)] uint Rn,
  215. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  216. [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
  217. [Range(0u, 63u)] uint Shift)
  218. {
  219. uint ImmHB = (64 + Shift) & 0x7F;
  220. uint Opcode = 0x5F405400; // SHL D0, D0, #0
  221. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  222. Opcode |= (ImmHB << 16);
  223. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  224. Vector128<float> V1 = MakeVectorE0(A);
  225. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  226. CompareAgainstUnicorn();
  227. }
  228. [Test, Pairwise, Description("SHL <Vd>.<T>, <Vn>.<T>, #<shift>")]
  229. public void Shl_V_8B_16B([Values(0u)] uint Rd,
  230. [Values(1u, 0u)] uint Rn,
  231. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  232. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  233. [Range(0u, 7u)] uint Shift,
  234. [Values(0b0u, 0b1u)] uint Q) // <8B, 16B>
  235. {
  236. uint ImmHB = (8 + Shift) & 0x7F;
  237. uint Opcode = 0x0F085400; // SHL V0.8B, V0.8B, #0
  238. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  239. Opcode |= (ImmHB << 16);
  240. Opcode |= ((Q & 1) << 30);
  241. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  242. Vector128<float> V1 = MakeVectorE0E1(A, A * Q);
  243. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  244. CompareAgainstUnicorn();
  245. }
  246. [Test, Pairwise, Description("SHL <Vd>.<T>, <Vn>.<T>, #<shift>")]
  247. public void Shl_V_4H_8H([Values(0u)] uint Rd,
  248. [Values(1u, 0u)] uint Rn,
  249. [ValueSource("_4H_")] [Random(RndCnt)] ulong Z,
  250. [ValueSource("_4H_")] [Random(RndCnt)] ulong A,
  251. [Range(0u, 15u)] uint Shift,
  252. [Values(0b0u, 0b1u)] uint Q) // <4H, 8H>
  253. {
  254. uint ImmHB = (16 + Shift) & 0x7F;
  255. uint Opcode = 0x0F105400; // SHL V0.4H, V0.4H, #0
  256. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  257. Opcode |= (ImmHB << 16);
  258. Opcode |= ((Q & 1) << 30);
  259. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  260. Vector128<float> V1 = MakeVectorE0E1(A, A * Q);
  261. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  262. CompareAgainstUnicorn();
  263. }
  264. [Test, Pairwise, Description("SHL <Vd>.<T>, <Vn>.<T>, #<shift>")]
  265. public void Shl_V_2S_4S([Values(0u)] uint Rd,
  266. [Values(1u, 0u)] uint Rn,
  267. [ValueSource("_2S_")] [Random(RndCnt)] ulong Z,
  268. [ValueSource("_2S_")] [Random(RndCnt)] ulong A,
  269. [Range(0u, 31u)] uint Shift,
  270. [Values(0b0u, 0b1u)] uint Q) // <2S, 4S>
  271. {
  272. uint ImmHB = (32 + Shift) & 0x7F;
  273. uint Opcode = 0x0F205400; // SHL V0.2S, V0.2S, #0
  274. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  275. Opcode |= (ImmHB << 16);
  276. Opcode |= ((Q & 1) << 30);
  277. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  278. Vector128<float> V1 = MakeVectorE0E1(A, A * Q);
  279. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  280. CompareAgainstUnicorn();
  281. }
  282. [Test, Pairwise, Description("SHL <Vd>.<T>, <Vn>.<T>, #<shift>")]
  283. public void Shl_V_2D([Values(0u)] uint Rd,
  284. [Values(1u, 0u)] uint Rn,
  285. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  286. [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
  287. [Range(0u, 63u)] uint Shift)
  288. {
  289. uint ImmHB = (64 + Shift) & 0x7F;
  290. uint Opcode = 0x4F405400; // SHL V0.2D, V0.2D, #0
  291. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  292. Opcode |= (ImmHB << 16);
  293. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  294. Vector128<float> V1 = MakeVectorE0E1(A, A);
  295. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  296. CompareAgainstUnicorn();
  297. }
  298. [Test, Pairwise]
  299. public void ShrImm_S_D([ValueSource("_ShrImm_S_D_")] uint Opcodes,
  300. [Values(0u)] uint Rd,
  301. [Values(1u, 0u)] uint Rn,
  302. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  303. [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
  304. [Range(1u, 64u)] uint Shift)
  305. {
  306. uint ImmHB = (128 - Shift) & 0x7F;
  307. Opcodes |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  308. Opcodes |= (ImmHB << 16);
  309. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  310. Vector128<float> V1 = MakeVectorE0(A);
  311. AThreadState ThreadState = SingleOpcode(Opcodes, V0: V0, V1: V1);
  312. CompareAgainstUnicorn();
  313. }
  314. [Test, Pairwise]
  315. public void ShrImm_V_8B_16B([ValueSource("_ShrImm_V_8B_16B_")] uint Opcodes,
  316. [Values(0u)] uint Rd,
  317. [Values(1u, 0u)] uint Rn,
  318. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  319. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  320. [Range(1u, 8u)] uint Shift,
  321. [Values(0b0u, 0b1u)] uint Q) // <8B, 16B>
  322. {
  323. uint ImmHB = (16 - Shift) & 0x7F;
  324. Opcodes |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  325. Opcodes |= (ImmHB << 16);
  326. Opcodes |= ((Q & 1) << 30);
  327. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  328. Vector128<float> V1 = MakeVectorE0E1(A, A * Q);
  329. AThreadState ThreadState = SingleOpcode(Opcodes, V0: V0, V1: V1);
  330. CompareAgainstUnicorn();
  331. }
  332. [Test, Pairwise]
  333. public void ShrImm_V_4H_8H([ValueSource("_ShrImm_V_4H_8H_")] uint Opcodes,
  334. [Values(0u)] uint Rd,
  335. [Values(1u, 0u)] uint Rn,
  336. [ValueSource("_4H_")] [Random(RndCnt)] ulong Z,
  337. [ValueSource("_4H_")] [Random(RndCnt)] ulong A,
  338. [Range(1u, 16u)] uint Shift,
  339. [Values(0b0u, 0b1u)] uint Q) // <4H, 8H>
  340. {
  341. uint ImmHB = (32 - Shift) & 0x7F;
  342. Opcodes |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  343. Opcodes |= (ImmHB << 16);
  344. Opcodes |= ((Q & 1) << 30);
  345. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  346. Vector128<float> V1 = MakeVectorE0E1(A, A * Q);
  347. AThreadState ThreadState = SingleOpcode(Opcodes, V0: V0, V1: V1);
  348. CompareAgainstUnicorn();
  349. }
  350. [Test, Pairwise]
  351. public void ShrImm_V_2S_4S([ValueSource("_ShrImm_V_2S_4S_")] uint Opcodes,
  352. [Values(0u)] uint Rd,
  353. [Values(1u, 0u)] uint Rn,
  354. [ValueSource("_2S_")] [Random(RndCnt)] ulong Z,
  355. [ValueSource("_2S_")] [Random(RndCnt)] ulong A,
  356. [Range(1u, 32u)] uint Shift,
  357. [Values(0b0u, 0b1u)] uint Q) // <2S, 4S>
  358. {
  359. uint ImmHB = (64 - Shift) & 0x7F;
  360. Opcodes |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  361. Opcodes |= (ImmHB << 16);
  362. Opcodes |= ((Q & 1) << 30);
  363. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  364. Vector128<float> V1 = MakeVectorE0E1(A, A * Q);
  365. AThreadState ThreadState = SingleOpcode(Opcodes, V0: V0, V1: V1);
  366. CompareAgainstUnicorn();
  367. }
  368. [Test, Pairwise]
  369. public void ShrImm_V_2D([ValueSource("_ShrImm_V_2D_")] uint Opcodes,
  370. [Values(0u)] uint Rd,
  371. [Values(1u, 0u)] uint Rn,
  372. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  373. [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
  374. [Range(1u, 64u)] uint Shift)
  375. {
  376. uint ImmHB = (128 - Shift) & 0x7F;
  377. Opcodes |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  378. Opcodes |= (ImmHB << 16);
  379. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  380. Vector128<float> V1 = MakeVectorE0E1(A, A);
  381. AThreadState ThreadState = SingleOpcode(Opcodes, V0: V0, V1: V1);
  382. CompareAgainstUnicorn();
  383. }
  384. [Test, Pairwise]
  385. public void ShrImmNarrow_V_8H8B_8H16B([ValueSource("_ShrImmNarrow_V_8H8B_8H16B_")] uint Opcodes,
  386. [Values(0u)] uint Rd,
  387. [Values(1u, 0u)] uint Rn,
  388. [ValueSource("_4H_")] [Random(RndCnt)] ulong Z,
  389. [ValueSource("_4H_")] [Random(RndCnt)] ulong A,
  390. [Range(1u, 8u)] uint Shift,
  391. [Values(0b0u, 0b1u)] uint Q) // <8H8B, 8H16B>
  392. {
  393. uint ImmHB = (16 - Shift) & 0x7F;
  394. Opcodes |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  395. Opcodes |= (ImmHB << 16);
  396. Opcodes |= ((Q & 1) << 30);
  397. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  398. Vector128<float> V1 = MakeVectorE0E1(A, A);
  399. AThreadState ThreadState = SingleOpcode(Opcodes, V0: V0, V1: V1);
  400. CompareAgainstUnicorn();
  401. }
  402. [Test, Pairwise]
  403. public void ShrImmNarrow_V_4S4H_4S8H([ValueSource("_ShrImmNarrow_V_4S4H_4S8H_")] uint Opcodes,
  404. [Values(0u)] uint Rd,
  405. [Values(1u, 0u)] uint Rn,
  406. [ValueSource("_2S_")] [Random(RndCnt)] ulong Z,
  407. [ValueSource("_2S_")] [Random(RndCnt)] ulong A,
  408. [Range(1u, 16u)] uint Shift,
  409. [Values(0b0u, 0b1u)] uint Q) // <4S4H, 4S8H>
  410. {
  411. uint ImmHB = (32 - Shift) & 0x7F;
  412. Opcodes |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  413. Opcodes |= (ImmHB << 16);
  414. Opcodes |= ((Q & 1) << 30);
  415. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  416. Vector128<float> V1 = MakeVectorE0E1(A, A);
  417. AThreadState ThreadState = SingleOpcode(Opcodes, V0: V0, V1: V1);
  418. CompareAgainstUnicorn();
  419. }
  420. [Test, Pairwise]
  421. public void ShrImmNarrow_V_2D2S_2D4S([ValueSource("_ShrImmNarrow_V_2D2S_2D4S_")] uint Opcodes,
  422. [Values(0u)] uint Rd,
  423. [Values(1u, 0u)] uint Rn,
  424. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  425. [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
  426. [Range(1u, 32u)] uint Shift,
  427. [Values(0b0u, 0b1u)] uint Q) // <2D2S, 2D4S>
  428. {
  429. uint ImmHB = (64 - Shift) & 0x7F;
  430. Opcodes |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  431. Opcodes |= (ImmHB << 16);
  432. Opcodes |= ((Q & 1) << 30);
  433. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  434. Vector128<float> V1 = MakeVectorE0E1(A, A);
  435. AThreadState ThreadState = SingleOpcode(Opcodes, V0: V0, V1: V1);
  436. CompareAgainstUnicorn();
  437. }
  438. [Test, Pairwise]
  439. public void ShrImmSaturatingNarrow_S_HB([ValueSource("_ShrImmSaturatingNarrow_S_HB_")] uint Opcodes,
  440. [Values(0u)] uint Rd,
  441. [Values(1u, 0u)] uint Rn,
  442. [ValueSource("_1H_")] [Random(RndCnt)] ulong Z,
  443. [ValueSource("_1H_")] [Random(RndCnt)] ulong A,
  444. [Range(1u, 8u)] uint Shift)
  445. {
  446. uint ImmHB = (16 - Shift) & 0x7F;
  447. Opcodes |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  448. Opcodes |= (ImmHB << 16);
  449. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  450. Vector128<float> V1 = MakeVectorE0(A);
  451. AThreadState ThreadState = SingleOpcode(Opcodes, V0: V0, V1: V1);
  452. CompareAgainstUnicorn(FpsrMask: FPSR.QC);
  453. }
  454. [Test, Pairwise]
  455. public void ShrImmSaturatingNarrow_S_SH([ValueSource("_ShrImmSaturatingNarrow_S_SH_")] uint Opcodes,
  456. [Values(0u)] uint Rd,
  457. [Values(1u, 0u)] uint Rn,
  458. [ValueSource("_1S_")] [Random(RndCnt)] ulong Z,
  459. [ValueSource("_1S_")] [Random(RndCnt)] ulong A,
  460. [Range(1u, 16u)] uint Shift)
  461. {
  462. uint ImmHB = (32 - Shift) & 0x7F;
  463. Opcodes |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  464. Opcodes |= (ImmHB << 16);
  465. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  466. Vector128<float> V1 = MakeVectorE0(A);
  467. AThreadState ThreadState = SingleOpcode(Opcodes, V0: V0, V1: V1);
  468. CompareAgainstUnicorn(FpsrMask: FPSR.QC);
  469. }
  470. [Test, Pairwise]
  471. public void ShrImmSaturatingNarrow_S_DS([ValueSource("_ShrImmSaturatingNarrow_S_DS_")] uint Opcodes,
  472. [Values(0u)] uint Rd,
  473. [Values(1u, 0u)] uint Rn,
  474. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  475. [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
  476. [Range(1u, 32u)] uint Shift)
  477. {
  478. uint ImmHB = (64 - Shift) & 0x7F;
  479. Opcodes |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  480. Opcodes |= (ImmHB << 16);
  481. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  482. Vector128<float> V1 = MakeVectorE0(A);
  483. AThreadState ThreadState = SingleOpcode(Opcodes, V0: V0, V1: V1);
  484. CompareAgainstUnicorn(FpsrMask: FPSR.QC);
  485. }
  486. [Test, Pairwise]
  487. public void ShrImmSaturatingNarrow_V_8H8B_8H16B([ValueSource("_ShrImmSaturatingNarrow_V_8H8B_8H16B_")] uint Opcodes,
  488. [Values(0u)] uint Rd,
  489. [Values(1u, 0u)] uint Rn,
  490. [ValueSource("_4H_")] [Random(RndCnt)] ulong Z,
  491. [ValueSource("_4H_")] [Random(RndCnt)] ulong A,
  492. [Range(1u, 8u)] uint Shift,
  493. [Values(0b0u, 0b1u)] uint Q) // <8H8B, 8H16B>
  494. {
  495. uint ImmHB = (16 - Shift) & 0x7F;
  496. Opcodes |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  497. Opcodes |= (ImmHB << 16);
  498. Opcodes |= ((Q & 1) << 30);
  499. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  500. Vector128<float> V1 = MakeVectorE0(A);
  501. AThreadState ThreadState = SingleOpcode(Opcodes, V0: V0, V1: V1);
  502. CompareAgainstUnicorn(FpsrMask: FPSR.QC);
  503. }
  504. [Test, Pairwise]
  505. public void ShrImmSaturatingNarrow_V_4S4H_4S8H([ValueSource("_ShrImmSaturatingNarrow_V_4S4H_4S8H_")] uint Opcodes,
  506. [Values(0u)] uint Rd,
  507. [Values(1u, 0u)] uint Rn,
  508. [ValueSource("_2S_")] [Random(RndCnt)] ulong Z,
  509. [ValueSource("_2S_")] [Random(RndCnt)] ulong A,
  510. [Range(1u, 16u)] uint Shift,
  511. [Values(0b0u, 0b1u)] uint Q) // <4S4H, 4S8H>
  512. {
  513. uint ImmHB = (32 - Shift) & 0x7F;
  514. Opcodes |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  515. Opcodes |= (ImmHB << 16);
  516. Opcodes |= ((Q & 1) << 30);
  517. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  518. Vector128<float> V1 = MakeVectorE0(A);
  519. AThreadState ThreadState = SingleOpcode(Opcodes, V0: V0, V1: V1);
  520. CompareAgainstUnicorn(FpsrMask: FPSR.QC);
  521. }
  522. [Test, Pairwise]
  523. public void ShrImmSaturatingNarrow_V_2D2S_2D4S([ValueSource("_ShrImmSaturatingNarrow_V_2D2S_2D4S_")] uint Opcodes,
  524. [Values(0u)] uint Rd,
  525. [Values(1u, 0u)] uint Rn,
  526. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  527. [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
  528. [Range(1u, 32u)] uint Shift,
  529. [Values(0b0u, 0b1u)] uint Q) // <2D2S, 2D4S>
  530. {
  531. uint ImmHB = (64 - Shift) & 0x7F;
  532. Opcodes |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  533. Opcodes |= (ImmHB << 16);
  534. Opcodes |= ((Q & 1) << 30);
  535. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  536. Vector128<float> V1 = MakeVectorE0(A);
  537. AThreadState ThreadState = SingleOpcode(Opcodes, V0: V0, V1: V1);
  538. CompareAgainstUnicorn(FpsrMask: FPSR.QC);
  539. }
  540. #endif
  541. }
  542. }