| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662 |
- #define SimdShImm
- using ChocolArm64.State;
- using NUnit.Framework;
- using System.Runtime.Intrinsics;
- namespace Ryujinx.Tests.Cpu
- {
- [Category("SimdShImm")] // Tested: second half of 2018.
- public sealed class CpuTestSimdShImm : CpuTest
- {
- #if SimdShImm
- #region "ValueSource (Types)"
- private static ulong[] _1D_()
- {
- return new ulong[] { 0x0000000000000000ul, 0x7FFFFFFFFFFFFFFFul,
- 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
- }
- private static ulong[] _1H_()
- {
- return new ulong[] { 0x0000000000000000ul, 0x0000000000007FFFul,
- 0x0000000000008000ul, 0x000000000000FFFFul };
- }
- private static ulong[] _1S_()
- {
- return new ulong[] { 0x0000000000000000ul, 0x000000007FFFFFFFul,
- 0x0000000080000000ul, 0x00000000FFFFFFFFul };
- }
- private static ulong[] _2S_()
- {
- return new ulong[] { 0x0000000000000000ul, 0x7FFFFFFF7FFFFFFFul,
- 0x8000000080000000ul, 0xFFFFFFFFFFFFFFFFul };
- }
- private static ulong[] _4H_()
- {
- return new ulong[] { 0x0000000000000000ul, 0x7FFF7FFF7FFF7FFFul,
- 0x8000800080008000ul, 0xFFFFFFFFFFFFFFFFul };
- }
- private static ulong[] _8B_()
- {
- return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
- 0x8080808080808080ul, 0xFFFFFFFFFFFFFFFFul };
- }
- #endregion
- #region "ValueSource (Opcodes)"
- private static uint[] _ShrImm_S_D_()
- {
- return new uint[]
- {
- 0x5F402400u, // SRSHR D0, D0, #64
- 0x5F403400u, // SRSRA D0, D0, #64
- 0x5F400400u, // SSHR D0, D0, #64
- 0x5F401400u, // SSRA D0, D0, #64
- 0x7F402400u, // URSHR D0, D0, #64
- 0x7F403400u, // URSRA D0, D0, #64
- 0x7F400400u, // USHR D0, D0, #64
- 0x7F401400u // USRA D0, D0, #64
- };
- }
- private static uint[] _ShrImm_V_8B_16B_()
- {
- return new uint[]
- {
- 0x0F082400u, // SRSHR V0.8B, V0.8B, #8
- 0x0F083400u, // SRSRA V0.8B, V0.8B, #8
- 0x0F080400u, // SSHR V0.8B, V0.8B, #8
- 0x0F081400u, // SSRA V0.8B, V0.8B, #8
- 0x2F082400u, // URSHR V0.8B, V0.8B, #8
- 0x2F083400u, // URSRA V0.8B, V0.8B, #8
- 0x2F080400u, // USHR V0.8B, V0.8B, #8
- 0x2F081400u // USRA V0.8B, V0.8B, #8
- };
- }
- private static uint[] _ShrImm_V_4H_8H_()
- {
- return new uint[]
- {
- 0x0F102400u, // SRSHR V0.4H, V0.4H, #16
- 0x0F103400u, // SRSRA V0.4H, V0.4H, #16
- 0x0F100400u, // SSHR V0.4H, V0.4H, #16
- 0x0F101400u, // SSRA V0.4H, V0.4H, #16
- 0x2F102400u, // URSHR V0.4H, V0.4H, #16
- 0x2F103400u, // URSRA V0.4H, V0.4H, #16
- 0x2F100400u, // USHR V0.4H, V0.4H, #16
- 0x2F101400u // USRA V0.4H, V0.4H, #16
- };
- }
- private static uint[] _ShrImm_V_2S_4S_()
- {
- return new uint[]
- {
- 0x0F202400u, // SRSHR V0.2S, V0.2S, #32
- 0x0F203400u, // SRSRA V0.2S, V0.2S, #32
- 0x0F200400u, // SSHR V0.2S, V0.2S, #32
- 0x0F201400u, // SSRA V0.2S, V0.2S, #32
- 0x2F202400u, // URSHR V0.2S, V0.2S, #32
- 0x2F203400u, // URSRA V0.2S, V0.2S, #32
- 0x2F200400u, // USHR V0.2S, V0.2S, #32
- 0x2F201400u // USRA V0.2S, V0.2S, #32
- };
- }
- private static uint[] _ShrImm_V_2D_()
- {
- return new uint[]
- {
- 0x4F402400u, // SRSHR V0.2D, V0.2D, #64
- 0x4F403400u, // SRSRA V0.2D, V0.2D, #64
- 0x4F400400u, // SSHR V0.2D, V0.2D, #64
- 0x4F401400u, // SSRA V0.2D, V0.2D, #64
- 0x6F402400u, // URSHR V0.2D, V0.2D, #64
- 0x6F403400u, // URSRA V0.2D, V0.2D, #64
- 0x6F400400u, // USHR V0.2D, V0.2D, #64
- 0x6F401400u // USRA V0.2D, V0.2D, #64
- };
- }
- private static uint[] _ShrImmNarrow_V_8H8B_8H16B_()
- {
- return new uint[]
- {
- 0x0F088C00u, // RSHRN V0.8B, V0.8H, #8
- 0x0F088400u // SHRN V0.8B, V0.8H, #8
- };
- }
- private static uint[] _ShrImmNarrow_V_4S4H_4S8H_()
- {
- return new uint[]
- {
- 0x0F108C00u, // RSHRN V0.4H, V0.4S, #16
- 0x0F108400u // SHRN V0.4H, V0.4S, #16
- };
- }
- private static uint[] _ShrImmNarrow_V_2D2S_2D4S_()
- {
- return new uint[]
- {
- 0x0F208C00u, // RSHRN V0.2S, V0.2D, #32
- 0x0F208400u // SHRN V0.2S, V0.2D, #32
- };
- }
- private static uint[] _ShrImmSaturatingNarrow_S_HB_()
- {
- return new uint[]
- {
- 0x5F089C00u, // SQRSHRN B0, H0, #8
- 0x7F089C00u, // UQRSHRN B0, H0, #8
- 0x7F088C00u, // SQRSHRUN B0, H0, #8
- 0x5F089400u, // SQSHRN B0, H0, #8
- 0x7F089400u, // UQSHRN B0, H0, #8
- 0x7F088400u // SQSHRUN B0, H0, #8
- };
- }
- private static uint[] _ShrImmSaturatingNarrow_S_SH_()
- {
- return new uint[]
- {
- 0x5F109C00u, // SQRSHRN H0, S0, #16
- 0x7F109C00u, // UQRSHRN H0, S0, #16
- 0x7F108C00u, // SQRSHRUN H0, S0, #16
- 0x5F109400u, // SQSHRN H0, S0, #16
- 0x7F109400u, // UQSHRN H0, S0, #16
- 0x7F108400u // SQSHRUN H0, S0, #16
- };
- }
- private static uint[] _ShrImmSaturatingNarrow_S_DS_()
- {
- return new uint[]
- {
- 0x5F209C00u, // SQRSHRN S0, D0, #32
- 0x7F209C00u, // UQRSHRN S0, D0, #32
- 0x7F208C00u, // SQRSHRUN S0, D0, #32
- 0x5F209400u, // SQSHRN S0, D0, #32
- 0x7F209400u, // UQSHRN S0, D0, #32
- 0x7F208400u // SQSHRUN S0, D0, #32
- };
- }
- private static uint[] _ShrImmSaturatingNarrow_V_8H8B_8H16B_()
- {
- return new uint[]
- {
- 0x0F089C00u, // SQRSHRN V0.8B, V0.8H, #8
- 0x2F089C00u, // UQRSHRN V0.8B, V0.8H, #8
- 0x2F088C00u, // SQRSHRUN V0.8B, V0.8H, #8
- 0x0F089400u, // SQSHRN V0.8B, V0.8H, #8
- 0x2F089400u, // UQSHRN V0.8B, V0.8H, #8
- 0x2F088400u // SQSHRUN V0.8B, V0.8H, #8
- };
- }
- private static uint[] _ShrImmSaturatingNarrow_V_4S4H_4S8H_()
- {
- return new uint[]
- {
- 0x0F109C00u, // SQRSHRN V0.4H, V0.4S, #16
- 0x2F109C00u, // UQRSHRN V0.4H, V0.4S, #16
- 0x2F108C00u, // SQRSHRUN V0.4H, V0.4S, #16
- 0x0F109400u, // SQSHRN V0.4H, V0.4S, #16
- 0x2F109400u, // UQSHRN V0.4H, V0.4S, #16
- 0x2F108400u // SQSHRUN V0.4H, V0.4S, #16
- };
- }
- private static uint[] _ShrImmSaturatingNarrow_V_2D2S_2D4S_()
- {
- return new uint[]
- {
- 0x0F209C00u, // SQRSHRN V0.2S, V0.2D, #32
- 0x2F209C00u, // UQRSHRN V0.2S, V0.2D, #32
- 0x2F208C00u, // SQRSHRUN V0.2S, V0.2D, #32
- 0x0F209400u, // SQSHRN V0.2S, V0.2D, #32
- 0x2F209400u, // UQSHRN V0.2S, V0.2D, #32
- 0x2F208400u // SQSHRUN V0.2S, V0.2D, #32
- };
- }
- #endregion
- private const int RndCnt = 2;
- [Test, Pairwise, Description("SHL <V><d>, <V><n>, #<shift>")]
- public void Shl_S_D([Values(0u)] uint Rd,
- [Values(1u, 0u)] uint Rn,
- [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
- [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
- [Range(0u, 63u)] uint Shift)
- {
- uint ImmHB = (64 + Shift) & 0x7F;
- uint Opcode = 0x5F405400; // SHL D0, D0, #0
- Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
- Opcode |= (ImmHB << 16);
- Vector128<float> V0 = MakeVectorE0E1(Z, Z);
- Vector128<float> V1 = MakeVectorE0(A);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
- CompareAgainstUnicorn();
- }
- [Test, Pairwise, Description("SHL <Vd>.<T>, <Vn>.<T>, #<shift>")]
- public void Shl_V_8B_16B([Values(0u)] uint Rd,
- [Values(1u, 0u)] uint Rn,
- [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
- [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
- [Range(0u, 7u)] uint Shift,
- [Values(0b0u, 0b1u)] uint Q) // <8B, 16B>
- {
- uint ImmHB = (8 + Shift) & 0x7F;
- uint Opcode = 0x0F085400; // SHL V0.8B, V0.8B, #0
- Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
- Opcode |= (ImmHB << 16);
- Opcode |= ((Q & 1) << 30);
- Vector128<float> V0 = MakeVectorE0E1(Z, Z);
- Vector128<float> V1 = MakeVectorE0E1(A, A * Q);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
- CompareAgainstUnicorn();
- }
- [Test, Pairwise, Description("SHL <Vd>.<T>, <Vn>.<T>, #<shift>")]
- public void Shl_V_4H_8H([Values(0u)] uint Rd,
- [Values(1u, 0u)] uint Rn,
- [ValueSource("_4H_")] [Random(RndCnt)] ulong Z,
- [ValueSource("_4H_")] [Random(RndCnt)] ulong A,
- [Range(0u, 15u)] uint Shift,
- [Values(0b0u, 0b1u)] uint Q) // <4H, 8H>
- {
- uint ImmHB = (16 + Shift) & 0x7F;
- uint Opcode = 0x0F105400; // SHL V0.4H, V0.4H, #0
- Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
- Opcode |= (ImmHB << 16);
- Opcode |= ((Q & 1) << 30);
- Vector128<float> V0 = MakeVectorE0E1(Z, Z);
- Vector128<float> V1 = MakeVectorE0E1(A, A * Q);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
- CompareAgainstUnicorn();
- }
- [Test, Pairwise, Description("SHL <Vd>.<T>, <Vn>.<T>, #<shift>")]
- public void Shl_V_2S_4S([Values(0u)] uint Rd,
- [Values(1u, 0u)] uint Rn,
- [ValueSource("_2S_")] [Random(RndCnt)] ulong Z,
- [ValueSource("_2S_")] [Random(RndCnt)] ulong A,
- [Range(0u, 31u)] uint Shift,
- [Values(0b0u, 0b1u)] uint Q) // <2S, 4S>
- {
- uint ImmHB = (32 + Shift) & 0x7F;
- uint Opcode = 0x0F205400; // SHL V0.2S, V0.2S, #0
- Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
- Opcode |= (ImmHB << 16);
- Opcode |= ((Q & 1) << 30);
- Vector128<float> V0 = MakeVectorE0E1(Z, Z);
- Vector128<float> V1 = MakeVectorE0E1(A, A * Q);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
- CompareAgainstUnicorn();
- }
- [Test, Pairwise, Description("SHL <Vd>.<T>, <Vn>.<T>, #<shift>")]
- public void Shl_V_2D([Values(0u)] uint Rd,
- [Values(1u, 0u)] uint Rn,
- [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
- [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
- [Range(0u, 63u)] uint Shift)
- {
- uint ImmHB = (64 + Shift) & 0x7F;
- uint Opcode = 0x4F405400; // SHL V0.2D, V0.2D, #0
- Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
- Opcode |= (ImmHB << 16);
- Vector128<float> V0 = MakeVectorE0E1(Z, Z);
- Vector128<float> V1 = MakeVectorE0E1(A, A);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
- CompareAgainstUnicorn();
- }
- [Test, Pairwise]
- public void ShrImm_S_D([ValueSource("_ShrImm_S_D_")] uint Opcodes,
- [Values(0u)] uint Rd,
- [Values(1u, 0u)] uint Rn,
- [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
- [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
- [Range(1u, 64u)] uint Shift)
- {
- uint ImmHB = (128 - Shift) & 0x7F;
- Opcodes |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
- Opcodes |= (ImmHB << 16);
- Vector128<float> V0 = MakeVectorE0E1(Z, Z);
- Vector128<float> V1 = MakeVectorE0(A);
- AThreadState ThreadState = SingleOpcode(Opcodes, V0: V0, V1: V1);
- CompareAgainstUnicorn();
- }
- [Test, Pairwise]
- public void ShrImm_V_8B_16B([ValueSource("_ShrImm_V_8B_16B_")] uint Opcodes,
- [Values(0u)] uint Rd,
- [Values(1u, 0u)] uint Rn,
- [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
- [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
- [Range(1u, 8u)] uint Shift,
- [Values(0b0u, 0b1u)] uint Q) // <8B, 16B>
- {
- uint ImmHB = (16 - Shift) & 0x7F;
- Opcodes |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
- Opcodes |= (ImmHB << 16);
- Opcodes |= ((Q & 1) << 30);
- Vector128<float> V0 = MakeVectorE0E1(Z, Z);
- Vector128<float> V1 = MakeVectorE0E1(A, A * Q);
- AThreadState ThreadState = SingleOpcode(Opcodes, V0: V0, V1: V1);
- CompareAgainstUnicorn();
- }
- [Test, Pairwise]
- public void ShrImm_V_4H_8H([ValueSource("_ShrImm_V_4H_8H_")] uint Opcodes,
- [Values(0u)] uint Rd,
- [Values(1u, 0u)] uint Rn,
- [ValueSource("_4H_")] [Random(RndCnt)] ulong Z,
- [ValueSource("_4H_")] [Random(RndCnt)] ulong A,
- [Range(1u, 16u)] uint Shift,
- [Values(0b0u, 0b1u)] uint Q) // <4H, 8H>
- {
- uint ImmHB = (32 - Shift) & 0x7F;
- Opcodes |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
- Opcodes |= (ImmHB << 16);
- Opcodes |= ((Q & 1) << 30);
- Vector128<float> V0 = MakeVectorE0E1(Z, Z);
- Vector128<float> V1 = MakeVectorE0E1(A, A * Q);
- AThreadState ThreadState = SingleOpcode(Opcodes, V0: V0, V1: V1);
- CompareAgainstUnicorn();
- }
- [Test, Pairwise]
- public void ShrImm_V_2S_4S([ValueSource("_ShrImm_V_2S_4S_")] uint Opcodes,
- [Values(0u)] uint Rd,
- [Values(1u, 0u)] uint Rn,
- [ValueSource("_2S_")] [Random(RndCnt)] ulong Z,
- [ValueSource("_2S_")] [Random(RndCnt)] ulong A,
- [Range(1u, 32u)] uint Shift,
- [Values(0b0u, 0b1u)] uint Q) // <2S, 4S>
- {
- uint ImmHB = (64 - Shift) & 0x7F;
- Opcodes |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
- Opcodes |= (ImmHB << 16);
- Opcodes |= ((Q & 1) << 30);
- Vector128<float> V0 = MakeVectorE0E1(Z, Z);
- Vector128<float> V1 = MakeVectorE0E1(A, A * Q);
- AThreadState ThreadState = SingleOpcode(Opcodes, V0: V0, V1: V1);
- CompareAgainstUnicorn();
- }
- [Test, Pairwise]
- public void ShrImm_V_2D([ValueSource("_ShrImm_V_2D_")] uint Opcodes,
- [Values(0u)] uint Rd,
- [Values(1u, 0u)] uint Rn,
- [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
- [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
- [Range(1u, 64u)] uint Shift)
- {
- uint ImmHB = (128 - Shift) & 0x7F;
- Opcodes |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
- Opcodes |= (ImmHB << 16);
- Vector128<float> V0 = MakeVectorE0E1(Z, Z);
- Vector128<float> V1 = MakeVectorE0E1(A, A);
- AThreadState ThreadState = SingleOpcode(Opcodes, V0: V0, V1: V1);
- CompareAgainstUnicorn();
- }
- [Test, Pairwise]
- public void ShrImmNarrow_V_8H8B_8H16B([ValueSource("_ShrImmNarrow_V_8H8B_8H16B_")] uint Opcodes,
- [Values(0u)] uint Rd,
- [Values(1u, 0u)] uint Rn,
- [ValueSource("_4H_")] [Random(RndCnt)] ulong Z,
- [ValueSource("_4H_")] [Random(RndCnt)] ulong A,
- [Range(1u, 8u)] uint Shift,
- [Values(0b0u, 0b1u)] uint Q) // <8H8B, 8H16B>
- {
- uint ImmHB = (16 - Shift) & 0x7F;
- Opcodes |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
- Opcodes |= (ImmHB << 16);
- Opcodes |= ((Q & 1) << 30);
- Vector128<float> V0 = MakeVectorE0E1(Z, Z);
- Vector128<float> V1 = MakeVectorE0E1(A, A);
- AThreadState ThreadState = SingleOpcode(Opcodes, V0: V0, V1: V1);
- CompareAgainstUnicorn();
- }
- [Test, Pairwise]
- public void ShrImmNarrow_V_4S4H_4S8H([ValueSource("_ShrImmNarrow_V_4S4H_4S8H_")] uint Opcodes,
- [Values(0u)] uint Rd,
- [Values(1u, 0u)] uint Rn,
- [ValueSource("_2S_")] [Random(RndCnt)] ulong Z,
- [ValueSource("_2S_")] [Random(RndCnt)] ulong A,
- [Range(1u, 16u)] uint Shift,
- [Values(0b0u, 0b1u)] uint Q) // <4S4H, 4S8H>
- {
- uint ImmHB = (32 - Shift) & 0x7F;
- Opcodes |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
- Opcodes |= (ImmHB << 16);
- Opcodes |= ((Q & 1) << 30);
- Vector128<float> V0 = MakeVectorE0E1(Z, Z);
- Vector128<float> V1 = MakeVectorE0E1(A, A);
- AThreadState ThreadState = SingleOpcode(Opcodes, V0: V0, V1: V1);
- CompareAgainstUnicorn();
- }
- [Test, Pairwise]
- public void ShrImmNarrow_V_2D2S_2D4S([ValueSource("_ShrImmNarrow_V_2D2S_2D4S_")] uint Opcodes,
- [Values(0u)] uint Rd,
- [Values(1u, 0u)] uint Rn,
- [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
- [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
- [Range(1u, 32u)] uint Shift,
- [Values(0b0u, 0b1u)] uint Q) // <2D2S, 2D4S>
- {
- uint ImmHB = (64 - Shift) & 0x7F;
- Opcodes |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
- Opcodes |= (ImmHB << 16);
- Opcodes |= ((Q & 1) << 30);
- Vector128<float> V0 = MakeVectorE0E1(Z, Z);
- Vector128<float> V1 = MakeVectorE0E1(A, A);
- AThreadState ThreadState = SingleOpcode(Opcodes, V0: V0, V1: V1);
- CompareAgainstUnicorn();
- }
- [Test, Pairwise]
- public void ShrImmSaturatingNarrow_S_HB([ValueSource("_ShrImmSaturatingNarrow_S_HB_")] uint Opcodes,
- [Values(0u)] uint Rd,
- [Values(1u, 0u)] uint Rn,
- [ValueSource("_1H_")] [Random(RndCnt)] ulong Z,
- [ValueSource("_1H_")] [Random(RndCnt)] ulong A,
- [Range(1u, 8u)] uint Shift)
- {
- uint ImmHB = (16 - Shift) & 0x7F;
- Opcodes |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
- Opcodes |= (ImmHB << 16);
- Vector128<float> V0 = MakeVectorE0E1(Z, Z);
- Vector128<float> V1 = MakeVectorE0(A);
- AThreadState ThreadState = SingleOpcode(Opcodes, V0: V0, V1: V1);
- CompareAgainstUnicorn(FpsrMask: FPSR.QC);
- }
- [Test, Pairwise]
- public void ShrImmSaturatingNarrow_S_SH([ValueSource("_ShrImmSaturatingNarrow_S_SH_")] uint Opcodes,
- [Values(0u)] uint Rd,
- [Values(1u, 0u)] uint Rn,
- [ValueSource("_1S_")] [Random(RndCnt)] ulong Z,
- [ValueSource("_1S_")] [Random(RndCnt)] ulong A,
- [Range(1u, 16u)] uint Shift)
- {
- uint ImmHB = (32 - Shift) & 0x7F;
- Opcodes |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
- Opcodes |= (ImmHB << 16);
- Vector128<float> V0 = MakeVectorE0E1(Z, Z);
- Vector128<float> V1 = MakeVectorE0(A);
- AThreadState ThreadState = SingleOpcode(Opcodes, V0: V0, V1: V1);
- CompareAgainstUnicorn(FpsrMask: FPSR.QC);
- }
- [Test, Pairwise]
- public void ShrImmSaturatingNarrow_S_DS([ValueSource("_ShrImmSaturatingNarrow_S_DS_")] uint Opcodes,
- [Values(0u)] uint Rd,
- [Values(1u, 0u)] uint Rn,
- [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
- [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
- [Range(1u, 32u)] uint Shift)
- {
- uint ImmHB = (64 - Shift) & 0x7F;
- Opcodes |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
- Opcodes |= (ImmHB << 16);
- Vector128<float> V0 = MakeVectorE0E1(Z, Z);
- Vector128<float> V1 = MakeVectorE0(A);
- AThreadState ThreadState = SingleOpcode(Opcodes, V0: V0, V1: V1);
- CompareAgainstUnicorn(FpsrMask: FPSR.QC);
- }
- [Test, Pairwise]
- public void ShrImmSaturatingNarrow_V_8H8B_8H16B([ValueSource("_ShrImmSaturatingNarrow_V_8H8B_8H16B_")] uint Opcodes,
- [Values(0u)] uint Rd,
- [Values(1u, 0u)] uint Rn,
- [ValueSource("_4H_")] [Random(RndCnt)] ulong Z,
- [ValueSource("_4H_")] [Random(RndCnt)] ulong A,
- [Range(1u, 8u)] uint Shift,
- [Values(0b0u, 0b1u)] uint Q) // <8H8B, 8H16B>
- {
- uint ImmHB = (16 - Shift) & 0x7F;
- Opcodes |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
- Opcodes |= (ImmHB << 16);
- Opcodes |= ((Q & 1) << 30);
- Vector128<float> V0 = MakeVectorE0E1(Z, Z);
- Vector128<float> V1 = MakeVectorE0(A);
- AThreadState ThreadState = SingleOpcode(Opcodes, V0: V0, V1: V1);
- CompareAgainstUnicorn(FpsrMask: FPSR.QC);
- }
- [Test, Pairwise]
- public void ShrImmSaturatingNarrow_V_4S4H_4S8H([ValueSource("_ShrImmSaturatingNarrow_V_4S4H_4S8H_")] uint Opcodes,
- [Values(0u)] uint Rd,
- [Values(1u, 0u)] uint Rn,
- [ValueSource("_2S_")] [Random(RndCnt)] ulong Z,
- [ValueSource("_2S_")] [Random(RndCnt)] ulong A,
- [Range(1u, 16u)] uint Shift,
- [Values(0b0u, 0b1u)] uint Q) // <4S4H, 4S8H>
- {
- uint ImmHB = (32 - Shift) & 0x7F;
- Opcodes |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
- Opcodes |= (ImmHB << 16);
- Opcodes |= ((Q & 1) << 30);
- Vector128<float> V0 = MakeVectorE0E1(Z, Z);
- Vector128<float> V1 = MakeVectorE0(A);
- AThreadState ThreadState = SingleOpcode(Opcodes, V0: V0, V1: V1);
- CompareAgainstUnicorn(FpsrMask: FPSR.QC);
- }
- [Test, Pairwise]
- public void ShrImmSaturatingNarrow_V_2D2S_2D4S([ValueSource("_ShrImmSaturatingNarrow_V_2D2S_2D4S_")] uint Opcodes,
- [Values(0u)] uint Rd,
- [Values(1u, 0u)] uint Rn,
- [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
- [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
- [Range(1u, 32u)] uint Shift,
- [Values(0b0u, 0b1u)] uint Q) // <2D2S, 2D4S>
- {
- uint ImmHB = (64 - Shift) & 0x7F;
- Opcodes |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
- Opcodes |= (ImmHB << 16);
- Opcodes |= ((Q & 1) << 30);
- Vector128<float> V0 = MakeVectorE0E1(Z, Z);
- Vector128<float> V1 = MakeVectorE0(A);
- AThreadState ThreadState = SingleOpcode(Opcodes, V0: V0, V1: V1);
- CompareAgainstUnicorn(FpsrMask: FPSR.QC);
- }
- #endif
- }
- }
|