InstEmitSimdArithmetic.cs 136 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027
  1. // https://github.com/intel/ARM_NEON_2_x86_SSE/blob/master/NEON_2_SSE.h
  2. // https://www.agner.org/optimize/#vectorclass @ vectori128.h
  3. using ARMeilleure.Decoders;
  4. using ARMeilleure.IntermediateRepresentation;
  5. using ARMeilleure.State;
  6. using ARMeilleure.Translation;
  7. using System;
  8. using System.Diagnostics;
  9. using static ARMeilleure.Instructions.InstEmitHelper;
  10. using static ARMeilleure.Instructions.InstEmitSimdHelper;
  11. using static ARMeilleure.Instructions.InstEmitSimdHelper32;
  12. using static ARMeilleure.IntermediateRepresentation.OperandHelper;
  13. namespace ARMeilleure.Instructions
  14. {
  15. using Func2I = Func<Operand, Operand, Operand>;
  16. static partial class InstEmit
  17. {
  18. public static void Abs_S(ArmEmitterContext context)
  19. {
  20. EmitScalarUnaryOpSx(context, (op1) => EmitAbs(context, op1));
  21. }
  22. public static void Abs_V(ArmEmitterContext context)
  23. {
  24. EmitVectorUnaryOpSx(context, (op1) => EmitAbs(context, op1));
  25. }
  26. public static void Add_S(ArmEmitterContext context)
  27. {
  28. EmitScalarBinaryOpZx(context, (op1, op2) => context.Add(op1, op2));
  29. }
  30. public static void Add_V(ArmEmitterContext context)
  31. {
  32. if (Optimizations.UseSse2)
  33. {
  34. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  35. Operand n = GetVec(op.Rn);
  36. Operand m = GetVec(op.Rm);
  37. Intrinsic addInst = X86PaddInstruction[op.Size];
  38. Operand res = context.AddIntrinsic(addInst, n, m);
  39. if (op.RegisterSize == RegisterSize.Simd64)
  40. {
  41. res = context.VectorZeroUpper64(res);
  42. }
  43. context.Copy(GetVec(op.Rd), res);
  44. }
  45. else
  46. {
  47. EmitVectorBinaryOpZx(context, (op1, op2) => context.Add(op1, op2));
  48. }
  49. }
  50. public static void Addhn_V(ArmEmitterContext context)
  51. {
  52. EmitHighNarrow(context, (op1, op2) => context.Add(op1, op2), round: false);
  53. }
  54. public static void Addp_S(ArmEmitterContext context)
  55. {
  56. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  57. Operand ne0 = EmitVectorExtractZx(context, op.Rn, 0, op.Size);
  58. Operand ne1 = EmitVectorExtractZx(context, op.Rn, 1, op.Size);
  59. Operand res = context.Add(ne0, ne1);
  60. context.Copy(GetVec(op.Rd), EmitVectorInsert(context, context.VectorZero(), res, 0, op.Size));
  61. }
  62. public static void Addp_V(ArmEmitterContext context)
  63. {
  64. if (Optimizations.UseSsse3)
  65. {
  66. EmitSsse3VectorPairwiseOp(context, X86PaddInstruction);
  67. }
  68. else
  69. {
  70. EmitVectorPairwiseOpZx(context, (op1, op2) => context.Add(op1, op2));
  71. }
  72. }
  73. public static void Addv_V(ArmEmitterContext context)
  74. {
  75. EmitVectorAcrossVectorOpZx(context, (op1, op2) => context.Add(op1, op2));
  76. }
  77. public static void Cls_V(ArmEmitterContext context)
  78. {
  79. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  80. Operand res = context.VectorZero();
  81. int elems = op.GetBytesCount() >> op.Size;
  82. int eSize = 8 << op.Size;
  83. for (int index = 0; index < elems; index++)
  84. {
  85. Operand ne = EmitVectorExtractZx(context, op.Rn, index, op.Size);
  86. Operand de = context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.CountLeadingSigns)), ne, Const(eSize));
  87. res = EmitVectorInsert(context, res, de, index, op.Size);
  88. }
  89. context.Copy(GetVec(op.Rd), res);
  90. }
  91. public static void Clz_V(ArmEmitterContext context)
  92. {
  93. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  94. int eSize = 8 << op.Size;
  95. Operand res = eSize switch {
  96. 8 => Clz_V_I8 (context, GetVec(op.Rn)),
  97. 16 => Clz_V_I16(context, GetVec(op.Rn)),
  98. 32 => Clz_V_I32(context, GetVec(op.Rn)),
  99. _ => null
  100. };
  101. if (res != null)
  102. {
  103. if (op.RegisterSize == RegisterSize.Simd64)
  104. {
  105. res = context.VectorZeroUpper64(res);
  106. }
  107. }
  108. else
  109. {
  110. int elems = op.GetBytesCount() >> op.Size;
  111. res = context.VectorZero();
  112. for (int index = 0; index < elems; index++)
  113. {
  114. Operand ne = EmitVectorExtractZx(context, op.Rn, index, op.Size);
  115. Operand de = context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.CountLeadingZeros)), ne, Const(eSize));
  116. res = EmitVectorInsert(context, res, de, index, op.Size);
  117. }
  118. }
  119. context.Copy(GetVec(op.Rd), res);
  120. }
  121. private static Operand Clz_V_I8(ArmEmitterContext context, Operand arg)
  122. {
  123. if (!Optimizations.UseSsse3)
  124. {
  125. return null;
  126. }
  127. // CLZ nibble table.
  128. Operand clzTable = X86GetScalar(context, 0x01_01_01_01_02_02_03_04);
  129. Operand maskLow = X86GetAllElements(context, 0x0f_0f_0f_0f);
  130. Operand c04 = X86GetAllElements(context, 0x04_04_04_04);
  131. // CLZ of low 4 bits of elements in arg.
  132. Operand loClz = context.AddIntrinsic(Intrinsic.X86Pshufb, clzTable, arg);
  133. // Get the high 4 bits of elements in arg.
  134. Operand hiArg = context.AddIntrinsic(Intrinsic.X86Psrlw, arg, Const(4));
  135. hiArg = context.AddIntrinsic(Intrinsic.X86Pand, hiArg, maskLow);
  136. // CLZ of high 4 bits of elements in arg.
  137. Operand hiClz = context.AddIntrinsic(Intrinsic.X86Pshufb, clzTable, hiArg);
  138. // If high 4 bits are not all zero, we discard the CLZ of the low 4 bits.
  139. Operand mask = context.AddIntrinsic(Intrinsic.X86Pcmpeqb, hiClz, c04);
  140. loClz = context.AddIntrinsic(Intrinsic.X86Pand, loClz, mask);
  141. return context.AddIntrinsic(Intrinsic.X86Paddb, loClz, hiClz);
  142. }
  143. private static Operand Clz_V_I16(ArmEmitterContext context, Operand arg)
  144. {
  145. if (!Optimizations.UseSsse3)
  146. {
  147. return null;
  148. }
  149. Operand maskSwap = X86GetElements(context, 0x80_0f_80_0d_80_0b_80_09, 0x80_07_80_05_80_03_80_01);
  150. Operand maskLow = X86GetAllElements(context, 0x00ff_00ff);
  151. Operand c0008 = X86GetAllElements(context, 0x0008_0008);
  152. // CLZ pair of high 8 and low 8 bits of elements in arg.
  153. Operand hiloClz = Clz_V_I8(context, arg);
  154. // Get CLZ of low 8 bits in each pair.
  155. Operand loClz = context.AddIntrinsic(Intrinsic.X86Pand, hiloClz, maskLow);
  156. // Get CLZ of high 8 bits in each pair.
  157. Operand hiClz = context.AddIntrinsic(Intrinsic.X86Pshufb, hiloClz, maskSwap);
  158. // If high 8 bits are not all zero, we discard the CLZ of the low 8 bits.
  159. Operand mask = context.AddIntrinsic(Intrinsic.X86Pcmpeqw, hiClz, c0008);
  160. loClz = context.AddIntrinsic(Intrinsic.X86Pand, loClz, mask);
  161. return context.AddIntrinsic(Intrinsic.X86Paddw, loClz, hiClz);
  162. }
  163. private static Operand Clz_V_I32(ArmEmitterContext context, Operand arg)
  164. {
  165. // TODO: Use vplzcntd when AVX-512 is supported.
  166. if (!Optimizations.UseSse2)
  167. {
  168. return null;
  169. }
  170. Operand AddVectorI32(Operand op0, Operand op1) => context.AddIntrinsic(Intrinsic.X86Paddd, op0, op1);
  171. Operand SubVectorI32(Operand op0, Operand op1) => context.AddIntrinsic(Intrinsic.X86Psubd, op0, op1);
  172. Operand ShiftRightVectorUI32(Operand op0, int imm8) => context.AddIntrinsic(Intrinsic.X86Psrld, op0, Const(imm8));
  173. Operand OrVector(Operand op0, Operand op1) => context.AddIntrinsic(Intrinsic.X86Por, op0, op1);
  174. Operand AndVector(Operand op0, Operand op1) => context.AddIntrinsic(Intrinsic.X86Pand, op0, op1);
  175. Operand NotVector(Operand op0) => context.AddIntrinsic(Intrinsic.X86Pandn, op0, context.VectorOne());
  176. Operand c55555555 = X86GetAllElements(context, 0x55555555);
  177. Operand c33333333 = X86GetAllElements(context, 0x33333333);
  178. Operand c0f0f0f0f = X86GetAllElements(context, 0x0f0f0f0f);
  179. Operand c0000003f = X86GetAllElements(context, 0x0000003f);
  180. Operand tmp0;
  181. Operand tmp1;
  182. Operand res;
  183. // Set all bits after highest set bit to 1.
  184. res = OrVector(ShiftRightVectorUI32(arg, 1), arg);
  185. res = OrVector(ShiftRightVectorUI32(res, 2), res);
  186. res = OrVector(ShiftRightVectorUI32(res, 4), res);
  187. res = OrVector(ShiftRightVectorUI32(res, 8), res);
  188. res = OrVector(ShiftRightVectorUI32(res, 16), res);
  189. // Make leading 0s into leading 1s.
  190. res = NotVector(res);
  191. // Count leading 1s, which is the population count.
  192. tmp0 = ShiftRightVectorUI32(res, 1);
  193. tmp0 = AndVector(tmp0, c55555555);
  194. res = SubVectorI32(res, tmp0);
  195. tmp0 = ShiftRightVectorUI32(res, 2);
  196. tmp0 = AndVector(tmp0, c33333333);
  197. tmp1 = AndVector(res, c33333333);
  198. res = AddVectorI32(tmp0, tmp1);
  199. tmp0 = ShiftRightVectorUI32(res, 4);
  200. tmp0 = AddVectorI32(tmp0, res);
  201. res = AndVector(tmp0, c0f0f0f0f);
  202. tmp0 = ShiftRightVectorUI32(res, 8);
  203. res = AddVectorI32(tmp0, res);
  204. tmp0 = ShiftRightVectorUI32(res, 16);
  205. res = AddVectorI32(tmp0, res);
  206. res = AndVector(res, c0000003f);
  207. return res;
  208. }
  209. public static void Cnt_V(ArmEmitterContext context)
  210. {
  211. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  212. Operand res = context.VectorZero();
  213. int elems = op.RegisterSize == RegisterSize.Simd128 ? 16 : 8;
  214. for (int index = 0; index < elems; index++)
  215. {
  216. Operand ne = EmitVectorExtractZx(context, op.Rn, index, 0);
  217. Operand de;
  218. if (Optimizations.UsePopCnt)
  219. {
  220. de = context.AddIntrinsicLong(Intrinsic.X86Popcnt, ne);
  221. }
  222. else
  223. {
  224. de = EmitCountSetBits8(context, ne);
  225. }
  226. res = EmitVectorInsert(context, res, de, index, 0);
  227. }
  228. context.Copy(GetVec(op.Rd), res);
  229. }
  230. public static void Fabd_S(ArmEmitterContext context)
  231. {
  232. if (Optimizations.FastFP && Optimizations.UseSse2)
  233. {
  234. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  235. int sizeF = op.Size & 1;
  236. if (sizeF == 0)
  237. {
  238. Operand res = context.AddIntrinsic(Intrinsic.X86Subss, GetVec(op.Rn), GetVec(op.Rm));
  239. res = EmitFloatAbs(context, res, true, false);
  240. context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
  241. }
  242. else /* if (sizeF == 1) */
  243. {
  244. Operand res = context.AddIntrinsic(Intrinsic.X86Subsd, GetVec(op.Rn), GetVec(op.Rm));
  245. res = EmitFloatAbs(context, res, false, false);
  246. context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
  247. }
  248. }
  249. else
  250. {
  251. EmitScalarBinaryOpF(context, (op1, op2) =>
  252. {
  253. Operand res = EmitSoftFloatCall(context, nameof(SoftFloat32.FPSub), op1, op2);
  254. return EmitUnaryMathCall(context, nameof(Math.Abs), res);
  255. });
  256. }
  257. }
  258. public static void Fabd_V(ArmEmitterContext context)
  259. {
  260. if (Optimizations.FastFP && Optimizations.UseSse2)
  261. {
  262. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  263. int sizeF = op.Size & 1;
  264. if (sizeF == 0)
  265. {
  266. Operand res = context.AddIntrinsic(Intrinsic.X86Subps, GetVec(op.Rn), GetVec(op.Rm));
  267. res = EmitFloatAbs(context, res, true, true);
  268. if (op.RegisterSize == RegisterSize.Simd64)
  269. {
  270. res = context.VectorZeroUpper64(res);
  271. }
  272. context.Copy(GetVec(op.Rd), res);
  273. }
  274. else /* if (sizeF == 1) */
  275. {
  276. Operand res = context.AddIntrinsic(Intrinsic.X86Subpd, GetVec(op.Rn), GetVec(op.Rm));
  277. res = EmitFloatAbs(context, res, false, true);
  278. context.Copy(GetVec(op.Rd), res);
  279. }
  280. }
  281. else
  282. {
  283. EmitVectorBinaryOpF(context, (op1, op2) =>
  284. {
  285. Operand res = EmitSoftFloatCall(context, nameof(SoftFloat32.FPSub), op1, op2);
  286. return EmitUnaryMathCall(context, nameof(Math.Abs), res);
  287. });
  288. }
  289. }
  290. public static void Fabs_S(ArmEmitterContext context)
  291. {
  292. if (Optimizations.UseSse2)
  293. {
  294. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  295. if (op.Size == 0)
  296. {
  297. Operand res = EmitFloatAbs(context, GetVec(op.Rn), true, false);
  298. context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
  299. }
  300. else /* if (op.Size == 1) */
  301. {
  302. Operand res = EmitFloatAbs(context, GetVec(op.Rn), false, false);
  303. context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
  304. }
  305. }
  306. else
  307. {
  308. EmitScalarUnaryOpF(context, (op1) =>
  309. {
  310. return EmitUnaryMathCall(context, nameof(Math.Abs), op1);
  311. });
  312. }
  313. }
  314. public static void Fabs_V(ArmEmitterContext context)
  315. {
  316. if (Optimizations.UseSse2)
  317. {
  318. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  319. int sizeF = op.Size & 1;
  320. if (sizeF == 0)
  321. {
  322. Operand res = EmitFloatAbs(context, GetVec(op.Rn), true, true);
  323. if (op.RegisterSize == RegisterSize.Simd64)
  324. {
  325. res = context.VectorZeroUpper64(res);
  326. }
  327. context.Copy(GetVec(op.Rd), res);
  328. }
  329. else /* if (sizeF == 1) */
  330. {
  331. Operand res = EmitFloatAbs(context, GetVec(op.Rn), false, true);
  332. context.Copy(GetVec(op.Rd), res);
  333. }
  334. }
  335. else
  336. {
  337. EmitVectorUnaryOpF(context, (op1) =>
  338. {
  339. return EmitUnaryMathCall(context, nameof(Math.Abs), op1);
  340. });
  341. }
  342. }
  343. public static void Fadd_S(ArmEmitterContext context)
  344. {
  345. if (Optimizations.FastFP && Optimizations.UseSse2)
  346. {
  347. EmitScalarBinaryOpF(context, Intrinsic.X86Addss, Intrinsic.X86Addsd);
  348. }
  349. else if (Optimizations.FastFP)
  350. {
  351. EmitScalarBinaryOpF(context, (op1, op2) => context.Add(op1, op2));
  352. }
  353. else
  354. {
  355. EmitScalarBinaryOpF(context, (op1, op2) =>
  356. {
  357. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPAdd), op1, op2);
  358. });
  359. }
  360. }
  361. public static void Fadd_V(ArmEmitterContext context)
  362. {
  363. if (Optimizations.FastFP && Optimizations.UseSse2)
  364. {
  365. EmitVectorBinaryOpF(context, Intrinsic.X86Addps, Intrinsic.X86Addpd);
  366. }
  367. else if (Optimizations.FastFP)
  368. {
  369. EmitVectorBinaryOpF(context, (op1, op2) => context.Add(op1, op2));
  370. }
  371. else
  372. {
  373. EmitVectorBinaryOpF(context, (op1, op2) =>
  374. {
  375. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPAdd), op1, op2);
  376. });
  377. }
  378. }
  379. public static void Faddp_S(ArmEmitterContext context)
  380. {
  381. if (Optimizations.FastFP && Optimizations.UseSse3)
  382. {
  383. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  384. if ((op.Size & 1) == 0)
  385. {
  386. Operand res = context.AddIntrinsic(Intrinsic.X86Haddps, GetVec(op.Rn), GetVec(op.Rn));
  387. context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
  388. }
  389. else /* if ((op.Size & 1) == 1) */
  390. {
  391. Operand res = context.AddIntrinsic(Intrinsic.X86Haddpd, GetVec(op.Rn), GetVec(op.Rn));
  392. context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
  393. }
  394. }
  395. else
  396. {
  397. EmitScalarPairwiseOpF(context, (op1, op2) =>
  398. {
  399. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPAdd), op1, op2);
  400. });
  401. }
  402. }
  403. public static void Faddp_V(ArmEmitterContext context)
  404. {
  405. if (Optimizations.FastFP && Optimizations.UseSse41)
  406. {
  407. EmitSse2VectorPairwiseOpF(context, (op1, op2) =>
  408. {
  409. return EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
  410. {
  411. return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
  412. {
  413. IOpCodeSimd op = (IOpCodeSimd)context.CurrOp;
  414. Intrinsic addInst = (op.Size & 1) == 0 ? Intrinsic.X86Addps : Intrinsic.X86Addpd;
  415. return context.AddIntrinsic(addInst, op1, op2);
  416. }, scalar: false, op1, op2);
  417. }, scalar: false, op1, op2);
  418. });
  419. }
  420. else
  421. {
  422. EmitVectorPairwiseOpF(context, (op1, op2) =>
  423. {
  424. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPAdd), op1, op2);
  425. });
  426. }
  427. }
  428. public static void Fdiv_S(ArmEmitterContext context)
  429. {
  430. if (Optimizations.FastFP && Optimizations.UseSse2)
  431. {
  432. EmitScalarBinaryOpF(context, Intrinsic.X86Divss, Intrinsic.X86Divsd);
  433. }
  434. else if (Optimizations.FastFP)
  435. {
  436. EmitScalarBinaryOpF(context, (op1, op2) => context.Divide(op1, op2));
  437. }
  438. else
  439. {
  440. EmitScalarBinaryOpF(context, (op1, op2) =>
  441. {
  442. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPDiv), op1, op2);
  443. });
  444. }
  445. }
  446. public static void Fdiv_V(ArmEmitterContext context)
  447. {
  448. if (Optimizations.FastFP && Optimizations.UseSse2)
  449. {
  450. EmitVectorBinaryOpF(context, Intrinsic.X86Divps, Intrinsic.X86Divpd);
  451. }
  452. else if (Optimizations.FastFP)
  453. {
  454. EmitVectorBinaryOpF(context, (op1, op2) => context.Divide(op1, op2));
  455. }
  456. else
  457. {
  458. EmitVectorBinaryOpF(context, (op1, op2) =>
  459. {
  460. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPDiv), op1, op2);
  461. });
  462. }
  463. }
  464. public static void Fmadd_S(ArmEmitterContext context) // Fused.
  465. {
  466. if (Optimizations.FastFP && Optimizations.UseSse2)
  467. {
  468. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  469. Operand d = GetVec(op.Rd);
  470. Operand a = GetVec(op.Ra);
  471. Operand n = GetVec(op.Rn);
  472. Operand m = GetVec(op.Rm);
  473. if (op.Size == 0)
  474. {
  475. Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, n, m);
  476. res = context.AddIntrinsic(Intrinsic.X86Addss, a, res);
  477. context.Copy(d, context.VectorZeroUpper96(res));
  478. }
  479. else /* if (op.Size == 1) */
  480. {
  481. Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, n, m);
  482. res = context.AddIntrinsic(Intrinsic.X86Addsd, a, res);
  483. context.Copy(d, context.VectorZeroUpper64(res));
  484. }
  485. }
  486. else
  487. {
  488. EmitScalarTernaryRaOpF(context, (op1, op2, op3) =>
  489. {
  490. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulAdd), op1, op2, op3);
  491. });
  492. }
  493. }
  494. public static void Fmax_S(ArmEmitterContext context)
  495. {
  496. if (Optimizations.FastFP && Optimizations.UseSse41)
  497. {
  498. EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
  499. {
  500. return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
  501. {
  502. return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: true);
  503. }, scalar: true, op1, op2);
  504. }, scalar: true);
  505. }
  506. else
  507. {
  508. EmitScalarBinaryOpF(context, (op1, op2) =>
  509. {
  510. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMax), op1, op2);
  511. });
  512. }
  513. }
  514. public static void Fmax_V(ArmEmitterContext context)
  515. {
  516. if (Optimizations.FastFP && Optimizations.UseSse41)
  517. {
  518. EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
  519. {
  520. return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
  521. {
  522. return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: true);
  523. }, scalar: false, op1, op2);
  524. }, scalar: false);
  525. }
  526. else
  527. {
  528. EmitVectorBinaryOpF(context, (op1, op2) =>
  529. {
  530. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMax), op1, op2);
  531. });
  532. }
  533. }
  534. public static void Fmaxnm_S(ArmEmitterContext context)
  535. {
  536. if (Optimizations.FastFP && Optimizations.UseSse41)
  537. {
  538. EmitSse41MaxMinNumOpF(context, isMaxNum: true, scalar: true);
  539. }
  540. else
  541. {
  542. EmitScalarBinaryOpF(context, (op1, op2) =>
  543. {
  544. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMaxNum), op1, op2);
  545. });
  546. }
  547. }
  548. public static void Fmaxnm_V(ArmEmitterContext context)
  549. {
  550. if (Optimizations.FastFP && Optimizations.UseSse41)
  551. {
  552. EmitSse41MaxMinNumOpF(context, isMaxNum: true, scalar: false);
  553. }
  554. else
  555. {
  556. EmitVectorBinaryOpF(context, (op1, op2) =>
  557. {
  558. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMaxNum), op1, op2);
  559. });
  560. }
  561. }
  562. public static void Fmaxnmp_S(ArmEmitterContext context)
  563. {
  564. if (Optimizations.FastFP && Optimizations.UseSse41)
  565. {
  566. EmitSse2ScalarPairwiseOpF(context, (op1, op2) =>
  567. {
  568. return EmitSse41MaxMinNumOpF(context, isMaxNum: true, scalar: true, op1, op2);
  569. });
  570. }
  571. else
  572. {
  573. EmitScalarPairwiseOpF(context, (op1, op2) =>
  574. {
  575. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMaxNum), op1, op2);
  576. });
  577. }
  578. }
  579. public static void Fmaxnmp_V(ArmEmitterContext context)
  580. {
  581. if (Optimizations.FastFP && Optimizations.UseSse41)
  582. {
  583. EmitSse2VectorPairwiseOpF(context, (op1, op2) =>
  584. {
  585. return EmitSse41MaxMinNumOpF(context, isMaxNum: true, scalar: false, op1, op2);
  586. });
  587. }
  588. else
  589. {
  590. EmitVectorPairwiseOpF(context, (op1, op2) =>
  591. {
  592. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMaxNum), op1, op2);
  593. });
  594. }
  595. }
  596. public static void Fmaxnmv_V(ArmEmitterContext context)
  597. {
  598. if (Optimizations.FastFP && Optimizations.UseSse41)
  599. {
  600. EmitSse2VectorAcrossVectorOpF(context, (op1, op2) =>
  601. {
  602. return EmitSse41MaxMinNumOpF(context, isMaxNum: true, scalar: false, op1, op2);
  603. });
  604. }
  605. else
  606. {
  607. EmitVectorAcrossVectorOpF(context, (op1, op2) =>
  608. {
  609. return context.Call(typeof(SoftFloat32).GetMethod(nameof(SoftFloat32.FPMaxNum)), op1, op2);
  610. });
  611. }
  612. }
  613. public static void Fmaxp_V(ArmEmitterContext context)
  614. {
  615. if (Optimizations.FastFP && Optimizations.UseSse41)
  616. {
  617. EmitSse2VectorPairwiseOpF(context, (op1, op2) =>
  618. {
  619. return EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
  620. {
  621. return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
  622. {
  623. return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: true);
  624. }, scalar: false, op1, op2);
  625. }, scalar: false, op1, op2);
  626. });
  627. }
  628. else
  629. {
  630. EmitVectorPairwiseOpF(context, (op1, op2) =>
  631. {
  632. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMax), op1, op2);
  633. });
  634. }
  635. }
  636. public static void Fmaxv_V(ArmEmitterContext context)
  637. {
  638. if (Optimizations.FastFP && Optimizations.UseSse41)
  639. {
  640. EmitSse2VectorAcrossVectorOpF(context, (op1, op2) =>
  641. {
  642. return EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
  643. {
  644. return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
  645. {
  646. return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: true);
  647. }, scalar: false, op1, op2);
  648. }, scalar: false, op1, op2);
  649. });
  650. }
  651. else
  652. {
  653. EmitVectorAcrossVectorOpF(context, (op1, op2) =>
  654. {
  655. return context.Call(typeof(SoftFloat32).GetMethod(nameof(SoftFloat32.FPMax)), op1, op2);
  656. });
  657. }
  658. }
  659. public static void Fmin_S(ArmEmitterContext context)
  660. {
  661. if (Optimizations.FastFP && Optimizations.UseSse41)
  662. {
  663. EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
  664. {
  665. return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
  666. {
  667. return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: false);
  668. }, scalar: true, op1, op2);
  669. }, scalar: true);
  670. }
  671. else
  672. {
  673. EmitScalarBinaryOpF(context, (op1, op2) =>
  674. {
  675. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMin), op1, op2);
  676. });
  677. }
  678. }
  679. public static void Fmin_V(ArmEmitterContext context)
  680. {
  681. if (Optimizations.FastFP && Optimizations.UseSse41)
  682. {
  683. EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
  684. {
  685. return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
  686. {
  687. return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: false);
  688. }, scalar: false, op1, op2);
  689. }, scalar: false);
  690. }
  691. else
  692. {
  693. EmitVectorBinaryOpF(context, (op1, op2) =>
  694. {
  695. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMin), op1, op2);
  696. });
  697. }
  698. }
  699. public static void Fminnm_S(ArmEmitterContext context)
  700. {
  701. if (Optimizations.FastFP && Optimizations.UseSse41)
  702. {
  703. EmitSse41MaxMinNumOpF(context, isMaxNum: false, scalar: true);
  704. }
  705. else
  706. {
  707. EmitScalarBinaryOpF(context, (op1, op2) =>
  708. {
  709. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMinNum), op1, op2);
  710. });
  711. }
  712. }
  713. public static void Fminnm_V(ArmEmitterContext context)
  714. {
  715. if (Optimizations.FastFP && Optimizations.UseSse41)
  716. {
  717. EmitSse41MaxMinNumOpF(context, isMaxNum: false, scalar: false);
  718. }
  719. else
  720. {
  721. EmitVectorBinaryOpF(context, (op1, op2) =>
  722. {
  723. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMinNum), op1, op2);
  724. });
  725. }
  726. }
  727. public static void Fminnmp_S(ArmEmitterContext context)
  728. {
  729. if (Optimizations.FastFP && Optimizations.UseSse41)
  730. {
  731. EmitSse2ScalarPairwiseOpF(context, (op1, op2) =>
  732. {
  733. return EmitSse41MaxMinNumOpF(context, isMaxNum: false, scalar: true, op1, op2);
  734. });
  735. }
  736. else
  737. {
  738. EmitScalarPairwiseOpF(context, (op1, op2) =>
  739. {
  740. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMinNum), op1, op2);
  741. });
  742. }
  743. }
  744. public static void Fminnmp_V(ArmEmitterContext context)
  745. {
  746. if (Optimizations.FastFP && Optimizations.UseSse41)
  747. {
  748. EmitSse2VectorPairwiseOpF(context, (op1, op2) =>
  749. {
  750. return EmitSse41MaxMinNumOpF(context, isMaxNum: false, scalar: false, op1, op2);
  751. });
  752. }
  753. else
  754. {
  755. EmitVectorPairwiseOpF(context, (op1, op2) =>
  756. {
  757. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMinNum), op1, op2);
  758. });
  759. }
  760. }
  761. public static void Fminnmv_V(ArmEmitterContext context)
  762. {
  763. if (Optimizations.FastFP && Optimizations.UseSse41)
  764. {
  765. EmitSse2VectorAcrossVectorOpF(context, (op1, op2) =>
  766. {
  767. return EmitSse41MaxMinNumOpF(context, isMaxNum: false, scalar: false, op1, op2);
  768. });
  769. }
  770. else
  771. {
  772. EmitVectorAcrossVectorOpF(context, (op1, op2) =>
  773. {
  774. return context.Call(typeof(SoftFloat32).GetMethod(nameof(SoftFloat32.FPMinNum)), op1, op2);
  775. });
  776. }
  777. }
  778. public static void Fminp_V(ArmEmitterContext context)
  779. {
  780. if (Optimizations.FastFP && Optimizations.UseSse41)
  781. {
  782. EmitSse2VectorPairwiseOpF(context, (op1, op2) =>
  783. {
  784. return EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
  785. {
  786. return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
  787. {
  788. return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: false);
  789. }, scalar: false, op1, op2);
  790. }, scalar: false, op1, op2);
  791. });
  792. }
  793. else
  794. {
  795. EmitVectorPairwiseOpF(context, (op1, op2) =>
  796. {
  797. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMin), op1, op2);
  798. });
  799. }
  800. }
  801. public static void Fminv_V(ArmEmitterContext context)
  802. {
  803. if (Optimizations.FastFP && Optimizations.UseSse41)
  804. {
  805. EmitSse2VectorAcrossVectorOpF(context, (op1, op2) =>
  806. {
  807. return EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
  808. {
  809. return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
  810. {
  811. return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: false);
  812. }, scalar: false, op1, op2);
  813. }, scalar: false, op1, op2);
  814. });
  815. }
  816. else
  817. {
  818. EmitVectorAcrossVectorOpF(context, (op1, op2) =>
  819. {
  820. return context.Call(typeof(SoftFloat32).GetMethod(nameof(SoftFloat32.FPMin)), op1, op2);
  821. });
  822. }
  823. }
  824. public static void Fmla_Se(ArmEmitterContext context) // Fused.
  825. {
  826. EmitScalarTernaryOpByElemF(context, (op1, op2, op3) =>
  827. {
  828. return context.Add(op1, context.Multiply(op2, op3));
  829. });
  830. }
  831. public static void Fmla_V(ArmEmitterContext context) // Fused.
  832. {
  833. if (Optimizations.FastFP && Optimizations.UseSse2)
  834. {
  835. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  836. Operand d = GetVec(op.Rd);
  837. Operand n = GetVec(op.Rn);
  838. Operand m = GetVec(op.Rm);
  839. int sizeF = op.Size & 1;
  840. if (sizeF == 0)
  841. {
  842. Operand res = context.AddIntrinsic(Intrinsic.X86Mulps, n, m);
  843. res = context.AddIntrinsic(Intrinsic.X86Addps, d, res);
  844. if (op.RegisterSize == RegisterSize.Simd64)
  845. {
  846. res = context.VectorZeroUpper64(res);
  847. }
  848. context.Copy(d, res);
  849. }
  850. else /* if (sizeF == 1) */
  851. {
  852. Operand res = context.AddIntrinsic(Intrinsic.X86Mulpd, n, m);
  853. res = context.AddIntrinsic(Intrinsic.X86Addpd, d, res);
  854. context.Copy(d, res);
  855. }
  856. }
  857. else
  858. {
  859. EmitVectorTernaryOpF(context, (op1, op2, op3) =>
  860. {
  861. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulAdd), op1, op2, op3);
  862. });
  863. }
  864. }
  865. public static void Fmla_Ve(ArmEmitterContext context) // Fused.
  866. {
  867. if (Optimizations.FastFP && Optimizations.UseSse2)
  868. {
  869. OpCodeSimdRegElemF op = (OpCodeSimdRegElemF)context.CurrOp;
  870. Operand d = GetVec(op.Rd);
  871. Operand n = GetVec(op.Rn);
  872. Operand m = GetVec(op.Rm);
  873. int sizeF = op.Size & 1;
  874. if (sizeF == 0)
  875. {
  876. int shuffleMask = op.Index | op.Index << 2 | op.Index << 4 | op.Index << 6;
  877. Operand res = context.AddIntrinsic(Intrinsic.X86Shufps, m, m, Const(shuffleMask));
  878. res = context.AddIntrinsic(Intrinsic.X86Mulps, n, res);
  879. res = context.AddIntrinsic(Intrinsic.X86Addps, d, res);
  880. if (op.RegisterSize == RegisterSize.Simd64)
  881. {
  882. res = context.VectorZeroUpper64(res);
  883. }
  884. context.Copy(d, res);
  885. }
  886. else /* if (sizeF == 1) */
  887. {
  888. int shuffleMask = op.Index | op.Index << 1;
  889. Operand res = context.AddIntrinsic(Intrinsic.X86Shufpd, m, m, Const(shuffleMask));
  890. res = context.AddIntrinsic(Intrinsic.X86Mulpd, n, res);
  891. res = context.AddIntrinsic(Intrinsic.X86Addpd, d, res);
  892. context.Copy(d, res);
  893. }
  894. }
  895. else
  896. {
  897. EmitVectorTernaryOpByElemF(context, (op1, op2, op3) =>
  898. {
  899. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulAdd), op1, op2, op3);
  900. });
  901. }
  902. }
  903. public static void Fmls_Se(ArmEmitterContext context) // Fused.
  904. {
  905. EmitScalarTernaryOpByElemF(context, (op1, op2, op3) =>
  906. {
  907. return context.Subtract(op1, context.Multiply(op2, op3));
  908. });
  909. }
  910. public static void Fmls_V(ArmEmitterContext context) // Fused.
  911. {
  912. if (Optimizations.FastFP && Optimizations.UseSse2)
  913. {
  914. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  915. Operand d = GetVec(op.Rd);
  916. Operand n = GetVec(op.Rn);
  917. Operand m = GetVec(op.Rm);
  918. int sizeF = op.Size & 1;
  919. if (sizeF == 0)
  920. {
  921. Operand res = context.AddIntrinsic(Intrinsic.X86Mulps, n, m);
  922. res = context.AddIntrinsic(Intrinsic.X86Subps, d, res);
  923. if (op.RegisterSize == RegisterSize.Simd64)
  924. {
  925. res = context.VectorZeroUpper64(res);
  926. }
  927. context.Copy(d, res);
  928. }
  929. else /* if (sizeF == 1) */
  930. {
  931. Operand res = context.AddIntrinsic(Intrinsic.X86Mulpd, n, m);
  932. res = context.AddIntrinsic(Intrinsic.X86Subpd, d, res);
  933. context.Copy(d, res);
  934. }
  935. }
  936. else
  937. {
  938. EmitVectorTernaryOpF(context, (op1, op2, op3) =>
  939. {
  940. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulSub), op1, op2, op3);
  941. });
  942. }
  943. }
  944. public static void Fmls_Ve(ArmEmitterContext context) // Fused.
  945. {
  946. if (Optimizations.FastFP && Optimizations.UseSse2)
  947. {
  948. OpCodeSimdRegElemF op = (OpCodeSimdRegElemF)context.CurrOp;
  949. Operand d = GetVec(op.Rd);
  950. Operand n = GetVec(op.Rn);
  951. Operand m = GetVec(op.Rm);
  952. int sizeF = op.Size & 1;
  953. if (sizeF == 0)
  954. {
  955. int shuffleMask = op.Index | op.Index << 2 | op.Index << 4 | op.Index << 6;
  956. Operand res = context.AddIntrinsic(Intrinsic.X86Shufps, m, m, Const(shuffleMask));
  957. res = context.AddIntrinsic(Intrinsic.X86Mulps, n, res);
  958. res = context.AddIntrinsic(Intrinsic.X86Subps, d, res);
  959. if (op.RegisterSize == RegisterSize.Simd64)
  960. {
  961. res = context.VectorZeroUpper64(res);
  962. }
  963. context.Copy(d, res);
  964. }
  965. else /* if (sizeF == 1) */
  966. {
  967. int shuffleMask = op.Index | op.Index << 1;
  968. Operand res = context.AddIntrinsic(Intrinsic.X86Shufpd, m, m, Const(shuffleMask));
  969. res = context.AddIntrinsic(Intrinsic.X86Mulpd, n, res);
  970. res = context.AddIntrinsic(Intrinsic.X86Subpd, d, res);
  971. context.Copy(d, res);
  972. }
  973. }
  974. else
  975. {
  976. EmitVectorTernaryOpByElemF(context, (op1, op2, op3) =>
  977. {
  978. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulSub), op1, op2, op3);
  979. });
  980. }
  981. }
  982. public static void Fmsub_S(ArmEmitterContext context) // Fused.
  983. {
  984. if (Optimizations.FastFP && Optimizations.UseSse2)
  985. {
  986. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  987. Operand d = GetVec(op.Rd);
  988. Operand a = GetVec(op.Ra);
  989. Operand n = GetVec(op.Rn);
  990. Operand m = GetVec(op.Rm);
  991. if (op.Size == 0)
  992. {
  993. Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, n, m);
  994. res = context.AddIntrinsic(Intrinsic.X86Subss, a, res);
  995. context.Copy(d, context.VectorZeroUpper96(res));
  996. }
  997. else /* if (op.Size == 1) */
  998. {
  999. Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, n, m);
  1000. res = context.AddIntrinsic(Intrinsic.X86Subsd, a, res);
  1001. context.Copy(d, context.VectorZeroUpper64(res));
  1002. }
  1003. }
  1004. else
  1005. {
  1006. EmitScalarTernaryRaOpF(context, (op1, op2, op3) =>
  1007. {
  1008. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulSub), op1, op2, op3);
  1009. });
  1010. }
  1011. }
  1012. public static void Fmul_S(ArmEmitterContext context)
  1013. {
  1014. if (Optimizations.FastFP && Optimizations.UseSse2)
  1015. {
  1016. EmitScalarBinaryOpF(context, Intrinsic.X86Mulss, Intrinsic.X86Mulsd);
  1017. }
  1018. else if (Optimizations.FastFP)
  1019. {
  1020. EmitScalarBinaryOpF(context, (op1, op2) => context.Multiply(op1, op2));
  1021. }
  1022. else
  1023. {
  1024. EmitScalarBinaryOpF(context, (op1, op2) =>
  1025. {
  1026. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMul), op1, op2);
  1027. });
  1028. }
  1029. }
  1030. public static void Fmul_Se(ArmEmitterContext context)
  1031. {
  1032. EmitScalarBinaryOpByElemF(context, (op1, op2) => context.Multiply(op1, op2));
  1033. }
  1034. public static void Fmul_V(ArmEmitterContext context)
  1035. {
  1036. if (Optimizations.FastFP && Optimizations.UseSse2)
  1037. {
  1038. EmitVectorBinaryOpF(context, Intrinsic.X86Mulps, Intrinsic.X86Mulpd);
  1039. }
  1040. else if (Optimizations.FastFP)
  1041. {
  1042. EmitVectorBinaryOpF(context, (op1, op2) => context.Multiply(op1, op2));
  1043. }
  1044. else
  1045. {
  1046. EmitVectorBinaryOpF(context, (op1, op2) =>
  1047. {
  1048. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMul), op1, op2);
  1049. });
  1050. }
  1051. }
  1052. public static void Fmul_Ve(ArmEmitterContext context)
  1053. {
  1054. if (Optimizations.FastFP && Optimizations.UseSse2)
  1055. {
  1056. OpCodeSimdRegElemF op = (OpCodeSimdRegElemF)context.CurrOp;
  1057. Operand n = GetVec(op.Rn);
  1058. Operand m = GetVec(op.Rm);
  1059. int sizeF = op.Size & 1;
  1060. if (sizeF == 0)
  1061. {
  1062. int shuffleMask = op.Index | op.Index << 2 | op.Index << 4 | op.Index << 6;
  1063. Operand res = context.AddIntrinsic(Intrinsic.X86Shufps, m, m, Const(shuffleMask));
  1064. res = context.AddIntrinsic(Intrinsic.X86Mulps, n, res);
  1065. if (op.RegisterSize == RegisterSize.Simd64)
  1066. {
  1067. res = context.VectorZeroUpper64(res);
  1068. }
  1069. context.Copy(GetVec(op.Rd), res);
  1070. }
  1071. else /* if (sizeF == 1) */
  1072. {
  1073. int shuffleMask = op.Index | op.Index << 1;
  1074. Operand res = context.AddIntrinsic(Intrinsic.X86Shufpd, m, m, Const(shuffleMask));
  1075. res = context.AddIntrinsic(Intrinsic.X86Mulpd, n, res);
  1076. context.Copy(GetVec(op.Rd), res);
  1077. }
  1078. }
  1079. else if (Optimizations.FastFP)
  1080. {
  1081. EmitVectorBinaryOpByElemF(context, (op1, op2) => context.Multiply(op1, op2));
  1082. }
  1083. else
  1084. {
  1085. EmitVectorBinaryOpByElemF(context, (op1, op2) =>
  1086. {
  1087. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMul), op1, op2);
  1088. });
  1089. }
  1090. }
  1091. public static void Fmulx_S(ArmEmitterContext context)
  1092. {
  1093. EmitScalarBinaryOpF(context, (op1, op2) =>
  1094. {
  1095. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulX), op1, op2);
  1096. });
  1097. }
  1098. public static void Fmulx_Se(ArmEmitterContext context)
  1099. {
  1100. EmitScalarBinaryOpByElemF(context, (op1, op2) =>
  1101. {
  1102. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulX), op1, op2);
  1103. });
  1104. }
  1105. public static void Fmulx_V(ArmEmitterContext context)
  1106. {
  1107. EmitVectorBinaryOpF(context, (op1, op2) =>
  1108. {
  1109. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulX), op1, op2);
  1110. });
  1111. }
  1112. public static void Fmulx_Ve(ArmEmitterContext context)
  1113. {
  1114. EmitVectorBinaryOpByElemF(context, (op1, op2) =>
  1115. {
  1116. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulX), op1, op2);
  1117. });
  1118. }
  1119. public static void Fneg_S(ArmEmitterContext context)
  1120. {
  1121. if (Optimizations.UseSse2)
  1122. {
  1123. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1124. if (op.Size == 0)
  1125. {
  1126. Operand mask = X86GetScalar(context, -0f);
  1127. Operand res = context.AddIntrinsic(Intrinsic.X86Xorps, mask, GetVec(op.Rn));
  1128. context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
  1129. }
  1130. else /* if (op.Size == 1) */
  1131. {
  1132. Operand mask = X86GetScalar(context, -0d);
  1133. Operand res = context.AddIntrinsic(Intrinsic.X86Xorpd, mask, GetVec(op.Rn));
  1134. context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
  1135. }
  1136. }
  1137. else
  1138. {
  1139. EmitScalarUnaryOpF(context, (op1) => context.Negate(op1));
  1140. }
  1141. }
  1142. public static void Fneg_V(ArmEmitterContext context)
  1143. {
  1144. if (Optimizations.UseSse2)
  1145. {
  1146. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1147. int sizeF = op.Size & 1;
  1148. if (sizeF == 0)
  1149. {
  1150. Operand mask = X86GetAllElements(context, -0f);
  1151. Operand res = context.AddIntrinsic(Intrinsic.X86Xorps, mask, GetVec(op.Rn));
  1152. if (op.RegisterSize == RegisterSize.Simd64)
  1153. {
  1154. res = context.VectorZeroUpper64(res);
  1155. }
  1156. context.Copy(GetVec(op.Rd), res);
  1157. }
  1158. else /* if (sizeF == 1) */
  1159. {
  1160. Operand mask = X86GetAllElements(context, -0d);
  1161. Operand res = context.AddIntrinsic(Intrinsic.X86Xorpd, mask, GetVec(op.Rn));
  1162. context.Copy(GetVec(op.Rd), res);
  1163. }
  1164. }
  1165. else
  1166. {
  1167. EmitVectorUnaryOpF(context, (op1) => context.Negate(op1));
  1168. }
  1169. }
  1170. public static void Fnmadd_S(ArmEmitterContext context) // Fused.
  1171. {
  1172. if (Optimizations.FastFP && Optimizations.UseSse2)
  1173. {
  1174. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1175. Operand d = GetVec(op.Rd);
  1176. Operand a = GetVec(op.Ra);
  1177. Operand n = GetVec(op.Rn);
  1178. Operand m = GetVec(op.Rm);
  1179. if (op.Size == 0)
  1180. {
  1181. Operand mask = X86GetScalar(context, -0f);
  1182. Operand aNeg = context.AddIntrinsic(Intrinsic.X86Xorps, mask, a);
  1183. Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, n, m);
  1184. res = context.AddIntrinsic(Intrinsic.X86Subss, aNeg, res);
  1185. context.Copy(d, context.VectorZeroUpper96(res));
  1186. }
  1187. else /* if (op.Size == 1) */
  1188. {
  1189. Operand mask = X86GetScalar(context, -0d);
  1190. Operand aNeg = context.AddIntrinsic(Intrinsic.X86Xorpd, mask, a);
  1191. Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, n, m);
  1192. res = context.AddIntrinsic(Intrinsic.X86Subsd, aNeg, res);
  1193. context.Copy(d, context.VectorZeroUpper64(res));
  1194. }
  1195. }
  1196. else
  1197. {
  1198. EmitScalarTernaryRaOpF(context, (op1, op2, op3) =>
  1199. {
  1200. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPNegMulAdd), op1, op2, op3);
  1201. });
  1202. }
  1203. }
  1204. public static void Fnmsub_S(ArmEmitterContext context) // Fused.
  1205. {
  1206. if (Optimizations.FastFP && Optimizations.UseSse2)
  1207. {
  1208. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1209. Operand d = GetVec(op.Rd);
  1210. Operand a = GetVec(op.Ra);
  1211. Operand n = GetVec(op.Rn);
  1212. Operand m = GetVec(op.Rm);
  1213. if (op.Size == 0)
  1214. {
  1215. Operand mask = X86GetScalar(context, -0f);
  1216. Operand aNeg = context.AddIntrinsic(Intrinsic.X86Xorps, mask, a);
  1217. Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, n, m);
  1218. res = context.AddIntrinsic(Intrinsic.X86Addss, aNeg, res);
  1219. context.Copy(d, context.VectorZeroUpper96(res));
  1220. }
  1221. else /* if (op.Size == 1) */
  1222. {
  1223. Operand mask = X86GetScalar(context, -0d);
  1224. Operand aNeg = context.AddIntrinsic(Intrinsic.X86Xorpd, mask, a);
  1225. Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, n, m);
  1226. res = context.AddIntrinsic(Intrinsic.X86Addsd, aNeg, res);
  1227. context.Copy(d, context.VectorZeroUpper64(res));
  1228. }
  1229. }
  1230. else
  1231. {
  1232. EmitScalarTernaryRaOpF(context, (op1, op2, op3) =>
  1233. {
  1234. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPNegMulSub), op1, op2, op3);
  1235. });
  1236. }
  1237. }
  1238. public static void Fnmul_S(ArmEmitterContext context)
  1239. {
  1240. EmitScalarBinaryOpF(context, (op1, op2) => context.Negate(context.Multiply(op1, op2)));
  1241. }
  1242. public static void Frecpe_S(ArmEmitterContext context)
  1243. {
  1244. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1245. int sizeF = op.Size & 1;
  1246. if (Optimizations.FastFP && Optimizations.UseSse41 && sizeF == 0)
  1247. {
  1248. Operand res = EmitSse41FP32RoundExp8(context, context.AddIntrinsic(Intrinsic.X86Rcpss, GetVec(op.Rn)), scalar: true);
  1249. context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
  1250. }
  1251. else
  1252. {
  1253. EmitScalarUnaryOpF(context, (op1) =>
  1254. {
  1255. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPRecipEstimate), op1);
  1256. });
  1257. }
  1258. }
  1259. public static void Frecpe_V(ArmEmitterContext context)
  1260. {
  1261. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1262. int sizeF = op.Size & 1;
  1263. if (Optimizations.FastFP && Optimizations.UseSse41 && sizeF == 0)
  1264. {
  1265. Operand res = EmitSse41FP32RoundExp8(context, context.AddIntrinsic(Intrinsic.X86Rcpps, GetVec(op.Rn)), scalar: false);
  1266. if (op.RegisterSize == RegisterSize.Simd64)
  1267. {
  1268. res = context.VectorZeroUpper64(res);
  1269. }
  1270. context.Copy(GetVec(op.Rd), res);
  1271. }
  1272. else
  1273. {
  1274. EmitVectorUnaryOpF(context, (op1) =>
  1275. {
  1276. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPRecipEstimate), op1);
  1277. });
  1278. }
  1279. }
  1280. public static void Frecps_S(ArmEmitterContext context) // Fused.
  1281. {
  1282. if (Optimizations.FastFP && Optimizations.UseSse2)
  1283. {
  1284. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1285. int sizeF = op.Size & 1;
  1286. if (sizeF == 0)
  1287. {
  1288. Operand mask = X86GetScalar(context, 2f);
  1289. Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, GetVec(op.Rn), GetVec(op.Rm));
  1290. res = context.AddIntrinsic(Intrinsic.X86Subss, mask, res);
  1291. context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
  1292. }
  1293. else /* if (sizeF == 1) */
  1294. {
  1295. Operand mask = X86GetScalar(context, 2d);
  1296. Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, GetVec(op.Rn), GetVec(op.Rm));
  1297. res = context.AddIntrinsic(Intrinsic.X86Subsd, mask, res);
  1298. context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
  1299. }
  1300. }
  1301. else
  1302. {
  1303. EmitScalarBinaryOpF(context, (op1, op2) =>
  1304. {
  1305. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPRecipStepFused), op1, op2);
  1306. });
  1307. }
  1308. }
  1309. public static void Frecps_V(ArmEmitterContext context) // Fused.
  1310. {
  1311. if (Optimizations.FastFP && Optimizations.UseSse2)
  1312. {
  1313. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1314. int sizeF = op.Size & 1;
  1315. if (sizeF == 0)
  1316. {
  1317. Operand mask = X86GetAllElements(context, 2f);
  1318. Operand res = context.AddIntrinsic(Intrinsic.X86Mulps, GetVec(op.Rn), GetVec(op.Rm));
  1319. res = context.AddIntrinsic(Intrinsic.X86Subps, mask, res);
  1320. if (op.RegisterSize == RegisterSize.Simd64)
  1321. {
  1322. res = context.VectorZeroUpper64(res);
  1323. }
  1324. context.Copy(GetVec(op.Rd), res);
  1325. }
  1326. else /* if (sizeF == 1) */
  1327. {
  1328. Operand mask = X86GetAllElements(context, 2d);
  1329. Operand res = context.AddIntrinsic(Intrinsic.X86Mulpd, GetVec(op.Rn), GetVec(op.Rm));
  1330. res = context.AddIntrinsic(Intrinsic.X86Subpd, mask, res);
  1331. context.Copy(GetVec(op.Rd), res);
  1332. }
  1333. }
  1334. else
  1335. {
  1336. EmitVectorBinaryOpF(context, (op1, op2) =>
  1337. {
  1338. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPRecipStepFused), op1, op2);
  1339. });
  1340. }
  1341. }
  1342. public static void Frecpx_S(ArmEmitterContext context)
  1343. {
  1344. EmitScalarUnaryOpF(context, (op1) =>
  1345. {
  1346. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPRecpX), op1);
  1347. });
  1348. }
  1349. public static void Frinta_S(ArmEmitterContext context)
  1350. {
  1351. EmitScalarUnaryOpF(context, (op1) =>
  1352. {
  1353. return EmitRoundMathCall(context, MidpointRounding.AwayFromZero, op1);
  1354. });
  1355. }
  1356. public static void Frinta_V(ArmEmitterContext context)
  1357. {
  1358. EmitVectorUnaryOpF(context, (op1) =>
  1359. {
  1360. return EmitRoundMathCall(context, MidpointRounding.AwayFromZero, op1);
  1361. });
  1362. }
  1363. public static void Frinti_S(ArmEmitterContext context)
  1364. {
  1365. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1366. EmitScalarUnaryOpF(context, (op1) =>
  1367. {
  1368. if (op.Size == 0)
  1369. {
  1370. return context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.RoundF)), op1);
  1371. }
  1372. else /* if (op.Size == 1) */
  1373. {
  1374. return context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.Round)), op1);
  1375. }
  1376. });
  1377. }
  1378. public static void Frinti_V(ArmEmitterContext context)
  1379. {
  1380. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1381. int sizeF = op.Size & 1;
  1382. EmitVectorUnaryOpF(context, (op1) =>
  1383. {
  1384. if (sizeF == 0)
  1385. {
  1386. return context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.RoundF)), op1);
  1387. }
  1388. else /* if (sizeF == 1) */
  1389. {
  1390. return context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.Round)), op1);
  1391. }
  1392. });
  1393. }
  1394. public static void Frintm_S(ArmEmitterContext context)
  1395. {
  1396. if (Optimizations.UseSse41)
  1397. {
  1398. EmitSse41ScalarRoundOpF(context, FPRoundingMode.TowardsMinusInfinity);
  1399. }
  1400. else
  1401. {
  1402. EmitScalarUnaryOpF(context, (op1) =>
  1403. {
  1404. return EmitUnaryMathCall(context, nameof(Math.Floor), op1);
  1405. });
  1406. }
  1407. }
  1408. public static void Frintm_V(ArmEmitterContext context)
  1409. {
  1410. if (Optimizations.UseSse41)
  1411. {
  1412. EmitSse41VectorRoundOpF(context, FPRoundingMode.TowardsMinusInfinity);
  1413. }
  1414. else
  1415. {
  1416. EmitVectorUnaryOpF(context, (op1) =>
  1417. {
  1418. return EmitUnaryMathCall(context, nameof(Math.Floor), op1);
  1419. });
  1420. }
  1421. }
  1422. public static void Frintn_S(ArmEmitterContext context)
  1423. {
  1424. if (Optimizations.UseSse41)
  1425. {
  1426. EmitSse41ScalarRoundOpF(context, FPRoundingMode.ToNearest);
  1427. }
  1428. else
  1429. {
  1430. EmitScalarUnaryOpF(context, (op1) =>
  1431. {
  1432. return EmitRoundMathCall(context, MidpointRounding.ToEven, op1);
  1433. });
  1434. }
  1435. }
  1436. public static void Frintn_V(ArmEmitterContext context)
  1437. {
  1438. if (Optimizations.UseSse41)
  1439. {
  1440. EmitSse41VectorRoundOpF(context, FPRoundingMode.ToNearest);
  1441. }
  1442. else
  1443. {
  1444. EmitVectorUnaryOpF(context, (op1) =>
  1445. {
  1446. return EmitRoundMathCall(context, MidpointRounding.ToEven, op1);
  1447. });
  1448. }
  1449. }
  1450. public static void Frintp_S(ArmEmitterContext context)
  1451. {
  1452. if (Optimizations.UseSse41)
  1453. {
  1454. EmitSse41ScalarRoundOpF(context, FPRoundingMode.TowardsPlusInfinity);
  1455. }
  1456. else
  1457. {
  1458. EmitScalarUnaryOpF(context, (op1) =>
  1459. {
  1460. return EmitUnaryMathCall(context, nameof(Math.Ceiling), op1);
  1461. });
  1462. }
  1463. }
  1464. public static void Frintp_V(ArmEmitterContext context)
  1465. {
  1466. if (Optimizations.UseSse41)
  1467. {
  1468. EmitSse41VectorRoundOpF(context, FPRoundingMode.TowardsPlusInfinity);
  1469. }
  1470. else
  1471. {
  1472. EmitVectorUnaryOpF(context, (op1) =>
  1473. {
  1474. return EmitUnaryMathCall(context, nameof(Math.Ceiling), op1);
  1475. });
  1476. }
  1477. }
  1478. public static void Frintx_S(ArmEmitterContext context)
  1479. {
  1480. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1481. EmitScalarUnaryOpF(context, (op1) =>
  1482. {
  1483. if (op.Size == 0)
  1484. {
  1485. return context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.RoundF)), op1);
  1486. }
  1487. else /* if (op.Size == 1) */
  1488. {
  1489. return context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.Round)), op1);
  1490. }
  1491. });
  1492. }
  1493. public static void Frintx_V(ArmEmitterContext context)
  1494. {
  1495. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1496. int sizeF = op.Size & 1;
  1497. EmitVectorUnaryOpF(context, (op1) =>
  1498. {
  1499. if (sizeF == 0)
  1500. {
  1501. return context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.RoundF)), op1);
  1502. }
  1503. else /* if (sizeF == 1) */
  1504. {
  1505. return context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.Round)), op1);
  1506. }
  1507. });
  1508. }
  1509. public static void Frintz_S(ArmEmitterContext context)
  1510. {
  1511. if (Optimizations.UseSse41)
  1512. {
  1513. EmitSse41ScalarRoundOpF(context, FPRoundingMode.TowardsZero);
  1514. }
  1515. else
  1516. {
  1517. EmitScalarUnaryOpF(context, (op1) =>
  1518. {
  1519. return EmitUnaryMathCall(context, nameof(Math.Truncate), op1);
  1520. });
  1521. }
  1522. }
  1523. public static void Frintz_V(ArmEmitterContext context)
  1524. {
  1525. if (Optimizations.UseSse41)
  1526. {
  1527. EmitSse41VectorRoundOpF(context, FPRoundingMode.TowardsZero);
  1528. }
  1529. else
  1530. {
  1531. EmitVectorUnaryOpF(context, (op1) =>
  1532. {
  1533. return EmitUnaryMathCall(context, nameof(Math.Truncate), op1);
  1534. });
  1535. }
  1536. }
  1537. public static void Frsqrte_S(ArmEmitterContext context)
  1538. {
  1539. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1540. int sizeF = op.Size & 1;
  1541. if (Optimizations.FastFP && Optimizations.UseSse41 && sizeF == 0)
  1542. {
  1543. Operand res = EmitSse41FP32RoundExp8(context, context.AddIntrinsic(Intrinsic.X86Rsqrtss, GetVec(op.Rn)), scalar: true);
  1544. context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
  1545. }
  1546. else
  1547. {
  1548. EmitScalarUnaryOpF(context, (op1) =>
  1549. {
  1550. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPRSqrtEstimate), op1);
  1551. });
  1552. }
  1553. }
  1554. public static void Frsqrte_V(ArmEmitterContext context)
  1555. {
  1556. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1557. int sizeF = op.Size & 1;
  1558. if (Optimizations.FastFP && Optimizations.UseSse41 && sizeF == 0)
  1559. {
  1560. Operand res = EmitSse41FP32RoundExp8(context, context.AddIntrinsic(Intrinsic.X86Rsqrtps, GetVec(op.Rn)), scalar: false);
  1561. if (op.RegisterSize == RegisterSize.Simd64)
  1562. {
  1563. res = context.VectorZeroUpper64(res);
  1564. }
  1565. context.Copy(GetVec(op.Rd), res);
  1566. }
  1567. else
  1568. {
  1569. EmitVectorUnaryOpF(context, (op1) =>
  1570. {
  1571. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPRSqrtEstimate), op1);
  1572. });
  1573. }
  1574. }
  1575. public static void Frsqrts_S(ArmEmitterContext context) // Fused.
  1576. {
  1577. if (Optimizations.FastFP && Optimizations.UseSse2)
  1578. {
  1579. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1580. int sizeF = op.Size & 1;
  1581. if (sizeF == 0)
  1582. {
  1583. Operand maskHalf = X86GetScalar(context, 0.5f);
  1584. Operand maskThree = X86GetScalar(context, 3f);
  1585. Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, GetVec(op.Rn), GetVec(op.Rm));
  1586. res = context.AddIntrinsic(Intrinsic.X86Subss, maskThree, res);
  1587. res = context.AddIntrinsic(Intrinsic.X86Mulss, maskHalf, res);
  1588. context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
  1589. }
  1590. else /* if (sizeF == 1) */
  1591. {
  1592. Operand maskHalf = X86GetScalar(context, 0.5d);
  1593. Operand maskThree = X86GetScalar(context, 3d);
  1594. Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, GetVec(op.Rn), GetVec(op.Rm));
  1595. res = context.AddIntrinsic(Intrinsic.X86Subsd, maskThree, res);
  1596. res = context.AddIntrinsic(Intrinsic.X86Mulsd, maskHalf, res);
  1597. context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
  1598. }
  1599. }
  1600. else
  1601. {
  1602. EmitScalarBinaryOpF(context, (op1, op2) =>
  1603. {
  1604. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPRSqrtStepFused), op1, op2);
  1605. });
  1606. }
  1607. }
  1608. public static void Frsqrts_V(ArmEmitterContext context) // Fused.
  1609. {
  1610. if (Optimizations.FastFP && Optimizations.UseSse2)
  1611. {
  1612. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1613. int sizeF = op.Size & 1;
  1614. if (sizeF == 0)
  1615. {
  1616. Operand maskHalf = X86GetAllElements(context, 0.5f);
  1617. Operand maskThree = X86GetAllElements(context, 3f);
  1618. Operand res = context.AddIntrinsic(Intrinsic.X86Mulps, GetVec(op.Rn), GetVec(op.Rm));
  1619. res = context.AddIntrinsic(Intrinsic.X86Subps, maskThree, res);
  1620. res = context.AddIntrinsic(Intrinsic.X86Mulps, maskHalf, res);
  1621. if (op.RegisterSize == RegisterSize.Simd64)
  1622. {
  1623. res = context.VectorZeroUpper64(res);
  1624. }
  1625. context.Copy(GetVec(op.Rd), res);
  1626. }
  1627. else /* if (sizeF == 1) */
  1628. {
  1629. Operand maskHalf = X86GetAllElements(context, 0.5d);
  1630. Operand maskThree = X86GetAllElements(context, 3d);
  1631. Operand res = context.AddIntrinsic(Intrinsic.X86Mulpd, GetVec(op.Rn), GetVec(op.Rm));
  1632. res = context.AddIntrinsic(Intrinsic.X86Subpd, maskThree, res);
  1633. res = context.AddIntrinsic(Intrinsic.X86Mulpd, maskHalf, res);
  1634. context.Copy(GetVec(op.Rd), res);
  1635. }
  1636. }
  1637. else
  1638. {
  1639. EmitVectorBinaryOpF(context, (op1, op2) =>
  1640. {
  1641. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPRSqrtStepFused), op1, op2);
  1642. });
  1643. }
  1644. }
  1645. public static void Fsqrt_S(ArmEmitterContext context)
  1646. {
  1647. if (Optimizations.FastFP && Optimizations.UseSse2)
  1648. {
  1649. EmitScalarUnaryOpF(context, Intrinsic.X86Sqrtss, Intrinsic.X86Sqrtsd);
  1650. }
  1651. else
  1652. {
  1653. EmitScalarUnaryOpF(context, (op1) =>
  1654. {
  1655. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPSqrt), op1);
  1656. });
  1657. }
  1658. }
  1659. public static void Fsqrt_V(ArmEmitterContext context)
  1660. {
  1661. if (Optimizations.FastFP && Optimizations.UseSse2)
  1662. {
  1663. EmitVectorUnaryOpF(context, Intrinsic.X86Sqrtps, Intrinsic.X86Sqrtpd);
  1664. }
  1665. else
  1666. {
  1667. EmitVectorUnaryOpF(context, (op1) =>
  1668. {
  1669. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPSqrt), op1);
  1670. });
  1671. }
  1672. }
  1673. public static void Fsub_S(ArmEmitterContext context)
  1674. {
  1675. if (Optimizations.FastFP && Optimizations.UseSse2)
  1676. {
  1677. EmitScalarBinaryOpF(context, Intrinsic.X86Subss, Intrinsic.X86Subsd);
  1678. }
  1679. else if (Optimizations.FastFP)
  1680. {
  1681. EmitScalarBinaryOpF(context, (op1, op2) => context.Subtract(op1, op2));
  1682. }
  1683. else
  1684. {
  1685. EmitScalarBinaryOpF(context, (op1, op2) =>
  1686. {
  1687. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPSub), op1, op2);
  1688. });
  1689. }
  1690. }
  1691. public static void Fsub_V(ArmEmitterContext context)
  1692. {
  1693. if (Optimizations.FastFP && Optimizations.UseSse2)
  1694. {
  1695. EmitVectorBinaryOpF(context, Intrinsic.X86Subps, Intrinsic.X86Subpd);
  1696. }
  1697. else if (Optimizations.FastFP)
  1698. {
  1699. EmitVectorBinaryOpF(context, (op1, op2) => context.Subtract(op1, op2));
  1700. }
  1701. else
  1702. {
  1703. EmitVectorBinaryOpF(context, (op1, op2) =>
  1704. {
  1705. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPSub), op1, op2);
  1706. });
  1707. }
  1708. }
  1709. public static void Mla_V(ArmEmitterContext context)
  1710. {
  1711. if (Optimizations.UseSse41)
  1712. {
  1713. EmitSse41VectorMul_AddSub(context, AddSub.Add);
  1714. }
  1715. else
  1716. {
  1717. EmitVectorTernaryOpZx(context, (op1, op2, op3) =>
  1718. {
  1719. return context.Add(op1, context.Multiply(op2, op3));
  1720. });
  1721. }
  1722. }
  1723. public static void Mla_Ve(ArmEmitterContext context)
  1724. {
  1725. EmitVectorTernaryOpByElemZx(context, (op1, op2, op3) =>
  1726. {
  1727. return context.Add(op1, context.Multiply(op2, op3));
  1728. });
  1729. }
  1730. public static void Mls_V(ArmEmitterContext context)
  1731. {
  1732. if (Optimizations.UseSse41)
  1733. {
  1734. EmitSse41VectorMul_AddSub(context, AddSub.Subtract);
  1735. }
  1736. else
  1737. {
  1738. EmitVectorTernaryOpZx(context, (op1, op2, op3) =>
  1739. {
  1740. return context.Subtract(op1, context.Multiply(op2, op3));
  1741. });
  1742. }
  1743. }
  1744. public static void Mls_Ve(ArmEmitterContext context)
  1745. {
  1746. EmitVectorTernaryOpByElemZx(context, (op1, op2, op3) =>
  1747. {
  1748. return context.Subtract(op1, context.Multiply(op2, op3));
  1749. });
  1750. }
  1751. public static void Mul_V(ArmEmitterContext context)
  1752. {
  1753. if (Optimizations.UseSse41)
  1754. {
  1755. EmitSse41VectorMul_AddSub(context, AddSub.None);
  1756. }
  1757. else
  1758. {
  1759. EmitVectorBinaryOpZx(context, (op1, op2) => context.Multiply(op1, op2));
  1760. }
  1761. }
  1762. public static void Mul_Ve(ArmEmitterContext context)
  1763. {
  1764. EmitVectorBinaryOpByElemZx(context, (op1, op2) => context.Multiply(op1, op2));
  1765. }
  1766. public static void Neg_S(ArmEmitterContext context)
  1767. {
  1768. EmitScalarUnaryOpSx(context, (op1) => context.Negate(op1));
  1769. }
  1770. public static void Neg_V(ArmEmitterContext context)
  1771. {
  1772. if (Optimizations.UseSse2)
  1773. {
  1774. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1775. Intrinsic subInst = X86PsubInstruction[op.Size];
  1776. Operand res = context.AddIntrinsic(subInst, context.VectorZero(), GetVec(op.Rn));
  1777. if (op.RegisterSize == RegisterSize.Simd64)
  1778. {
  1779. res = context.VectorZeroUpper64(res);
  1780. }
  1781. context.Copy(GetVec(op.Rd), res);
  1782. }
  1783. else
  1784. {
  1785. EmitVectorUnaryOpSx(context, (op1) => context.Negate(op1));
  1786. }
  1787. }
  1788. public static void Pmull_V(ArmEmitterContext context)
  1789. {
  1790. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1791. if (Optimizations.UsePclmulqdq && op.Size == 3)
  1792. {
  1793. Operand n = GetVec(op.Rn);
  1794. Operand m = GetVec(op.Rm);
  1795. int imm8 = op.RegisterSize == RegisterSize.Simd64 ? 0b0000_0000 : 0b0001_0001;
  1796. Operand res = context.AddIntrinsic(Intrinsic.X86Pclmulqdq, n, m, Const(imm8));
  1797. context.Copy(GetVec(op.Rd), res);
  1798. }
  1799. else if (Optimizations.UseSse41)
  1800. {
  1801. Operand n = GetVec(op.Rn);
  1802. Operand m = GetVec(op.Rm);
  1803. if (op.RegisterSize == RegisterSize.Simd64)
  1804. {
  1805. n = context.VectorZeroUpper64(n);
  1806. m = context.VectorZeroUpper64(m);
  1807. }
  1808. else /* if (op.RegisterSize == RegisterSize.Simd128) */
  1809. {
  1810. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  1811. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  1812. }
  1813. Operand res = context.VectorZero();
  1814. if (op.Size == 0)
  1815. {
  1816. n = context.AddIntrinsic(Intrinsic.X86Pmovzxbw, n);
  1817. m = context.AddIntrinsic(Intrinsic.X86Pmovzxbw, m);
  1818. for (int i = 0; i < 8; i++)
  1819. {
  1820. Operand mask = context.AddIntrinsic(Intrinsic.X86Psllw, n, Const(15 - i));
  1821. mask = context.AddIntrinsic(Intrinsic.X86Psraw, mask, Const(15));
  1822. Operand tmp = context.AddIntrinsic(Intrinsic.X86Psllw, m, Const(i));
  1823. tmp = context.AddIntrinsic(Intrinsic.X86Pand, tmp, mask);
  1824. res = context.AddIntrinsic(Intrinsic.X86Pxor, res, tmp);
  1825. }
  1826. }
  1827. else /* if (op.Size == 3) */
  1828. {
  1829. Operand zero = context.VectorZero();
  1830. for (int i = 0; i < 64; i++)
  1831. {
  1832. Operand mask = context.AddIntrinsic(Intrinsic.X86Movlhps, n, n);
  1833. mask = context.AddIntrinsic(Intrinsic.X86Psllq, mask, Const(63 - i));
  1834. mask = context.AddIntrinsic(Intrinsic.X86Psrlq, mask, Const(63));
  1835. mask = context.AddIntrinsic(Intrinsic.X86Psubq, zero, mask);
  1836. Operand tmp = EmitSse2Sll_128(context, m, i);
  1837. tmp = context.AddIntrinsic(Intrinsic.X86Pand, tmp, mask);
  1838. res = context.AddIntrinsic(Intrinsic.X86Pxor, res, tmp);
  1839. }
  1840. }
  1841. context.Copy(GetVec(op.Rd), res);
  1842. }
  1843. else
  1844. {
  1845. Operand n = GetVec(op.Rn);
  1846. Operand m = GetVec(op.Rm);
  1847. Operand res;
  1848. if (op.Size == 0)
  1849. {
  1850. res = context.VectorZero();
  1851. int part = op.RegisterSize == RegisterSize.Simd64 ? 0 : 8;
  1852. for (int index = 0; index < 8; index++)
  1853. {
  1854. Operand ne = context.VectorExtract8(n, part + index);
  1855. Operand me = context.VectorExtract8(m, part + index);
  1856. Operand de = EmitPolynomialMultiply(context, ne, me, 8);
  1857. res = EmitVectorInsert(context, res, de, index, 1);
  1858. }
  1859. }
  1860. else /* if (op.Size == 3) */
  1861. {
  1862. int part = op.RegisterSize == RegisterSize.Simd64 ? 0 : 1;
  1863. Operand ne = context.VectorExtract(OperandType.I64, n, part);
  1864. Operand me = context.VectorExtract(OperandType.I64, m, part);
  1865. res = context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.PolynomialMult64_128)), ne, me);
  1866. }
  1867. context.Copy(GetVec(op.Rd), res);
  1868. }
  1869. }
  1870. public static void Raddhn_V(ArmEmitterContext context)
  1871. {
  1872. EmitHighNarrow(context, (op1, op2) => context.Add(op1, op2), round: true);
  1873. }
  1874. public static void Rsubhn_V(ArmEmitterContext context)
  1875. {
  1876. EmitHighNarrow(context, (op1, op2) => context.Subtract(op1, op2), round: true);
  1877. }
  1878. public static void Saba_V(ArmEmitterContext context)
  1879. {
  1880. EmitVectorTernaryOpSx(context, (op1, op2, op3) =>
  1881. {
  1882. return context.Add(op1, EmitAbs(context, context.Subtract(op2, op3)));
  1883. });
  1884. }
  1885. public static void Sabal_V(ArmEmitterContext context)
  1886. {
  1887. EmitVectorWidenRnRmTernaryOpSx(context, (op1, op2, op3) =>
  1888. {
  1889. return context.Add(op1, EmitAbs(context, context.Subtract(op2, op3)));
  1890. });
  1891. }
  1892. public static void Sabd_V(ArmEmitterContext context)
  1893. {
  1894. if (Optimizations.UseSse41)
  1895. {
  1896. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1897. Operand n = GetVec(op.Rn);
  1898. Operand m = GetVec(op.Rm);
  1899. EmitSse41VectorSabdOp(context, op, n, m, isLong: false);
  1900. }
  1901. else
  1902. {
  1903. EmitVectorBinaryOpSx(context, (op1, op2) =>
  1904. {
  1905. return EmitAbs(context, context.Subtract(op1, op2));
  1906. });
  1907. }
  1908. }
  1909. public static void Sabdl_V(ArmEmitterContext context)
  1910. {
  1911. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1912. if (Optimizations.UseSse41 && op.Size < 2)
  1913. {
  1914. Operand n = GetVec(op.Rn);
  1915. Operand m = GetVec(op.Rm);
  1916. if (op.RegisterSize == RegisterSize.Simd128)
  1917. {
  1918. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  1919. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  1920. }
  1921. Intrinsic movInst = op.Size == 0
  1922. ? Intrinsic.X86Pmovsxbw
  1923. : Intrinsic.X86Pmovsxwd;
  1924. n = context.AddIntrinsic(movInst, n);
  1925. m = context.AddIntrinsic(movInst, m);
  1926. EmitSse41VectorSabdOp(context, op, n, m, isLong: true);
  1927. }
  1928. else
  1929. {
  1930. EmitVectorWidenRnRmBinaryOpSx(context, (op1, op2) =>
  1931. {
  1932. return EmitAbs(context, context.Subtract(op1, op2));
  1933. });
  1934. }
  1935. }
  1936. public static void Sadalp_V(ArmEmitterContext context)
  1937. {
  1938. EmitAddLongPairwise(context, signed: true, accumulate: true);
  1939. }
  1940. public static void Saddl_V(ArmEmitterContext context)
  1941. {
  1942. if (Optimizations.UseSse41)
  1943. {
  1944. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1945. Operand n = GetVec(op.Rn);
  1946. Operand m = GetVec(op.Rm);
  1947. if (op.RegisterSize == RegisterSize.Simd128)
  1948. {
  1949. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  1950. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  1951. }
  1952. Intrinsic movInst = X86PmovsxInstruction[op.Size];
  1953. n = context.AddIntrinsic(movInst, n);
  1954. m = context.AddIntrinsic(movInst, m);
  1955. Intrinsic addInst = X86PaddInstruction[op.Size + 1];
  1956. context.Copy(GetVec(op.Rd), context.AddIntrinsic(addInst, n, m));
  1957. }
  1958. else
  1959. {
  1960. EmitVectorWidenRnRmBinaryOpSx(context, (op1, op2) => context.Add(op1, op2));
  1961. }
  1962. }
  1963. public static void Saddlp_V(ArmEmitterContext context)
  1964. {
  1965. EmitAddLongPairwise(context, signed: true, accumulate: false);
  1966. }
  1967. public static void Saddlv_V(ArmEmitterContext context)
  1968. {
  1969. EmitVectorLongAcrossVectorOpSx(context, (op1, op2) => context.Add(op1, op2));
  1970. }
  1971. public static void Saddw_V(ArmEmitterContext context)
  1972. {
  1973. if (Optimizations.UseSse41)
  1974. {
  1975. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1976. Operand n = GetVec(op.Rn);
  1977. Operand m = GetVec(op.Rm);
  1978. if (op.RegisterSize == RegisterSize.Simd128)
  1979. {
  1980. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  1981. }
  1982. Intrinsic movInst = X86PmovsxInstruction[op.Size];
  1983. m = context.AddIntrinsic(movInst, m);
  1984. Intrinsic addInst = X86PaddInstruction[op.Size + 1];
  1985. context.Copy(GetVec(op.Rd), context.AddIntrinsic(addInst, n, m));
  1986. }
  1987. else
  1988. {
  1989. EmitVectorWidenRmBinaryOpSx(context, (op1, op2) => context.Add(op1, op2));
  1990. }
  1991. }
  1992. public static void Shadd_V(ArmEmitterContext context)
  1993. {
  1994. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1995. if (Optimizations.UseSse2 && op.Size > 0)
  1996. {
  1997. Operand n = GetVec(op.Rn);
  1998. Operand m = GetVec(op.Rm);
  1999. Operand res = context.AddIntrinsic(Intrinsic.X86Pand, n, m);
  2000. Operand res2 = context.AddIntrinsic(Intrinsic.X86Pxor, n, m);
  2001. Intrinsic shiftInst = op.Size == 1 ? Intrinsic.X86Psraw : Intrinsic.X86Psrad;
  2002. res2 = context.AddIntrinsic(shiftInst, res2, Const(1));
  2003. Intrinsic addInst = X86PaddInstruction[op.Size];
  2004. res = context.AddIntrinsic(addInst, res, res2);
  2005. if (op.RegisterSize == RegisterSize.Simd64)
  2006. {
  2007. res = context.VectorZeroUpper64(res);
  2008. }
  2009. context.Copy(GetVec(op.Rd), res);
  2010. }
  2011. else
  2012. {
  2013. EmitVectorBinaryOpSx(context, (op1, op2) =>
  2014. {
  2015. return context.ShiftRightSI(context.Add(op1, op2), Const(1));
  2016. });
  2017. }
  2018. }
  2019. public static void Shsub_V(ArmEmitterContext context)
  2020. {
  2021. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2022. if (Optimizations.UseSse2 && op.Size < 2)
  2023. {
  2024. Operand n = GetVec(op.Rn);
  2025. Operand m = GetVec(op.Rm);
  2026. Operand mask = X86GetAllElements(context, (int)(op.Size == 0 ? 0x80808080u : 0x80008000u));
  2027. Intrinsic addInst = X86PaddInstruction[op.Size];
  2028. Operand nPlusMask = context.AddIntrinsic(addInst, n, mask);
  2029. Operand mPlusMask = context.AddIntrinsic(addInst, m, mask);
  2030. Intrinsic avgInst = op.Size == 0 ? Intrinsic.X86Pavgb : Intrinsic.X86Pavgw;
  2031. Operand res = context.AddIntrinsic(avgInst, nPlusMask, mPlusMask);
  2032. Intrinsic subInst = X86PsubInstruction[op.Size];
  2033. res = context.AddIntrinsic(subInst, nPlusMask, res);
  2034. if (op.RegisterSize == RegisterSize.Simd64)
  2035. {
  2036. res = context.VectorZeroUpper64(res);
  2037. }
  2038. context.Copy(GetVec(op.Rd), res);
  2039. }
  2040. else
  2041. {
  2042. EmitVectorBinaryOpSx(context, (op1, op2) =>
  2043. {
  2044. return context.ShiftRightSI(context.Subtract(op1, op2), Const(1));
  2045. });
  2046. }
  2047. }
  2048. public static void Smax_V(ArmEmitterContext context)
  2049. {
  2050. if (Optimizations.UseSse41)
  2051. {
  2052. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2053. Operand n = GetVec(op.Rn);
  2054. Operand m = GetVec(op.Rm);
  2055. Intrinsic maxInst = X86PmaxsInstruction[op.Size];
  2056. Operand res = context.AddIntrinsic(maxInst, n, m);
  2057. if (op.RegisterSize == RegisterSize.Simd64)
  2058. {
  2059. res = context.VectorZeroUpper64(res);
  2060. }
  2061. context.Copy(GetVec(op.Rd), res);
  2062. }
  2063. else
  2064. {
  2065. EmitVectorBinaryOpSx(context, (op1, op2) => EmitMax64Op(context, op1, op2, signed: true));
  2066. }
  2067. }
  2068. public static void Smaxp_V(ArmEmitterContext context)
  2069. {
  2070. if (Optimizations.UseSsse3)
  2071. {
  2072. EmitSsse3VectorPairwiseOp(context, X86PmaxsInstruction);
  2073. }
  2074. else
  2075. {
  2076. EmitVectorPairwiseOpSx(context, (op1, op2) => EmitMax64Op(context, op1, op2, signed: true));
  2077. }
  2078. }
  2079. public static void Smaxv_V(ArmEmitterContext context)
  2080. {
  2081. EmitVectorAcrossVectorOpSx(context, (op1, op2) => EmitMax64Op(context, op1, op2, signed: true));
  2082. }
  2083. public static void Smin_V(ArmEmitterContext context)
  2084. {
  2085. if (Optimizations.UseSse41)
  2086. {
  2087. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2088. Operand n = GetVec(op.Rn);
  2089. Operand m = GetVec(op.Rm);
  2090. Intrinsic minInst = X86PminsInstruction[op.Size];
  2091. Operand res = context.AddIntrinsic(minInst, n, m);
  2092. if (op.RegisterSize == RegisterSize.Simd64)
  2093. {
  2094. res = context.VectorZeroUpper64(res);
  2095. }
  2096. context.Copy(GetVec(op.Rd), res);
  2097. }
  2098. else
  2099. {
  2100. EmitVectorBinaryOpSx(context, (op1, op2) => EmitMin64Op(context, op1, op2, signed: true));
  2101. }
  2102. }
  2103. public static void Sminp_V(ArmEmitterContext context)
  2104. {
  2105. if (Optimizations.UseSsse3)
  2106. {
  2107. EmitSsse3VectorPairwiseOp(context, X86PminsInstruction);
  2108. }
  2109. else
  2110. {
  2111. EmitVectorPairwiseOpSx(context, (op1, op2) => EmitMin64Op(context, op1, op2, signed: true));
  2112. }
  2113. }
  2114. public static void Sminv_V(ArmEmitterContext context)
  2115. {
  2116. EmitVectorAcrossVectorOpSx(context, (op1, op2) => EmitMin64Op(context, op1, op2, signed: true));
  2117. }
  2118. public static void Smlal_V(ArmEmitterContext context)
  2119. {
  2120. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2121. if (Optimizations.UseSse41 && op.Size < 2)
  2122. {
  2123. Operand d = GetVec(op.Rd);
  2124. Operand n = GetVec(op.Rn);
  2125. Operand m = GetVec(op.Rm);
  2126. if (op.RegisterSize == RegisterSize.Simd128)
  2127. {
  2128. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  2129. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2130. }
  2131. Intrinsic movInst = X86PmovsxInstruction[op.Size];
  2132. n = context.AddIntrinsic(movInst, n);
  2133. m = context.AddIntrinsic(movInst, m);
  2134. Intrinsic mullInst = op.Size == 0 ? Intrinsic.X86Pmullw : Intrinsic.X86Pmulld;
  2135. Operand res = context.AddIntrinsic(mullInst, n, m);
  2136. Intrinsic addInst = X86PaddInstruction[op.Size + 1];
  2137. context.Copy(d, context.AddIntrinsic(addInst, d, res));
  2138. }
  2139. else
  2140. {
  2141. EmitVectorWidenRnRmTernaryOpSx(context, (op1, op2, op3) =>
  2142. {
  2143. return context.Add(op1, context.Multiply(op2, op3));
  2144. });
  2145. }
  2146. }
  2147. public static void Smlal_Ve(ArmEmitterContext context)
  2148. {
  2149. EmitVectorWidenTernaryOpByElemSx(context, (op1, op2, op3) =>
  2150. {
  2151. return context.Add(op1, context.Multiply(op2, op3));
  2152. });
  2153. }
  2154. public static void Smlsl_V(ArmEmitterContext context)
  2155. {
  2156. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2157. if (Optimizations.UseSse41 && op.Size < 2)
  2158. {
  2159. Operand d = GetVec(op.Rd);
  2160. Operand n = GetVec(op.Rn);
  2161. Operand m = GetVec(op.Rm);
  2162. if (op.RegisterSize == RegisterSize.Simd128)
  2163. {
  2164. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  2165. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2166. }
  2167. Intrinsic movInst = op.Size == 0 ? Intrinsic.X86Pmovsxbw : Intrinsic.X86Pmovsxwd;
  2168. n = context.AddIntrinsic(movInst, n);
  2169. m = context.AddIntrinsic(movInst, m);
  2170. Intrinsic mullInst = op.Size == 0 ? Intrinsic.X86Pmullw : Intrinsic.X86Pmulld;
  2171. Operand res = context.AddIntrinsic(mullInst, n, m);
  2172. Intrinsic subInst = X86PsubInstruction[op.Size + 1];
  2173. context.Copy(d, context.AddIntrinsic(subInst, d, res));
  2174. }
  2175. else
  2176. {
  2177. EmitVectorWidenRnRmTernaryOpSx(context, (op1, op2, op3) =>
  2178. {
  2179. return context.Subtract(op1, context.Multiply(op2, op3));
  2180. });
  2181. }
  2182. }
  2183. public static void Smlsl_Ve(ArmEmitterContext context)
  2184. {
  2185. EmitVectorWidenTernaryOpByElemSx(context, (op1, op2, op3) =>
  2186. {
  2187. return context.Subtract(op1, context.Multiply(op2, op3));
  2188. });
  2189. }
  2190. public static void Smull_V(ArmEmitterContext context)
  2191. {
  2192. EmitVectorWidenRnRmBinaryOpSx(context, (op1, op2) => context.Multiply(op1, op2));
  2193. }
  2194. public static void Smull_Ve(ArmEmitterContext context)
  2195. {
  2196. EmitVectorWidenBinaryOpByElemSx(context, (op1, op2) => context.Multiply(op1, op2));
  2197. }
  2198. public static void Sqabs_S(ArmEmitterContext context)
  2199. {
  2200. EmitScalarSaturatingUnaryOpSx(context, (op1) => EmitAbs(context, op1));
  2201. }
  2202. public static void Sqabs_V(ArmEmitterContext context)
  2203. {
  2204. EmitVectorSaturatingUnaryOpSx(context, (op1) => EmitAbs(context, op1));
  2205. }
  2206. public static void Sqadd_S(ArmEmitterContext context)
  2207. {
  2208. EmitScalarSaturatingBinaryOpSx(context, SaturatingFlags.Add);
  2209. }
  2210. public static void Sqadd_V(ArmEmitterContext context)
  2211. {
  2212. EmitVectorSaturatingBinaryOpSx(context, SaturatingFlags.Add);
  2213. }
  2214. public static void Sqdmulh_S(ArmEmitterContext context)
  2215. {
  2216. EmitSaturatingBinaryOp(context, (op1, op2) => EmitDoublingMultiplyHighHalf(context, op1, op2, round: false), SaturatingFlags.ScalarSx);
  2217. }
  2218. public static void Sqdmulh_V(ArmEmitterContext context)
  2219. {
  2220. EmitSaturatingBinaryOp(context, (op1, op2) => EmitDoublingMultiplyHighHalf(context, op1, op2, round: false), SaturatingFlags.VectorSx);
  2221. }
  2222. public static void Sqneg_S(ArmEmitterContext context)
  2223. {
  2224. EmitScalarSaturatingUnaryOpSx(context, (op1) => context.Negate(op1));
  2225. }
  2226. public static void Sqneg_V(ArmEmitterContext context)
  2227. {
  2228. EmitVectorSaturatingUnaryOpSx(context, (op1) => context.Negate(op1));
  2229. }
  2230. public static void Sqrdmulh_S(ArmEmitterContext context)
  2231. {
  2232. EmitSaturatingBinaryOp(context, (op1, op2) => EmitDoublingMultiplyHighHalf(context, op1, op2, round: true), SaturatingFlags.ScalarSx);
  2233. }
  2234. public static void Sqrdmulh_V(ArmEmitterContext context)
  2235. {
  2236. EmitSaturatingBinaryOp(context, (op1, op2) => EmitDoublingMultiplyHighHalf(context, op1, op2, round: true), SaturatingFlags.VectorSx);
  2237. }
  2238. public static void Sqsub_S(ArmEmitterContext context)
  2239. {
  2240. EmitScalarSaturatingBinaryOpSx(context, SaturatingFlags.Sub);
  2241. }
  2242. public static void Sqsub_V(ArmEmitterContext context)
  2243. {
  2244. EmitVectorSaturatingBinaryOpSx(context, SaturatingFlags.Sub);
  2245. }
  2246. public static void Sqxtn_S(ArmEmitterContext context)
  2247. {
  2248. EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.ScalarSxSx);
  2249. }
  2250. public static void Sqxtn_V(ArmEmitterContext context)
  2251. {
  2252. EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.VectorSxSx);
  2253. }
  2254. public static void Sqxtun_S(ArmEmitterContext context)
  2255. {
  2256. EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.ScalarSxZx);
  2257. }
  2258. public static void Sqxtun_V(ArmEmitterContext context)
  2259. {
  2260. EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.VectorSxZx);
  2261. }
  2262. public static void Srhadd_V(ArmEmitterContext context)
  2263. {
  2264. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2265. if (Optimizations.UseSse2 && op.Size < 2)
  2266. {
  2267. Operand n = GetVec(op.Rn);
  2268. Operand m = GetVec(op.Rm);
  2269. Operand mask = X86GetAllElements(context, (int)(op.Size == 0 ? 0x80808080u : 0x80008000u));
  2270. Intrinsic subInst = X86PsubInstruction[op.Size];
  2271. Operand nMinusMask = context.AddIntrinsic(subInst, n, mask);
  2272. Operand mMinusMask = context.AddIntrinsic(subInst, m, mask);
  2273. Intrinsic avgInst = op.Size == 0 ? Intrinsic.X86Pavgb : Intrinsic.X86Pavgw;
  2274. Operand res = context.AddIntrinsic(avgInst, nMinusMask, mMinusMask);
  2275. Intrinsic addInst = X86PaddInstruction[op.Size];
  2276. res = context.AddIntrinsic(addInst, mask, res);
  2277. if (op.RegisterSize == RegisterSize.Simd64)
  2278. {
  2279. res = context.VectorZeroUpper64(res);
  2280. }
  2281. context.Copy(GetVec(op.Rd), res);
  2282. }
  2283. else
  2284. {
  2285. EmitVectorBinaryOpSx(context, (op1, op2) =>
  2286. {
  2287. Operand res = context.Add(op1, op2);
  2288. res = context.Add(res, Const(1L));
  2289. return context.ShiftRightSI(res, Const(1));
  2290. });
  2291. }
  2292. }
  2293. public static void Ssubl_V(ArmEmitterContext context)
  2294. {
  2295. if (Optimizations.UseSse41)
  2296. {
  2297. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2298. Operand n = GetVec(op.Rn);
  2299. Operand m = GetVec(op.Rm);
  2300. if (op.RegisterSize == RegisterSize.Simd128)
  2301. {
  2302. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  2303. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2304. }
  2305. Intrinsic movInst = X86PmovsxInstruction[op.Size];
  2306. n = context.AddIntrinsic(movInst, n);
  2307. m = context.AddIntrinsic(movInst, m);
  2308. Intrinsic subInst = X86PsubInstruction[op.Size + 1];
  2309. context.Copy(GetVec(op.Rd), context.AddIntrinsic(subInst, n, m));
  2310. }
  2311. else
  2312. {
  2313. EmitVectorWidenRnRmBinaryOpSx(context, (op1, op2) => context.Subtract(op1, op2));
  2314. }
  2315. }
  2316. public static void Ssubw_V(ArmEmitterContext context)
  2317. {
  2318. if (Optimizations.UseSse41)
  2319. {
  2320. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2321. Operand n = GetVec(op.Rn);
  2322. Operand m = GetVec(op.Rm);
  2323. if (op.RegisterSize == RegisterSize.Simd128)
  2324. {
  2325. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2326. }
  2327. Intrinsic movInst = X86PmovsxInstruction[op.Size];
  2328. m = context.AddIntrinsic(movInst, m);
  2329. Intrinsic subInst = X86PsubInstruction[op.Size + 1];
  2330. context.Copy(GetVec(op.Rd), context.AddIntrinsic(subInst, n, m));
  2331. }
  2332. else
  2333. {
  2334. EmitVectorWidenRmBinaryOpSx(context, (op1, op2) => context.Subtract(op1, op2));
  2335. }
  2336. }
  2337. public static void Sub_S(ArmEmitterContext context)
  2338. {
  2339. EmitScalarBinaryOpZx(context, (op1, op2) => context.Subtract(op1, op2));
  2340. }
  2341. public static void Sub_V(ArmEmitterContext context)
  2342. {
  2343. if (Optimizations.UseSse2)
  2344. {
  2345. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2346. Operand n = GetVec(op.Rn);
  2347. Operand m = GetVec(op.Rm);
  2348. Intrinsic subInst = X86PsubInstruction[op.Size];
  2349. Operand res = context.AddIntrinsic(subInst, n, m);
  2350. if (op.RegisterSize == RegisterSize.Simd64)
  2351. {
  2352. res = context.VectorZeroUpper64(res);
  2353. }
  2354. context.Copy(GetVec(op.Rd), res);
  2355. }
  2356. else
  2357. {
  2358. EmitVectorBinaryOpZx(context, (op1, op2) => context.Subtract(op1, op2));
  2359. }
  2360. }
  2361. public static void Subhn_V(ArmEmitterContext context)
  2362. {
  2363. EmitHighNarrow(context, (op1, op2) => context.Subtract(op1, op2), round: false);
  2364. }
  2365. public static void Suqadd_S(ArmEmitterContext context)
  2366. {
  2367. EmitScalarSaturatingBinaryOpSx(context, SaturatingFlags.Accumulate);
  2368. }
  2369. public static void Suqadd_V(ArmEmitterContext context)
  2370. {
  2371. EmitVectorSaturatingBinaryOpSx(context, SaturatingFlags.Accumulate);
  2372. }
  2373. public static void Uaba_V(ArmEmitterContext context)
  2374. {
  2375. EmitVectorTernaryOpZx(context, (op1, op2, op3) =>
  2376. {
  2377. return context.Add(op1, EmitAbs(context, context.Subtract(op2, op3)));
  2378. });
  2379. }
  2380. public static void Uabal_V(ArmEmitterContext context)
  2381. {
  2382. EmitVectorWidenRnRmTernaryOpZx(context, (op1, op2, op3) =>
  2383. {
  2384. return context.Add(op1, EmitAbs(context, context.Subtract(op2, op3)));
  2385. });
  2386. }
  2387. public static void Uabd_V(ArmEmitterContext context)
  2388. {
  2389. if (Optimizations.UseSse41)
  2390. {
  2391. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2392. Operand n = GetVec(op.Rn);
  2393. Operand m = GetVec(op.Rm);
  2394. EmitSse41VectorUabdOp(context, op, n, m, isLong: false);
  2395. }
  2396. else
  2397. {
  2398. EmitVectorBinaryOpZx(context, (op1, op2) =>
  2399. {
  2400. return EmitAbs(context, context.Subtract(op1, op2));
  2401. });
  2402. }
  2403. }
  2404. public static void Uabdl_V(ArmEmitterContext context)
  2405. {
  2406. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2407. if (Optimizations.UseSse41 && op.Size < 2)
  2408. {
  2409. Operand n = GetVec(op.Rn);
  2410. Operand m = GetVec(op.Rm);
  2411. if (op.RegisterSize == RegisterSize.Simd128)
  2412. {
  2413. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  2414. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2415. }
  2416. Intrinsic movInst = op.Size == 0
  2417. ? Intrinsic.X86Pmovzxbw
  2418. : Intrinsic.X86Pmovzxwd;
  2419. n = context.AddIntrinsic(movInst, n);
  2420. m = context.AddIntrinsic(movInst, m);
  2421. EmitSse41VectorUabdOp(context, op, n, m, isLong: true);
  2422. }
  2423. else
  2424. {
  2425. EmitVectorWidenRnRmBinaryOpZx(context, (op1, op2) =>
  2426. {
  2427. return EmitAbs(context, context.Subtract(op1, op2));
  2428. });
  2429. }
  2430. }
  2431. public static void Uadalp_V(ArmEmitterContext context)
  2432. {
  2433. EmitAddLongPairwise(context, signed: false, accumulate: true);
  2434. }
  2435. public static void Uaddl_V(ArmEmitterContext context)
  2436. {
  2437. if (Optimizations.UseSse41)
  2438. {
  2439. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2440. Operand n = GetVec(op.Rn);
  2441. Operand m = GetVec(op.Rm);
  2442. if (op.RegisterSize == RegisterSize.Simd128)
  2443. {
  2444. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  2445. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2446. }
  2447. Intrinsic movInst = X86PmovzxInstruction[op.Size];
  2448. n = context.AddIntrinsic(movInst, n);
  2449. m = context.AddIntrinsic(movInst, m);
  2450. Intrinsic addInst = X86PaddInstruction[op.Size + 1];
  2451. context.Copy(GetVec(op.Rd), context.AddIntrinsic(addInst, n, m));
  2452. }
  2453. else
  2454. {
  2455. EmitVectorWidenRnRmBinaryOpZx(context, (op1, op2) => context.Add(op1, op2));
  2456. }
  2457. }
  2458. public static void Uaddlp_V(ArmEmitterContext context)
  2459. {
  2460. EmitAddLongPairwise(context, signed: false, accumulate: false);
  2461. }
  2462. public static void Uaddlv_V(ArmEmitterContext context)
  2463. {
  2464. EmitVectorLongAcrossVectorOpZx(context, (op1, op2) => context.Add(op1, op2));
  2465. }
  2466. public static void Uaddw_V(ArmEmitterContext context)
  2467. {
  2468. if (Optimizations.UseSse41)
  2469. {
  2470. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2471. Operand n = GetVec(op.Rn);
  2472. Operand m = GetVec(op.Rm);
  2473. if (op.RegisterSize == RegisterSize.Simd128)
  2474. {
  2475. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2476. }
  2477. Intrinsic movInst = X86PmovzxInstruction[op.Size];
  2478. m = context.AddIntrinsic(movInst, m);
  2479. Intrinsic addInst = X86PaddInstruction[op.Size + 1];
  2480. context.Copy(GetVec(op.Rd), context.AddIntrinsic(addInst, n, m));
  2481. }
  2482. else
  2483. {
  2484. EmitVectorWidenRmBinaryOpZx(context, (op1, op2) => context.Add(op1, op2));
  2485. }
  2486. }
  2487. public static void Uhadd_V(ArmEmitterContext context)
  2488. {
  2489. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2490. if (Optimizations.UseSse2 && op.Size > 0)
  2491. {
  2492. Operand n = GetVec(op.Rn);
  2493. Operand m = GetVec(op.Rm);
  2494. Operand res = context.AddIntrinsic(Intrinsic.X86Pand, n, m);
  2495. Operand res2 = context.AddIntrinsic(Intrinsic.X86Pxor, n, m);
  2496. Intrinsic shiftInst = op.Size == 1 ? Intrinsic.X86Psrlw : Intrinsic.X86Psrld;
  2497. res2 = context.AddIntrinsic(shiftInst, res2, Const(1));
  2498. Intrinsic addInst = X86PaddInstruction[op.Size];
  2499. res = context.AddIntrinsic(addInst, res, res2);
  2500. if (op.RegisterSize == RegisterSize.Simd64)
  2501. {
  2502. res = context.VectorZeroUpper64(res);
  2503. }
  2504. context.Copy(GetVec(op.Rd), res);
  2505. }
  2506. else
  2507. {
  2508. EmitVectorBinaryOpZx(context, (op1, op2) =>
  2509. {
  2510. return context.ShiftRightUI(context.Add(op1, op2), Const(1));
  2511. });
  2512. }
  2513. }
  2514. public static void Uhsub_V(ArmEmitterContext context)
  2515. {
  2516. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2517. if (Optimizations.UseSse2 && op.Size < 2)
  2518. {
  2519. Operand n = GetVec(op.Rn);
  2520. Operand m = GetVec(op.Rm);
  2521. Intrinsic avgInst = op.Size == 0 ? Intrinsic.X86Pavgb : Intrinsic.X86Pavgw;
  2522. Operand res = context.AddIntrinsic(avgInst, n, m);
  2523. Intrinsic subInst = X86PsubInstruction[op.Size];
  2524. res = context.AddIntrinsic(subInst, n, res);
  2525. if (op.RegisterSize == RegisterSize.Simd64)
  2526. {
  2527. res = context.VectorZeroUpper64(res);
  2528. }
  2529. context.Copy(GetVec(op.Rd), res);
  2530. }
  2531. else
  2532. {
  2533. EmitVectorBinaryOpZx(context, (op1, op2) =>
  2534. {
  2535. return context.ShiftRightUI(context.Subtract(op1, op2), Const(1));
  2536. });
  2537. }
  2538. }
  2539. public static void Umax_V(ArmEmitterContext context)
  2540. {
  2541. if (Optimizations.UseSse41)
  2542. {
  2543. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2544. Operand n = GetVec(op.Rn);
  2545. Operand m = GetVec(op.Rm);
  2546. Intrinsic maxInst = X86PmaxuInstruction[op.Size];
  2547. Operand res = context.AddIntrinsic(maxInst, n, m);
  2548. if (op.RegisterSize == RegisterSize.Simd64)
  2549. {
  2550. res = context.VectorZeroUpper64(res);
  2551. }
  2552. context.Copy(GetVec(op.Rd), res);
  2553. }
  2554. else
  2555. {
  2556. EmitVectorBinaryOpZx(context, (op1, op2) => EmitMax64Op(context, op1, op2, signed: false));
  2557. }
  2558. }
  2559. public static void Umaxp_V(ArmEmitterContext context)
  2560. {
  2561. if (Optimizations.UseSsse3)
  2562. {
  2563. EmitSsse3VectorPairwiseOp(context, X86PmaxuInstruction);
  2564. }
  2565. else
  2566. {
  2567. EmitVectorPairwiseOpZx(context, (op1, op2) => EmitMax64Op(context, op1, op2, signed: false));
  2568. }
  2569. }
  2570. public static void Umaxv_V(ArmEmitterContext context)
  2571. {
  2572. EmitVectorAcrossVectorOpZx(context, (op1, op2) => EmitMax64Op(context, op1, op2, signed: false));
  2573. }
  2574. public static void Umin_V(ArmEmitterContext context)
  2575. {
  2576. if (Optimizations.UseSse41)
  2577. {
  2578. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2579. Operand n = GetVec(op.Rn);
  2580. Operand m = GetVec(op.Rm);
  2581. Intrinsic minInst = X86PminuInstruction[op.Size];
  2582. Operand res = context.AddIntrinsic(minInst, n, m);
  2583. if (op.RegisterSize == RegisterSize.Simd64)
  2584. {
  2585. res = context.VectorZeroUpper64(res);
  2586. }
  2587. context.Copy(GetVec(op.Rd), res);
  2588. }
  2589. else
  2590. {
  2591. EmitVectorBinaryOpZx(context, (op1, op2) => EmitMin64Op(context, op1, op2, signed: false));
  2592. }
  2593. }
  2594. public static void Uminp_V(ArmEmitterContext context)
  2595. {
  2596. if (Optimizations.UseSsse3)
  2597. {
  2598. EmitSsse3VectorPairwiseOp(context, X86PminuInstruction);
  2599. }
  2600. else
  2601. {
  2602. EmitVectorPairwiseOpZx(context, (op1, op2) => EmitMin64Op(context, op1, op2, signed: false));
  2603. }
  2604. }
  2605. public static void Uminv_V(ArmEmitterContext context)
  2606. {
  2607. EmitVectorAcrossVectorOpZx(context, (op1, op2) => EmitMin64Op(context, op1, op2, signed: false));
  2608. }
  2609. public static void Umlal_V(ArmEmitterContext context)
  2610. {
  2611. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2612. if (Optimizations.UseSse41 && op.Size < 2)
  2613. {
  2614. Operand d = GetVec(op.Rd);
  2615. Operand n = GetVec(op.Rn);
  2616. Operand m = GetVec(op.Rm);
  2617. if (op.RegisterSize == RegisterSize.Simd128)
  2618. {
  2619. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  2620. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2621. }
  2622. Intrinsic movInst = X86PmovzxInstruction[op.Size];
  2623. n = context.AddIntrinsic(movInst, n);
  2624. m = context.AddIntrinsic(movInst, m);
  2625. Intrinsic mullInst = op.Size == 0 ? Intrinsic.X86Pmullw : Intrinsic.X86Pmulld;
  2626. Operand res = context.AddIntrinsic(mullInst, n, m);
  2627. Intrinsic addInst = X86PaddInstruction[op.Size + 1];
  2628. context.Copy(d, context.AddIntrinsic(addInst, d, res));
  2629. }
  2630. else
  2631. {
  2632. EmitVectorWidenRnRmTernaryOpZx(context, (op1, op2, op3) =>
  2633. {
  2634. return context.Add(op1, context.Multiply(op2, op3));
  2635. });
  2636. }
  2637. }
  2638. public static void Umlal_Ve(ArmEmitterContext context)
  2639. {
  2640. EmitVectorWidenTernaryOpByElemZx(context, (op1, op2, op3) =>
  2641. {
  2642. return context.Add(op1, context.Multiply(op2, op3));
  2643. });
  2644. }
  2645. public static void Umlsl_V(ArmEmitterContext context)
  2646. {
  2647. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2648. if (Optimizations.UseSse41 && op.Size < 2)
  2649. {
  2650. Operand d = GetVec(op.Rd);
  2651. Operand n = GetVec(op.Rn);
  2652. Operand m = GetVec(op.Rm);
  2653. if (op.RegisterSize == RegisterSize.Simd128)
  2654. {
  2655. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  2656. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2657. }
  2658. Intrinsic movInst = op.Size == 0 ? Intrinsic.X86Pmovzxbw : Intrinsic.X86Pmovzxwd;
  2659. n = context.AddIntrinsic(movInst, n);
  2660. m = context.AddIntrinsic(movInst, m);
  2661. Intrinsic mullInst = op.Size == 0 ? Intrinsic.X86Pmullw : Intrinsic.X86Pmulld;
  2662. Operand res = context.AddIntrinsic(mullInst, n, m);
  2663. Intrinsic subInst = X86PsubInstruction[op.Size + 1];
  2664. context.Copy(d, context.AddIntrinsic(subInst, d, res));
  2665. }
  2666. else
  2667. {
  2668. EmitVectorWidenRnRmTernaryOpZx(context, (op1, op2, op3) =>
  2669. {
  2670. return context.Subtract(op1, context.Multiply(op2, op3));
  2671. });
  2672. }
  2673. }
  2674. public static void Umlsl_Ve(ArmEmitterContext context)
  2675. {
  2676. EmitVectorWidenTernaryOpByElemZx(context, (op1, op2, op3) =>
  2677. {
  2678. return context.Subtract(op1, context.Multiply(op2, op3));
  2679. });
  2680. }
  2681. public static void Umull_V(ArmEmitterContext context)
  2682. {
  2683. EmitVectorWidenRnRmBinaryOpZx(context, (op1, op2) => context.Multiply(op1, op2));
  2684. }
  2685. public static void Umull_Ve(ArmEmitterContext context)
  2686. {
  2687. EmitVectorWidenBinaryOpByElemZx(context, (op1, op2) => context.Multiply(op1, op2));
  2688. }
  2689. public static void Uqadd_S(ArmEmitterContext context)
  2690. {
  2691. EmitScalarSaturatingBinaryOpZx(context, SaturatingFlags.Add);
  2692. }
  2693. public static void Uqadd_V(ArmEmitterContext context)
  2694. {
  2695. EmitVectorSaturatingBinaryOpZx(context, SaturatingFlags.Add);
  2696. }
  2697. public static void Uqsub_S(ArmEmitterContext context)
  2698. {
  2699. EmitScalarSaturatingBinaryOpZx(context, SaturatingFlags.Sub);
  2700. }
  2701. public static void Uqsub_V(ArmEmitterContext context)
  2702. {
  2703. EmitVectorSaturatingBinaryOpZx(context, SaturatingFlags.Sub);
  2704. }
  2705. public static void Uqxtn_S(ArmEmitterContext context)
  2706. {
  2707. EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.ScalarZxZx);
  2708. }
  2709. public static void Uqxtn_V(ArmEmitterContext context)
  2710. {
  2711. EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.VectorZxZx);
  2712. }
  2713. public static void Urhadd_V(ArmEmitterContext context)
  2714. {
  2715. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2716. if (Optimizations.UseSse2 && op.Size < 2)
  2717. {
  2718. Operand n = GetVec(op.Rn);
  2719. Operand m = GetVec(op.Rm);
  2720. Intrinsic avgInst = op.Size == 0 ? Intrinsic.X86Pavgb : Intrinsic.X86Pavgw;
  2721. Operand res = context.AddIntrinsic(avgInst, n, m);
  2722. if (op.RegisterSize == RegisterSize.Simd64)
  2723. {
  2724. res = context.VectorZeroUpper64(res);
  2725. }
  2726. context.Copy(GetVec(op.Rd), res);
  2727. }
  2728. else
  2729. {
  2730. EmitVectorBinaryOpZx(context, (op1, op2) =>
  2731. {
  2732. Operand res = context.Add(op1, op2);
  2733. res = context.Add(res, Const(1L));
  2734. return context.ShiftRightUI(res, Const(1));
  2735. });
  2736. }
  2737. }
  2738. public static void Usqadd_S(ArmEmitterContext context)
  2739. {
  2740. EmitScalarSaturatingBinaryOpZx(context, SaturatingFlags.Accumulate);
  2741. }
  2742. public static void Usqadd_V(ArmEmitterContext context)
  2743. {
  2744. EmitVectorSaturatingBinaryOpZx(context, SaturatingFlags.Accumulate);
  2745. }
  2746. public static void Usubl_V(ArmEmitterContext context)
  2747. {
  2748. if (Optimizations.UseSse41)
  2749. {
  2750. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2751. Operand n = GetVec(op.Rn);
  2752. Operand m = GetVec(op.Rm);
  2753. if (op.RegisterSize == RegisterSize.Simd128)
  2754. {
  2755. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  2756. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2757. }
  2758. Intrinsic movInst = X86PmovzxInstruction[op.Size];
  2759. n = context.AddIntrinsic(movInst, n);
  2760. m = context.AddIntrinsic(movInst, m);
  2761. Intrinsic subInst = X86PsubInstruction[op.Size + 1];
  2762. context.Copy(GetVec(op.Rd), context.AddIntrinsic(subInst, n, m));
  2763. }
  2764. else
  2765. {
  2766. EmitVectorWidenRnRmBinaryOpZx(context, (op1, op2) => context.Subtract(op1, op2));
  2767. }
  2768. }
  2769. public static void Usubw_V(ArmEmitterContext context)
  2770. {
  2771. if (Optimizations.UseSse41)
  2772. {
  2773. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2774. Operand n = GetVec(op.Rn);
  2775. Operand m = GetVec(op.Rm);
  2776. if (op.RegisterSize == RegisterSize.Simd128)
  2777. {
  2778. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2779. }
  2780. Intrinsic movInst = X86PmovzxInstruction[op.Size];
  2781. m = context.AddIntrinsic(movInst, m);
  2782. Intrinsic subInst = X86PsubInstruction[op.Size + 1];
  2783. context.Copy(GetVec(op.Rd), context.AddIntrinsic(subInst, n, m));
  2784. }
  2785. else
  2786. {
  2787. EmitVectorWidenRmBinaryOpZx(context, (op1, op2) => context.Subtract(op1, op2));
  2788. }
  2789. }
  2790. private static Operand EmitAbs(ArmEmitterContext context, Operand value)
  2791. {
  2792. Operand isPositive = context.ICompareGreaterOrEqual(value, Const(value.Type, 0));
  2793. return context.ConditionalSelect(isPositive, value, context.Negate(value));
  2794. }
  2795. private static void EmitAddLongPairwise(ArmEmitterContext context, bool signed, bool accumulate)
  2796. {
  2797. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  2798. Operand res = context.VectorZero();
  2799. int pairs = op.GetPairsCount() >> op.Size;
  2800. for (int index = 0; index < pairs; index++)
  2801. {
  2802. int pairIndex = index << 1;
  2803. Operand ne0 = EmitVectorExtract(context, op.Rn, pairIndex, op.Size, signed);
  2804. Operand ne1 = EmitVectorExtract(context, op.Rn, pairIndex + 1, op.Size, signed);
  2805. Operand e = context.Add(ne0, ne1);
  2806. if (accumulate)
  2807. {
  2808. Operand de = EmitVectorExtract(context, op.Rd, index, op.Size + 1, signed);
  2809. e = context.Add(e, de);
  2810. }
  2811. res = EmitVectorInsert(context, res, e, index, op.Size + 1);
  2812. }
  2813. context.Copy(GetVec(op.Rd), res);
  2814. }
  2815. private static Operand EmitDoublingMultiplyHighHalf(
  2816. ArmEmitterContext context,
  2817. Operand n,
  2818. Operand m,
  2819. bool round)
  2820. {
  2821. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2822. int eSize = 8 << op.Size;
  2823. Operand res = context.Multiply(n, m);
  2824. if (!round)
  2825. {
  2826. res = context.ShiftRightSI(res, Const(eSize - 1));
  2827. }
  2828. else
  2829. {
  2830. long roundConst = 1L << (eSize - 1);
  2831. res = context.ShiftLeft(res, Const(1));
  2832. res = context.Add(res, Const(roundConst));
  2833. res = context.ShiftRightSI(res, Const(eSize));
  2834. Operand isIntMin = context.ICompareEqual(res, Const((long)int.MinValue));
  2835. res = context.ConditionalSelect(isIntMin, context.Negate(res), res);
  2836. }
  2837. return res;
  2838. }
  2839. private static void EmitHighNarrow(ArmEmitterContext context, Func2I emit, bool round)
  2840. {
  2841. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2842. int elems = 8 >> op.Size;
  2843. int eSize = 8 << op.Size;
  2844. int part = op.RegisterSize == RegisterSize.Simd128 ? elems : 0;
  2845. Operand d = GetVec(op.Rd);
  2846. Operand res = part == 0 ? context.VectorZero() : context.Copy(d);
  2847. long roundConst = 1L << (eSize - 1);
  2848. for (int index = 0; index < elems; index++)
  2849. {
  2850. Operand ne = EmitVectorExtractZx(context, op.Rn, index, op.Size + 1);
  2851. Operand me = EmitVectorExtractZx(context, op.Rm, index, op.Size + 1);
  2852. Operand de = emit(ne, me);
  2853. if (round)
  2854. {
  2855. de = context.Add(de, Const(roundConst));
  2856. }
  2857. de = context.ShiftRightUI(de, Const(eSize));
  2858. res = EmitVectorInsert(context, res, de, part + index, op.Size);
  2859. }
  2860. context.Copy(d, res);
  2861. }
  2862. private static Operand EmitMax64Op(ArmEmitterContext context, Operand op1, Operand op2, bool signed)
  2863. {
  2864. Debug.Assert(op1.Type == OperandType.I64 && op2.Type == OperandType.I64);
  2865. Operand cmp = signed
  2866. ? context.ICompareGreaterOrEqual (op1, op2)
  2867. : context.ICompareGreaterOrEqualUI(op1, op2);
  2868. return context.ConditionalSelect(cmp, op1, op2);
  2869. }
  2870. private static Operand EmitMin64Op(ArmEmitterContext context, Operand op1, Operand op2, bool signed)
  2871. {
  2872. Debug.Assert(op1.Type == OperandType.I64 && op2.Type == OperandType.I64);
  2873. Operand cmp = signed
  2874. ? context.ICompareLessOrEqual (op1, op2)
  2875. : context.ICompareLessOrEqualUI(op1, op2);
  2876. return context.ConditionalSelect(cmp, op1, op2);
  2877. }
  2878. private static void EmitSse41ScalarRoundOpF(ArmEmitterContext context, FPRoundingMode roundMode)
  2879. {
  2880. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  2881. Operand n = GetVec(op.Rn);
  2882. Intrinsic inst = (op.Size & 1) != 0 ? Intrinsic.X86Roundsd : Intrinsic.X86Roundss;
  2883. Operand res = context.AddIntrinsic(inst, n, Const(X86GetRoundControl(roundMode)));
  2884. if ((op.Size & 1) != 0)
  2885. {
  2886. res = context.VectorZeroUpper64(res);
  2887. }
  2888. else
  2889. {
  2890. res = context.VectorZeroUpper96(res);
  2891. }
  2892. context.Copy(GetVec(op.Rd), res);
  2893. }
  2894. private static void EmitSse41VectorRoundOpF(ArmEmitterContext context, FPRoundingMode roundMode)
  2895. {
  2896. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  2897. Operand n = GetVec(op.Rn);
  2898. Intrinsic inst = (op.Size & 1) != 0 ? Intrinsic.X86Roundpd : Intrinsic.X86Roundps;
  2899. Operand res = context.AddIntrinsic(inst, n, Const(X86GetRoundControl(roundMode)));
  2900. if (op.RegisterSize == RegisterSize.Simd64)
  2901. {
  2902. res = context.VectorZeroUpper64(res);
  2903. }
  2904. context.Copy(GetVec(op.Rd), res);
  2905. }
  2906. private static Operand EmitSse41FP32RoundExp8(ArmEmitterContext context, Operand value, bool scalar)
  2907. {
  2908. Operand roundMask;
  2909. Operand truncMask;
  2910. Operand expMask;
  2911. if (scalar)
  2912. {
  2913. roundMask = X86GetScalar(context, 0x4000);
  2914. truncMask = X86GetScalar(context, unchecked((int)0xFFFF8000));
  2915. expMask = X86GetScalar(context, 0x7F800000);
  2916. }
  2917. else
  2918. {
  2919. roundMask = X86GetAllElements(context, 0x4000);
  2920. truncMask = X86GetAllElements(context, unchecked((int)0xFFFF8000));
  2921. expMask = X86GetAllElements(context, 0x7F800000);
  2922. }
  2923. Operand oValue = value;
  2924. Operand masked = context.AddIntrinsic(Intrinsic.X86Pand, value, expMask);
  2925. Operand isNaNInf = context.AddIntrinsic(Intrinsic.X86Pcmpeqw, masked, expMask);
  2926. value = context.AddIntrinsic(Intrinsic.X86Paddw, value, roundMask);
  2927. value = context.AddIntrinsic(Intrinsic.X86Pand, value, truncMask);
  2928. return context.AddIntrinsic(Intrinsic.X86Blendvps, value, oValue, isNaNInf);
  2929. }
  2930. public static void EmitSse2VectorIsNaNOpF(
  2931. ArmEmitterContext context,
  2932. Operand opF,
  2933. out Operand qNaNMask,
  2934. out Operand sNaNMask,
  2935. bool? isQNaN = null)
  2936. {
  2937. IOpCodeSimd op = (IOpCodeSimd)context.CurrOp;
  2938. if ((op.Size & 1) == 0)
  2939. {
  2940. const int QBit = 22;
  2941. Operand qMask = X86GetAllElements(context, 1 << QBit);
  2942. Operand mask1 = context.AddIntrinsic(Intrinsic.X86Cmpps, opF, opF, Const((int)CmpCondition.UnorderedQ));
  2943. Operand mask2 = context.AddIntrinsic(Intrinsic.X86Pand, opF, qMask);
  2944. mask2 = context.AddIntrinsic(Intrinsic.X86Cmpps, mask2, qMask, Const((int)CmpCondition.Equal));
  2945. qNaNMask = isQNaN == null || (bool)isQNaN ? context.AddIntrinsic(Intrinsic.X86Andps, mask2, mask1) : null;
  2946. sNaNMask = isQNaN == null || !(bool)isQNaN ? context.AddIntrinsic(Intrinsic.X86Andnps, mask2, mask1) : null;
  2947. }
  2948. else /* if ((op.Size & 1) == 1) */
  2949. {
  2950. const int QBit = 51;
  2951. Operand qMask = X86GetAllElements(context, 1L << QBit);
  2952. Operand mask1 = context.AddIntrinsic(Intrinsic.X86Cmppd, opF, opF, Const((int)CmpCondition.UnorderedQ));
  2953. Operand mask2 = context.AddIntrinsic(Intrinsic.X86Pand, opF, qMask);
  2954. mask2 = context.AddIntrinsic(Intrinsic.X86Cmppd, mask2, qMask, Const((int)CmpCondition.Equal));
  2955. qNaNMask = isQNaN == null || (bool)isQNaN ? context.AddIntrinsic(Intrinsic.X86Andpd, mask2, mask1) : null;
  2956. sNaNMask = isQNaN == null || !(bool)isQNaN ? context.AddIntrinsic(Intrinsic.X86Andnpd, mask2, mask1) : null;
  2957. }
  2958. }
  2959. public static Operand EmitSse41ProcessNaNsOpF(
  2960. ArmEmitterContext context,
  2961. Func2I emit,
  2962. bool scalar,
  2963. Operand n = null,
  2964. Operand m = null)
  2965. {
  2966. Operand nCopy = n ?? context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rn));
  2967. Operand mCopy = m ?? context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rm));
  2968. EmitSse2VectorIsNaNOpF(context, nCopy, out Operand nQNaNMask, out Operand nSNaNMask);
  2969. EmitSse2VectorIsNaNOpF(context, mCopy, out _, out Operand mSNaNMask, isQNaN: false);
  2970. int sizeF = ((IOpCodeSimd)context.CurrOp).Size & 1;
  2971. if (sizeF == 0)
  2972. {
  2973. const int QBit = 22;
  2974. Operand qMask = scalar ? X86GetScalar(context, 1 << QBit) : X86GetAllElements(context, 1 << QBit);
  2975. Operand resNaNMask = context.AddIntrinsic(Intrinsic.X86Pandn, mSNaNMask, nQNaNMask);
  2976. resNaNMask = context.AddIntrinsic(Intrinsic.X86Por, resNaNMask, nSNaNMask);
  2977. Operand resNaN = context.AddIntrinsic(Intrinsic.X86Blendvps, mCopy, nCopy, resNaNMask);
  2978. resNaN = context.AddIntrinsic(Intrinsic.X86Por, resNaN, qMask);
  2979. Operand resMask = context.AddIntrinsic(Intrinsic.X86Cmpps, nCopy, mCopy, Const((int)CmpCondition.OrderedQ));
  2980. Operand res = context.AddIntrinsic(Intrinsic.X86Blendvps, resNaN, emit(nCopy, mCopy), resMask);
  2981. if (n != null || m != null)
  2982. {
  2983. return res;
  2984. }
  2985. if (scalar)
  2986. {
  2987. res = context.VectorZeroUpper96(res);
  2988. }
  2989. else if (((OpCodeSimdReg)context.CurrOp).RegisterSize == RegisterSize.Simd64)
  2990. {
  2991. res = context.VectorZeroUpper64(res);
  2992. }
  2993. context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rd), res);
  2994. return null;
  2995. }
  2996. else /* if (sizeF == 1) */
  2997. {
  2998. const int QBit = 51;
  2999. Operand qMask = scalar ? X86GetScalar(context, 1L << QBit) : X86GetAllElements(context, 1L << QBit);
  3000. Operand resNaNMask = context.AddIntrinsic(Intrinsic.X86Pandn, mSNaNMask, nQNaNMask);
  3001. resNaNMask = context.AddIntrinsic(Intrinsic.X86Por, resNaNMask, nSNaNMask);
  3002. Operand resNaN = context.AddIntrinsic(Intrinsic.X86Blendvpd, mCopy, nCopy, resNaNMask);
  3003. resNaN = context.AddIntrinsic(Intrinsic.X86Por, resNaN, qMask);
  3004. Operand resMask = context.AddIntrinsic(Intrinsic.X86Cmppd, nCopy, mCopy, Const((int)CmpCondition.OrderedQ));
  3005. Operand res = context.AddIntrinsic(Intrinsic.X86Blendvpd, resNaN, emit(nCopy, mCopy), resMask);
  3006. if (n != null || m != null)
  3007. {
  3008. return res;
  3009. }
  3010. if (scalar)
  3011. {
  3012. res = context.VectorZeroUpper64(res);
  3013. }
  3014. context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rd), res);
  3015. return null;
  3016. }
  3017. }
  3018. public static Operand EmitSseOrAvxHandleFzModeOpF(
  3019. ArmEmitterContext context,
  3020. Func2I emit,
  3021. bool scalar,
  3022. Operand n = null,
  3023. Operand m = null)
  3024. {
  3025. Operand nCopy = n ?? context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rn));
  3026. Operand mCopy = m ?? context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rm));
  3027. EmitSseOrAvxEnterFtzAndDazModesOpF(context, out Operand isTrue);
  3028. Operand res = emit(nCopy, mCopy);
  3029. EmitSseOrAvxExitFtzAndDazModesOpF(context, isTrue);
  3030. if (n != null || m != null)
  3031. {
  3032. return res;
  3033. }
  3034. int sizeF = ((IOpCodeSimd)context.CurrOp).Size & 1;
  3035. if (sizeF == 0)
  3036. {
  3037. if (scalar)
  3038. {
  3039. res = context.VectorZeroUpper96(res);
  3040. }
  3041. else if (((OpCodeSimdReg)context.CurrOp).RegisterSize == RegisterSize.Simd64)
  3042. {
  3043. res = context.VectorZeroUpper64(res);
  3044. }
  3045. }
  3046. else /* if (sizeF == 1) */
  3047. {
  3048. if (scalar)
  3049. {
  3050. res = context.VectorZeroUpper64(res);
  3051. }
  3052. }
  3053. context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rd), res);
  3054. return null;
  3055. }
  3056. private static Operand EmitSse2VectorMaxMinOpF(ArmEmitterContext context, Operand n, Operand m, bool isMax)
  3057. {
  3058. IOpCodeSimd op = (IOpCodeSimd)context.CurrOp;
  3059. if ((op.Size & 1) == 0)
  3060. {
  3061. Operand mask = X86GetAllElements(context, -0f);
  3062. Operand res = context.AddIntrinsic(isMax ? Intrinsic.X86Maxps : Intrinsic.X86Minps, n, m);
  3063. res = context.AddIntrinsic(Intrinsic.X86Andnps, mask, res);
  3064. Operand resSign = context.AddIntrinsic(isMax ? Intrinsic.X86Pand : Intrinsic.X86Por, n, m);
  3065. resSign = context.AddIntrinsic(Intrinsic.X86Andps, mask, resSign);
  3066. return context.AddIntrinsic(Intrinsic.X86Por, res, resSign);
  3067. }
  3068. else /* if ((op.Size & 1) == 1) */
  3069. {
  3070. Operand mask = X86GetAllElements(context, -0d);
  3071. Operand res = context.AddIntrinsic(isMax ? Intrinsic.X86Maxpd : Intrinsic.X86Minpd, n, m);
  3072. res = context.AddIntrinsic(Intrinsic.X86Andnpd, mask, res);
  3073. Operand resSign = context.AddIntrinsic(isMax ? Intrinsic.X86Pand : Intrinsic.X86Por, n, m);
  3074. resSign = context.AddIntrinsic(Intrinsic.X86Andpd, mask, resSign);
  3075. return context.AddIntrinsic(Intrinsic.X86Por, res, resSign);
  3076. }
  3077. }
  3078. private static Operand EmitSse41MaxMinNumOpF(
  3079. ArmEmitterContext context,
  3080. bool isMaxNum,
  3081. bool scalar,
  3082. Operand n = null,
  3083. Operand m = null)
  3084. {
  3085. Operand nCopy = n ?? context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rn));
  3086. Operand mCopy = m ?? context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rm));
  3087. EmitSse2VectorIsNaNOpF(context, nCopy, out Operand nQNaNMask, out _, isQNaN: true);
  3088. EmitSse2VectorIsNaNOpF(context, mCopy, out Operand mQNaNMask, out _, isQNaN: true);
  3089. int sizeF = ((IOpCodeSimd)context.CurrOp).Size & 1;
  3090. if (sizeF == 0)
  3091. {
  3092. Operand negInfMask = scalar
  3093. ? X86GetScalar (context, isMaxNum ? float.NegativeInfinity : float.PositiveInfinity)
  3094. : X86GetAllElements(context, isMaxNum ? float.NegativeInfinity : float.PositiveInfinity);
  3095. Operand nMask = context.AddIntrinsic(Intrinsic.X86Andnps, mQNaNMask, nQNaNMask);
  3096. Operand mMask = context.AddIntrinsic(Intrinsic.X86Andnps, nQNaNMask, mQNaNMask);
  3097. nCopy = context.AddIntrinsic(Intrinsic.X86Blendvps, nCopy, negInfMask, nMask);
  3098. mCopy = context.AddIntrinsic(Intrinsic.X86Blendvps, mCopy, negInfMask, mMask);
  3099. Operand res = EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
  3100. {
  3101. return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
  3102. {
  3103. return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: isMaxNum);
  3104. }, scalar: scalar, op1, op2);
  3105. }, scalar: scalar, nCopy, mCopy);
  3106. if (n != null || m != null)
  3107. {
  3108. return res;
  3109. }
  3110. if (scalar)
  3111. {
  3112. res = context.VectorZeroUpper96(res);
  3113. }
  3114. else if (((OpCodeSimdReg)context.CurrOp).RegisterSize == RegisterSize.Simd64)
  3115. {
  3116. res = context.VectorZeroUpper64(res);
  3117. }
  3118. context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rd), res);
  3119. return null;
  3120. }
  3121. else /* if (sizeF == 1) */
  3122. {
  3123. Operand negInfMask = scalar
  3124. ? X86GetScalar (context, isMaxNum ? double.NegativeInfinity : double.PositiveInfinity)
  3125. : X86GetAllElements(context, isMaxNum ? double.NegativeInfinity : double.PositiveInfinity);
  3126. Operand nMask = context.AddIntrinsic(Intrinsic.X86Andnpd, mQNaNMask, nQNaNMask);
  3127. Operand mMask = context.AddIntrinsic(Intrinsic.X86Andnpd, nQNaNMask, mQNaNMask);
  3128. nCopy = context.AddIntrinsic(Intrinsic.X86Blendvpd, nCopy, negInfMask, nMask);
  3129. mCopy = context.AddIntrinsic(Intrinsic.X86Blendvpd, mCopy, negInfMask, mMask);
  3130. Operand res = EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
  3131. {
  3132. return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
  3133. {
  3134. return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: isMaxNum);
  3135. }, scalar: scalar, op1, op2);
  3136. }, scalar: scalar, nCopy, mCopy);
  3137. if (n != null || m != null)
  3138. {
  3139. return res;
  3140. }
  3141. if (scalar)
  3142. {
  3143. res = context.VectorZeroUpper64(res);
  3144. }
  3145. context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rd), res);
  3146. return null;
  3147. }
  3148. }
  3149. private enum AddSub
  3150. {
  3151. None,
  3152. Add,
  3153. Subtract
  3154. }
  3155. private static void EmitSse41VectorMul_AddSub(ArmEmitterContext context, AddSub addSub)
  3156. {
  3157. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  3158. Operand n = GetVec(op.Rn);
  3159. Operand m = GetVec(op.Rm);
  3160. Operand res;
  3161. if (op.Size == 0)
  3162. {
  3163. Operand ns8 = context.AddIntrinsic(Intrinsic.X86Psrlw, n, Const(8));
  3164. Operand ms8 = context.AddIntrinsic(Intrinsic.X86Psrlw, m, Const(8));
  3165. res = context.AddIntrinsic(Intrinsic.X86Pmullw, ns8, ms8);
  3166. res = context.AddIntrinsic(Intrinsic.X86Psllw, res, Const(8));
  3167. Operand res2 = context.AddIntrinsic(Intrinsic.X86Pmullw, n, m);
  3168. Operand mask = X86GetAllElements(context, 0x00FF00FF);
  3169. res = context.AddIntrinsic(Intrinsic.X86Pblendvb, res, res2, mask);
  3170. }
  3171. else if (op.Size == 1)
  3172. {
  3173. res = context.AddIntrinsic(Intrinsic.X86Pmullw, n, m);
  3174. }
  3175. else
  3176. {
  3177. res = context.AddIntrinsic(Intrinsic.X86Pmulld, n, m);
  3178. }
  3179. Operand d = GetVec(op.Rd);
  3180. if (addSub == AddSub.Add)
  3181. {
  3182. Intrinsic addInst = X86PaddInstruction[op.Size];
  3183. res = context.AddIntrinsic(addInst, d, res);
  3184. }
  3185. else if (addSub == AddSub.Subtract)
  3186. {
  3187. Intrinsic subInst = X86PsubInstruction[op.Size];
  3188. res = context.AddIntrinsic(subInst, d, res);
  3189. }
  3190. if (op.RegisterSize == RegisterSize.Simd64)
  3191. {
  3192. res = context.VectorZeroUpper64(res);
  3193. }
  3194. context.Copy(d, res);
  3195. }
  3196. private static void EmitSse41VectorSabdOp(
  3197. ArmEmitterContext context,
  3198. OpCodeSimdReg op,
  3199. Operand n,
  3200. Operand m,
  3201. bool isLong)
  3202. {
  3203. int size = isLong ? op.Size + 1 : op.Size;
  3204. Intrinsic cmpgtInst = X86PcmpgtInstruction[size];
  3205. Operand cmpMask = context.AddIntrinsic(cmpgtInst, n, m);
  3206. Intrinsic subInst = X86PsubInstruction[size];
  3207. Operand res = context.AddIntrinsic(subInst, n, m);
  3208. res = context.AddIntrinsic(Intrinsic.X86Pand, cmpMask, res);
  3209. Operand res2 = context.AddIntrinsic(subInst, m, n);
  3210. res2 = context.AddIntrinsic(Intrinsic.X86Pandn, cmpMask, res2);
  3211. res = context.AddIntrinsic(Intrinsic.X86Por, res, res2);
  3212. if (!isLong && op.RegisterSize == RegisterSize.Simd64)
  3213. {
  3214. res = context.VectorZeroUpper64(res);
  3215. }
  3216. context.Copy(GetVec(op.Rd), res);
  3217. }
  3218. private static void EmitSse41VectorUabdOp(
  3219. ArmEmitterContext context,
  3220. OpCodeSimdReg op,
  3221. Operand n,
  3222. Operand m,
  3223. bool isLong)
  3224. {
  3225. int size = isLong ? op.Size + 1 : op.Size;
  3226. Intrinsic maxInst = X86PmaxuInstruction[size];
  3227. Operand max = context.AddIntrinsic(maxInst, m, n);
  3228. Intrinsic cmpeqInst = X86PcmpeqInstruction[size];
  3229. Operand cmpMask = context.AddIntrinsic(cmpeqInst, max, m);
  3230. Operand onesMask = X86GetAllElements(context, -1L);
  3231. cmpMask = context.AddIntrinsic(Intrinsic.X86Pandn, cmpMask, onesMask);
  3232. Intrinsic subInst = X86PsubInstruction[size];
  3233. Operand res = context.AddIntrinsic(subInst, n, m);
  3234. Operand res2 = context.AddIntrinsic(subInst, m, n);
  3235. res = context.AddIntrinsic(Intrinsic.X86Pand, cmpMask, res);
  3236. res2 = context.AddIntrinsic(Intrinsic.X86Pandn, cmpMask, res2);
  3237. res = context.AddIntrinsic(Intrinsic.X86Por, res, res2);
  3238. if (!isLong && op.RegisterSize == RegisterSize.Simd64)
  3239. {
  3240. res = context.VectorZeroUpper64(res);
  3241. }
  3242. context.Copy(GetVec(op.Rd), res);
  3243. }
  3244. private static Operand EmitSse2Sll_128(ArmEmitterContext context, Operand op, int shift)
  3245. {
  3246. // The upper part of op is assumed to be zero.
  3247. Debug.Assert(shift >= 0 && shift < 64);
  3248. if (shift == 0)
  3249. {
  3250. return op;
  3251. }
  3252. Operand high = context.AddIntrinsic(Intrinsic.X86Pslldq, op, Const(8));
  3253. high = context.AddIntrinsic(Intrinsic.X86Psrlq, high, Const(64 - shift));
  3254. Operand low = context.AddIntrinsic(Intrinsic.X86Psllq, op, Const(shift));
  3255. return context.AddIntrinsic(Intrinsic.X86Por, high, low);
  3256. }
  3257. }
  3258. }