| 1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027 |
- // https://github.com/intel/ARM_NEON_2_x86_SSE/blob/master/NEON_2_SSE.h
- // https://www.agner.org/optimize/#vectorclass @ vectori128.h
- using ARMeilleure.Decoders;
- using ARMeilleure.IntermediateRepresentation;
- using ARMeilleure.State;
- using ARMeilleure.Translation;
- using System;
- using System.Diagnostics;
- using static ARMeilleure.Instructions.InstEmitHelper;
- using static ARMeilleure.Instructions.InstEmitSimdHelper;
- using static ARMeilleure.Instructions.InstEmitSimdHelper32;
- using static ARMeilleure.IntermediateRepresentation.OperandHelper;
- namespace ARMeilleure.Instructions
- {
- using Func2I = Func<Operand, Operand, Operand>;
- static partial class InstEmit
- {
- public static void Abs_S(ArmEmitterContext context)
- {
- EmitScalarUnaryOpSx(context, (op1) => EmitAbs(context, op1));
- }
- public static void Abs_V(ArmEmitterContext context)
- {
- EmitVectorUnaryOpSx(context, (op1) => EmitAbs(context, op1));
- }
- public static void Add_S(ArmEmitterContext context)
- {
- EmitScalarBinaryOpZx(context, (op1, op2) => context.Add(op1, op2));
- }
- public static void Add_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse2)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- Intrinsic addInst = X86PaddInstruction[op.Size];
- Operand res = context.AddIntrinsic(addInst, n, m);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else
- {
- EmitVectorBinaryOpZx(context, (op1, op2) => context.Add(op1, op2));
- }
- }
- public static void Addhn_V(ArmEmitterContext context)
- {
- EmitHighNarrow(context, (op1, op2) => context.Add(op1, op2), round: false);
- }
- public static void Addp_S(ArmEmitterContext context)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- Operand ne0 = EmitVectorExtractZx(context, op.Rn, 0, op.Size);
- Operand ne1 = EmitVectorExtractZx(context, op.Rn, 1, op.Size);
- Operand res = context.Add(ne0, ne1);
- context.Copy(GetVec(op.Rd), EmitVectorInsert(context, context.VectorZero(), res, 0, op.Size));
- }
- public static void Addp_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSsse3)
- {
- EmitSsse3VectorPairwiseOp(context, X86PaddInstruction);
- }
- else
- {
- EmitVectorPairwiseOpZx(context, (op1, op2) => context.Add(op1, op2));
- }
- }
- public static void Addv_V(ArmEmitterContext context)
- {
- EmitVectorAcrossVectorOpZx(context, (op1, op2) => context.Add(op1, op2));
- }
- public static void Cls_V(ArmEmitterContext context)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- Operand res = context.VectorZero();
- int elems = op.GetBytesCount() >> op.Size;
- int eSize = 8 << op.Size;
- for (int index = 0; index < elems; index++)
- {
- Operand ne = EmitVectorExtractZx(context, op.Rn, index, op.Size);
- Operand de = context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.CountLeadingSigns)), ne, Const(eSize));
- res = EmitVectorInsert(context, res, de, index, op.Size);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- public static void Clz_V(ArmEmitterContext context)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- int eSize = 8 << op.Size;
- Operand res = eSize switch {
- 8 => Clz_V_I8 (context, GetVec(op.Rn)),
- 16 => Clz_V_I16(context, GetVec(op.Rn)),
- 32 => Clz_V_I32(context, GetVec(op.Rn)),
- _ => null
- };
- if (res != null)
- {
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- }
- else
- {
- int elems = op.GetBytesCount() >> op.Size;
- res = context.VectorZero();
- for (int index = 0; index < elems; index++)
- {
- Operand ne = EmitVectorExtractZx(context, op.Rn, index, op.Size);
- Operand de = context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.CountLeadingZeros)), ne, Const(eSize));
- res = EmitVectorInsert(context, res, de, index, op.Size);
- }
- }
- context.Copy(GetVec(op.Rd), res);
- }
- private static Operand Clz_V_I8(ArmEmitterContext context, Operand arg)
- {
- if (!Optimizations.UseSsse3)
- {
- return null;
- }
- // CLZ nibble table.
- Operand clzTable = X86GetScalar(context, 0x01_01_01_01_02_02_03_04);
- Operand maskLow = X86GetAllElements(context, 0x0f_0f_0f_0f);
- Operand c04 = X86GetAllElements(context, 0x04_04_04_04);
- // CLZ of low 4 bits of elements in arg.
- Operand loClz = context.AddIntrinsic(Intrinsic.X86Pshufb, clzTable, arg);
- // Get the high 4 bits of elements in arg.
- Operand hiArg = context.AddIntrinsic(Intrinsic.X86Psrlw, arg, Const(4));
- hiArg = context.AddIntrinsic(Intrinsic.X86Pand, hiArg, maskLow);
- // CLZ of high 4 bits of elements in arg.
- Operand hiClz = context.AddIntrinsic(Intrinsic.X86Pshufb, clzTable, hiArg);
- // If high 4 bits are not all zero, we discard the CLZ of the low 4 bits.
- Operand mask = context.AddIntrinsic(Intrinsic.X86Pcmpeqb, hiClz, c04);
- loClz = context.AddIntrinsic(Intrinsic.X86Pand, loClz, mask);
- return context.AddIntrinsic(Intrinsic.X86Paddb, loClz, hiClz);
- }
- private static Operand Clz_V_I16(ArmEmitterContext context, Operand arg)
- {
- if (!Optimizations.UseSsse3)
- {
- return null;
- }
- Operand maskSwap = X86GetElements(context, 0x80_0f_80_0d_80_0b_80_09, 0x80_07_80_05_80_03_80_01);
- Operand maskLow = X86GetAllElements(context, 0x00ff_00ff);
- Operand c0008 = X86GetAllElements(context, 0x0008_0008);
- // CLZ pair of high 8 and low 8 bits of elements in arg.
- Operand hiloClz = Clz_V_I8(context, arg);
- // Get CLZ of low 8 bits in each pair.
- Operand loClz = context.AddIntrinsic(Intrinsic.X86Pand, hiloClz, maskLow);
- // Get CLZ of high 8 bits in each pair.
- Operand hiClz = context.AddIntrinsic(Intrinsic.X86Pshufb, hiloClz, maskSwap);
- // If high 8 bits are not all zero, we discard the CLZ of the low 8 bits.
- Operand mask = context.AddIntrinsic(Intrinsic.X86Pcmpeqw, hiClz, c0008);
- loClz = context.AddIntrinsic(Intrinsic.X86Pand, loClz, mask);
- return context.AddIntrinsic(Intrinsic.X86Paddw, loClz, hiClz);
- }
- private static Operand Clz_V_I32(ArmEmitterContext context, Operand arg)
- {
- // TODO: Use vplzcntd when AVX-512 is supported.
- if (!Optimizations.UseSse2)
- {
- return null;
- }
- Operand AddVectorI32(Operand op0, Operand op1) => context.AddIntrinsic(Intrinsic.X86Paddd, op0, op1);
- Operand SubVectorI32(Operand op0, Operand op1) => context.AddIntrinsic(Intrinsic.X86Psubd, op0, op1);
- Operand ShiftRightVectorUI32(Operand op0, int imm8) => context.AddIntrinsic(Intrinsic.X86Psrld, op0, Const(imm8));
- Operand OrVector(Operand op0, Operand op1) => context.AddIntrinsic(Intrinsic.X86Por, op0, op1);
- Operand AndVector(Operand op0, Operand op1) => context.AddIntrinsic(Intrinsic.X86Pand, op0, op1);
- Operand NotVector(Operand op0) => context.AddIntrinsic(Intrinsic.X86Pandn, op0, context.VectorOne());
- Operand c55555555 = X86GetAllElements(context, 0x55555555);
- Operand c33333333 = X86GetAllElements(context, 0x33333333);
- Operand c0f0f0f0f = X86GetAllElements(context, 0x0f0f0f0f);
- Operand c0000003f = X86GetAllElements(context, 0x0000003f);
- Operand tmp0;
- Operand tmp1;
- Operand res;
- // Set all bits after highest set bit to 1.
- res = OrVector(ShiftRightVectorUI32(arg, 1), arg);
- res = OrVector(ShiftRightVectorUI32(res, 2), res);
- res = OrVector(ShiftRightVectorUI32(res, 4), res);
- res = OrVector(ShiftRightVectorUI32(res, 8), res);
- res = OrVector(ShiftRightVectorUI32(res, 16), res);
- // Make leading 0s into leading 1s.
- res = NotVector(res);
- // Count leading 1s, which is the population count.
- tmp0 = ShiftRightVectorUI32(res, 1);
- tmp0 = AndVector(tmp0, c55555555);
- res = SubVectorI32(res, tmp0);
- tmp0 = ShiftRightVectorUI32(res, 2);
- tmp0 = AndVector(tmp0, c33333333);
- tmp1 = AndVector(res, c33333333);
- res = AddVectorI32(tmp0, tmp1);
- tmp0 = ShiftRightVectorUI32(res, 4);
- tmp0 = AddVectorI32(tmp0, res);
- res = AndVector(tmp0, c0f0f0f0f);
- tmp0 = ShiftRightVectorUI32(res, 8);
- res = AddVectorI32(tmp0, res);
- tmp0 = ShiftRightVectorUI32(res, 16);
- res = AddVectorI32(tmp0, res);
- res = AndVector(res, c0000003f);
- return res;
- }
- public static void Cnt_V(ArmEmitterContext context)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- Operand res = context.VectorZero();
- int elems = op.RegisterSize == RegisterSize.Simd128 ? 16 : 8;
- for (int index = 0; index < elems; index++)
- {
- Operand ne = EmitVectorExtractZx(context, op.Rn, index, 0);
- Operand de;
- if (Optimizations.UsePopCnt)
- {
- de = context.AddIntrinsicLong(Intrinsic.X86Popcnt, ne);
- }
- else
- {
- de = EmitCountSetBits8(context, ne);
- }
- res = EmitVectorInsert(context, res, de, index, 0);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- public static void Fabd_S(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- int sizeF = op.Size & 1;
- if (sizeF == 0)
- {
- Operand res = context.AddIntrinsic(Intrinsic.X86Subss, GetVec(op.Rn), GetVec(op.Rm));
- res = EmitFloatAbs(context, res, true, false);
- context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
- }
- else /* if (sizeF == 1) */
- {
- Operand res = context.AddIntrinsic(Intrinsic.X86Subsd, GetVec(op.Rn), GetVec(op.Rm));
- res = EmitFloatAbs(context, res, false, false);
- context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
- }
- }
- else
- {
- EmitScalarBinaryOpF(context, (op1, op2) =>
- {
- Operand res = EmitSoftFloatCall(context, nameof(SoftFloat32.FPSub), op1, op2);
- return EmitUnaryMathCall(context, nameof(Math.Abs), res);
- });
- }
- }
- public static void Fabd_V(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- int sizeF = op.Size & 1;
- if (sizeF == 0)
- {
- Operand res = context.AddIntrinsic(Intrinsic.X86Subps, GetVec(op.Rn), GetVec(op.Rm));
- res = EmitFloatAbs(context, res, true, true);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else /* if (sizeF == 1) */
- {
- Operand res = context.AddIntrinsic(Intrinsic.X86Subpd, GetVec(op.Rn), GetVec(op.Rm));
- res = EmitFloatAbs(context, res, false, true);
- context.Copy(GetVec(op.Rd), res);
- }
- }
- else
- {
- EmitVectorBinaryOpF(context, (op1, op2) =>
- {
- Operand res = EmitSoftFloatCall(context, nameof(SoftFloat32.FPSub), op1, op2);
- return EmitUnaryMathCall(context, nameof(Math.Abs), res);
- });
- }
- }
- public static void Fabs_S(ArmEmitterContext context)
- {
- if (Optimizations.UseSse2)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- if (op.Size == 0)
- {
- Operand res = EmitFloatAbs(context, GetVec(op.Rn), true, false);
- context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
- }
- else /* if (op.Size == 1) */
- {
- Operand res = EmitFloatAbs(context, GetVec(op.Rn), false, false);
- context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
- }
- }
- else
- {
- EmitScalarUnaryOpF(context, (op1) =>
- {
- return EmitUnaryMathCall(context, nameof(Math.Abs), op1);
- });
- }
- }
- public static void Fabs_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse2)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- int sizeF = op.Size & 1;
- if (sizeF == 0)
- {
- Operand res = EmitFloatAbs(context, GetVec(op.Rn), true, true);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else /* if (sizeF == 1) */
- {
- Operand res = EmitFloatAbs(context, GetVec(op.Rn), false, true);
- context.Copy(GetVec(op.Rd), res);
- }
- }
- else
- {
- EmitVectorUnaryOpF(context, (op1) =>
- {
- return EmitUnaryMathCall(context, nameof(Math.Abs), op1);
- });
- }
- }
- public static void Fadd_S(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- EmitScalarBinaryOpF(context, Intrinsic.X86Addss, Intrinsic.X86Addsd);
- }
- else if (Optimizations.FastFP)
- {
- EmitScalarBinaryOpF(context, (op1, op2) => context.Add(op1, op2));
- }
- else
- {
- EmitScalarBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPAdd), op1, op2);
- });
- }
- }
- public static void Fadd_V(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- EmitVectorBinaryOpF(context, Intrinsic.X86Addps, Intrinsic.X86Addpd);
- }
- else if (Optimizations.FastFP)
- {
- EmitVectorBinaryOpF(context, (op1, op2) => context.Add(op1, op2));
- }
- else
- {
- EmitVectorBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPAdd), op1, op2);
- });
- }
- }
- public static void Faddp_S(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse3)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- if ((op.Size & 1) == 0)
- {
- Operand res = context.AddIntrinsic(Intrinsic.X86Haddps, GetVec(op.Rn), GetVec(op.Rn));
- context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
- }
- else /* if ((op.Size & 1) == 1) */
- {
- Operand res = context.AddIntrinsic(Intrinsic.X86Haddpd, GetVec(op.Rn), GetVec(op.Rn));
- context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
- }
- }
- else
- {
- EmitScalarPairwiseOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPAdd), op1, op2);
- });
- }
- }
- public static void Faddp_V(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse41)
- {
- EmitSse2VectorPairwiseOpF(context, (op1, op2) =>
- {
- return EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
- {
- return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
- {
- IOpCodeSimd op = (IOpCodeSimd)context.CurrOp;
- Intrinsic addInst = (op.Size & 1) == 0 ? Intrinsic.X86Addps : Intrinsic.X86Addpd;
- return context.AddIntrinsic(addInst, op1, op2);
- }, scalar: false, op1, op2);
- }, scalar: false, op1, op2);
- });
- }
- else
- {
- EmitVectorPairwiseOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPAdd), op1, op2);
- });
- }
- }
- public static void Fdiv_S(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- EmitScalarBinaryOpF(context, Intrinsic.X86Divss, Intrinsic.X86Divsd);
- }
- else if (Optimizations.FastFP)
- {
- EmitScalarBinaryOpF(context, (op1, op2) => context.Divide(op1, op2));
- }
- else
- {
- EmitScalarBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPDiv), op1, op2);
- });
- }
- }
- public static void Fdiv_V(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- EmitVectorBinaryOpF(context, Intrinsic.X86Divps, Intrinsic.X86Divpd);
- }
- else if (Optimizations.FastFP)
- {
- EmitVectorBinaryOpF(context, (op1, op2) => context.Divide(op1, op2));
- }
- else
- {
- EmitVectorBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPDiv), op1, op2);
- });
- }
- }
- public static void Fmadd_S(ArmEmitterContext context) // Fused.
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand d = GetVec(op.Rd);
- Operand a = GetVec(op.Ra);
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if (op.Size == 0)
- {
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, n, m);
- res = context.AddIntrinsic(Intrinsic.X86Addss, a, res);
- context.Copy(d, context.VectorZeroUpper96(res));
- }
- else /* if (op.Size == 1) */
- {
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, n, m);
- res = context.AddIntrinsic(Intrinsic.X86Addsd, a, res);
- context.Copy(d, context.VectorZeroUpper64(res));
- }
- }
- else
- {
- EmitScalarTernaryRaOpF(context, (op1, op2, op3) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulAdd), op1, op2, op3);
- });
- }
- }
- public static void Fmax_S(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse41)
- {
- EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
- {
- return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
- {
- return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: true);
- }, scalar: true, op1, op2);
- }, scalar: true);
- }
- else
- {
- EmitScalarBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMax), op1, op2);
- });
- }
- }
- public static void Fmax_V(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse41)
- {
- EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
- {
- return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
- {
- return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: true);
- }, scalar: false, op1, op2);
- }, scalar: false);
- }
- else
- {
- EmitVectorBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMax), op1, op2);
- });
- }
- }
- public static void Fmaxnm_S(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse41)
- {
- EmitSse41MaxMinNumOpF(context, isMaxNum: true, scalar: true);
- }
- else
- {
- EmitScalarBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMaxNum), op1, op2);
- });
- }
- }
- public static void Fmaxnm_V(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse41)
- {
- EmitSse41MaxMinNumOpF(context, isMaxNum: true, scalar: false);
- }
- else
- {
- EmitVectorBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMaxNum), op1, op2);
- });
- }
- }
- public static void Fmaxnmp_S(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse41)
- {
- EmitSse2ScalarPairwiseOpF(context, (op1, op2) =>
- {
- return EmitSse41MaxMinNumOpF(context, isMaxNum: true, scalar: true, op1, op2);
- });
- }
- else
- {
- EmitScalarPairwiseOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMaxNum), op1, op2);
- });
- }
- }
- public static void Fmaxnmp_V(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse41)
- {
- EmitSse2VectorPairwiseOpF(context, (op1, op2) =>
- {
- return EmitSse41MaxMinNumOpF(context, isMaxNum: true, scalar: false, op1, op2);
- });
- }
- else
- {
- EmitVectorPairwiseOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMaxNum), op1, op2);
- });
- }
- }
- public static void Fmaxnmv_V(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse41)
- {
- EmitSse2VectorAcrossVectorOpF(context, (op1, op2) =>
- {
- return EmitSse41MaxMinNumOpF(context, isMaxNum: true, scalar: false, op1, op2);
- });
- }
- else
- {
- EmitVectorAcrossVectorOpF(context, (op1, op2) =>
- {
- return context.Call(typeof(SoftFloat32).GetMethod(nameof(SoftFloat32.FPMaxNum)), op1, op2);
- });
- }
- }
- public static void Fmaxp_V(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse41)
- {
- EmitSse2VectorPairwiseOpF(context, (op1, op2) =>
- {
- return EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
- {
- return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
- {
- return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: true);
- }, scalar: false, op1, op2);
- }, scalar: false, op1, op2);
- });
- }
- else
- {
- EmitVectorPairwiseOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMax), op1, op2);
- });
- }
- }
- public static void Fmaxv_V(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse41)
- {
- EmitSse2VectorAcrossVectorOpF(context, (op1, op2) =>
- {
- return EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
- {
- return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
- {
- return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: true);
- }, scalar: false, op1, op2);
- }, scalar: false, op1, op2);
- });
- }
- else
- {
- EmitVectorAcrossVectorOpF(context, (op1, op2) =>
- {
- return context.Call(typeof(SoftFloat32).GetMethod(nameof(SoftFloat32.FPMax)), op1, op2);
- });
- }
- }
- public static void Fmin_S(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse41)
- {
- EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
- {
- return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
- {
- return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: false);
- }, scalar: true, op1, op2);
- }, scalar: true);
- }
- else
- {
- EmitScalarBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMin), op1, op2);
- });
- }
- }
- public static void Fmin_V(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse41)
- {
- EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
- {
- return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
- {
- return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: false);
- }, scalar: false, op1, op2);
- }, scalar: false);
- }
- else
- {
- EmitVectorBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMin), op1, op2);
- });
- }
- }
- public static void Fminnm_S(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse41)
- {
- EmitSse41MaxMinNumOpF(context, isMaxNum: false, scalar: true);
- }
- else
- {
- EmitScalarBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMinNum), op1, op2);
- });
- }
- }
- public static void Fminnm_V(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse41)
- {
- EmitSse41MaxMinNumOpF(context, isMaxNum: false, scalar: false);
- }
- else
- {
- EmitVectorBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMinNum), op1, op2);
- });
- }
- }
- public static void Fminnmp_S(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse41)
- {
- EmitSse2ScalarPairwiseOpF(context, (op1, op2) =>
- {
- return EmitSse41MaxMinNumOpF(context, isMaxNum: false, scalar: true, op1, op2);
- });
- }
- else
- {
- EmitScalarPairwiseOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMinNum), op1, op2);
- });
- }
- }
- public static void Fminnmp_V(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse41)
- {
- EmitSse2VectorPairwiseOpF(context, (op1, op2) =>
- {
- return EmitSse41MaxMinNumOpF(context, isMaxNum: false, scalar: false, op1, op2);
- });
- }
- else
- {
- EmitVectorPairwiseOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMinNum), op1, op2);
- });
- }
- }
- public static void Fminnmv_V(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse41)
- {
- EmitSse2VectorAcrossVectorOpF(context, (op1, op2) =>
- {
- return EmitSse41MaxMinNumOpF(context, isMaxNum: false, scalar: false, op1, op2);
- });
- }
- else
- {
- EmitVectorAcrossVectorOpF(context, (op1, op2) =>
- {
- return context.Call(typeof(SoftFloat32).GetMethod(nameof(SoftFloat32.FPMinNum)), op1, op2);
- });
- }
- }
- public static void Fminp_V(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse41)
- {
- EmitSse2VectorPairwiseOpF(context, (op1, op2) =>
- {
- return EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
- {
- return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
- {
- return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: false);
- }, scalar: false, op1, op2);
- }, scalar: false, op1, op2);
- });
- }
- else
- {
- EmitVectorPairwiseOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMin), op1, op2);
- });
- }
- }
- public static void Fminv_V(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse41)
- {
- EmitSse2VectorAcrossVectorOpF(context, (op1, op2) =>
- {
- return EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
- {
- return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
- {
- return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: false);
- }, scalar: false, op1, op2);
- }, scalar: false, op1, op2);
- });
- }
- else
- {
- EmitVectorAcrossVectorOpF(context, (op1, op2) =>
- {
- return context.Call(typeof(SoftFloat32).GetMethod(nameof(SoftFloat32.FPMin)), op1, op2);
- });
- }
- }
- public static void Fmla_Se(ArmEmitterContext context) // Fused.
- {
- EmitScalarTernaryOpByElemF(context, (op1, op2, op3) =>
- {
- return context.Add(op1, context.Multiply(op2, op3));
- });
- }
- public static void Fmla_V(ArmEmitterContext context) // Fused.
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand d = GetVec(op.Rd);
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- int sizeF = op.Size & 1;
- if (sizeF == 0)
- {
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulps, n, m);
- res = context.AddIntrinsic(Intrinsic.X86Addps, d, res);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(d, res);
- }
- else /* if (sizeF == 1) */
- {
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulpd, n, m);
- res = context.AddIntrinsic(Intrinsic.X86Addpd, d, res);
- context.Copy(d, res);
- }
- }
- else
- {
- EmitVectorTernaryOpF(context, (op1, op2, op3) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulAdd), op1, op2, op3);
- });
- }
- }
- public static void Fmla_Ve(ArmEmitterContext context) // Fused.
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- OpCodeSimdRegElemF op = (OpCodeSimdRegElemF)context.CurrOp;
- Operand d = GetVec(op.Rd);
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- int sizeF = op.Size & 1;
- if (sizeF == 0)
- {
- int shuffleMask = op.Index | op.Index << 2 | op.Index << 4 | op.Index << 6;
- Operand res = context.AddIntrinsic(Intrinsic.X86Shufps, m, m, Const(shuffleMask));
- res = context.AddIntrinsic(Intrinsic.X86Mulps, n, res);
- res = context.AddIntrinsic(Intrinsic.X86Addps, d, res);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(d, res);
- }
- else /* if (sizeF == 1) */
- {
- int shuffleMask = op.Index | op.Index << 1;
- Operand res = context.AddIntrinsic(Intrinsic.X86Shufpd, m, m, Const(shuffleMask));
- res = context.AddIntrinsic(Intrinsic.X86Mulpd, n, res);
- res = context.AddIntrinsic(Intrinsic.X86Addpd, d, res);
- context.Copy(d, res);
- }
- }
- else
- {
- EmitVectorTernaryOpByElemF(context, (op1, op2, op3) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulAdd), op1, op2, op3);
- });
- }
- }
- public static void Fmls_Se(ArmEmitterContext context) // Fused.
- {
- EmitScalarTernaryOpByElemF(context, (op1, op2, op3) =>
- {
- return context.Subtract(op1, context.Multiply(op2, op3));
- });
- }
- public static void Fmls_V(ArmEmitterContext context) // Fused.
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand d = GetVec(op.Rd);
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- int sizeF = op.Size & 1;
- if (sizeF == 0)
- {
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulps, n, m);
- res = context.AddIntrinsic(Intrinsic.X86Subps, d, res);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(d, res);
- }
- else /* if (sizeF == 1) */
- {
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulpd, n, m);
- res = context.AddIntrinsic(Intrinsic.X86Subpd, d, res);
- context.Copy(d, res);
- }
- }
- else
- {
- EmitVectorTernaryOpF(context, (op1, op2, op3) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulSub), op1, op2, op3);
- });
- }
- }
- public static void Fmls_Ve(ArmEmitterContext context) // Fused.
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- OpCodeSimdRegElemF op = (OpCodeSimdRegElemF)context.CurrOp;
- Operand d = GetVec(op.Rd);
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- int sizeF = op.Size & 1;
- if (sizeF == 0)
- {
- int shuffleMask = op.Index | op.Index << 2 | op.Index << 4 | op.Index << 6;
- Operand res = context.AddIntrinsic(Intrinsic.X86Shufps, m, m, Const(shuffleMask));
- res = context.AddIntrinsic(Intrinsic.X86Mulps, n, res);
- res = context.AddIntrinsic(Intrinsic.X86Subps, d, res);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(d, res);
- }
- else /* if (sizeF == 1) */
- {
- int shuffleMask = op.Index | op.Index << 1;
- Operand res = context.AddIntrinsic(Intrinsic.X86Shufpd, m, m, Const(shuffleMask));
- res = context.AddIntrinsic(Intrinsic.X86Mulpd, n, res);
- res = context.AddIntrinsic(Intrinsic.X86Subpd, d, res);
- context.Copy(d, res);
- }
- }
- else
- {
- EmitVectorTernaryOpByElemF(context, (op1, op2, op3) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulSub), op1, op2, op3);
- });
- }
- }
- public static void Fmsub_S(ArmEmitterContext context) // Fused.
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand d = GetVec(op.Rd);
- Operand a = GetVec(op.Ra);
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if (op.Size == 0)
- {
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, n, m);
- res = context.AddIntrinsic(Intrinsic.X86Subss, a, res);
- context.Copy(d, context.VectorZeroUpper96(res));
- }
- else /* if (op.Size == 1) */
- {
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, n, m);
- res = context.AddIntrinsic(Intrinsic.X86Subsd, a, res);
- context.Copy(d, context.VectorZeroUpper64(res));
- }
- }
- else
- {
- EmitScalarTernaryRaOpF(context, (op1, op2, op3) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulSub), op1, op2, op3);
- });
- }
- }
- public static void Fmul_S(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- EmitScalarBinaryOpF(context, Intrinsic.X86Mulss, Intrinsic.X86Mulsd);
- }
- else if (Optimizations.FastFP)
- {
- EmitScalarBinaryOpF(context, (op1, op2) => context.Multiply(op1, op2));
- }
- else
- {
- EmitScalarBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMul), op1, op2);
- });
- }
- }
- public static void Fmul_Se(ArmEmitterContext context)
- {
- EmitScalarBinaryOpByElemF(context, (op1, op2) => context.Multiply(op1, op2));
- }
- public static void Fmul_V(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- EmitVectorBinaryOpF(context, Intrinsic.X86Mulps, Intrinsic.X86Mulpd);
- }
- else if (Optimizations.FastFP)
- {
- EmitVectorBinaryOpF(context, (op1, op2) => context.Multiply(op1, op2));
- }
- else
- {
- EmitVectorBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMul), op1, op2);
- });
- }
- }
- public static void Fmul_Ve(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- OpCodeSimdRegElemF op = (OpCodeSimdRegElemF)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- int sizeF = op.Size & 1;
- if (sizeF == 0)
- {
- int shuffleMask = op.Index | op.Index << 2 | op.Index << 4 | op.Index << 6;
- Operand res = context.AddIntrinsic(Intrinsic.X86Shufps, m, m, Const(shuffleMask));
- res = context.AddIntrinsic(Intrinsic.X86Mulps, n, res);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else /* if (sizeF == 1) */
- {
- int shuffleMask = op.Index | op.Index << 1;
- Operand res = context.AddIntrinsic(Intrinsic.X86Shufpd, m, m, Const(shuffleMask));
- res = context.AddIntrinsic(Intrinsic.X86Mulpd, n, res);
- context.Copy(GetVec(op.Rd), res);
- }
- }
- else if (Optimizations.FastFP)
- {
- EmitVectorBinaryOpByElemF(context, (op1, op2) => context.Multiply(op1, op2));
- }
- else
- {
- EmitVectorBinaryOpByElemF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMul), op1, op2);
- });
- }
- }
- public static void Fmulx_S(ArmEmitterContext context)
- {
- EmitScalarBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulX), op1, op2);
- });
- }
- public static void Fmulx_Se(ArmEmitterContext context)
- {
- EmitScalarBinaryOpByElemF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulX), op1, op2);
- });
- }
- public static void Fmulx_V(ArmEmitterContext context)
- {
- EmitVectorBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulX), op1, op2);
- });
- }
- public static void Fmulx_Ve(ArmEmitterContext context)
- {
- EmitVectorBinaryOpByElemF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulX), op1, op2);
- });
- }
- public static void Fneg_S(ArmEmitterContext context)
- {
- if (Optimizations.UseSse2)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- if (op.Size == 0)
- {
- Operand mask = X86GetScalar(context, -0f);
- Operand res = context.AddIntrinsic(Intrinsic.X86Xorps, mask, GetVec(op.Rn));
- context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
- }
- else /* if (op.Size == 1) */
- {
- Operand mask = X86GetScalar(context, -0d);
- Operand res = context.AddIntrinsic(Intrinsic.X86Xorpd, mask, GetVec(op.Rn));
- context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
- }
- }
- else
- {
- EmitScalarUnaryOpF(context, (op1) => context.Negate(op1));
- }
- }
- public static void Fneg_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse2)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- int sizeF = op.Size & 1;
- if (sizeF == 0)
- {
- Operand mask = X86GetAllElements(context, -0f);
- Operand res = context.AddIntrinsic(Intrinsic.X86Xorps, mask, GetVec(op.Rn));
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else /* if (sizeF == 1) */
- {
- Operand mask = X86GetAllElements(context, -0d);
- Operand res = context.AddIntrinsic(Intrinsic.X86Xorpd, mask, GetVec(op.Rn));
- context.Copy(GetVec(op.Rd), res);
- }
- }
- else
- {
- EmitVectorUnaryOpF(context, (op1) => context.Negate(op1));
- }
- }
- public static void Fnmadd_S(ArmEmitterContext context) // Fused.
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand d = GetVec(op.Rd);
- Operand a = GetVec(op.Ra);
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if (op.Size == 0)
- {
- Operand mask = X86GetScalar(context, -0f);
- Operand aNeg = context.AddIntrinsic(Intrinsic.X86Xorps, mask, a);
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, n, m);
- res = context.AddIntrinsic(Intrinsic.X86Subss, aNeg, res);
- context.Copy(d, context.VectorZeroUpper96(res));
- }
- else /* if (op.Size == 1) */
- {
- Operand mask = X86GetScalar(context, -0d);
- Operand aNeg = context.AddIntrinsic(Intrinsic.X86Xorpd, mask, a);
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, n, m);
- res = context.AddIntrinsic(Intrinsic.X86Subsd, aNeg, res);
- context.Copy(d, context.VectorZeroUpper64(res));
- }
- }
- else
- {
- EmitScalarTernaryRaOpF(context, (op1, op2, op3) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPNegMulAdd), op1, op2, op3);
- });
- }
- }
- public static void Fnmsub_S(ArmEmitterContext context) // Fused.
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand d = GetVec(op.Rd);
- Operand a = GetVec(op.Ra);
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if (op.Size == 0)
- {
- Operand mask = X86GetScalar(context, -0f);
- Operand aNeg = context.AddIntrinsic(Intrinsic.X86Xorps, mask, a);
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, n, m);
- res = context.AddIntrinsic(Intrinsic.X86Addss, aNeg, res);
- context.Copy(d, context.VectorZeroUpper96(res));
- }
- else /* if (op.Size == 1) */
- {
- Operand mask = X86GetScalar(context, -0d);
- Operand aNeg = context.AddIntrinsic(Intrinsic.X86Xorpd, mask, a);
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, n, m);
- res = context.AddIntrinsic(Intrinsic.X86Addsd, aNeg, res);
- context.Copy(d, context.VectorZeroUpper64(res));
- }
- }
- else
- {
- EmitScalarTernaryRaOpF(context, (op1, op2, op3) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPNegMulSub), op1, op2, op3);
- });
- }
- }
- public static void Fnmul_S(ArmEmitterContext context)
- {
- EmitScalarBinaryOpF(context, (op1, op2) => context.Negate(context.Multiply(op1, op2)));
- }
- public static void Frecpe_S(ArmEmitterContext context)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- int sizeF = op.Size & 1;
- if (Optimizations.FastFP && Optimizations.UseSse41 && sizeF == 0)
- {
- Operand res = EmitSse41FP32RoundExp8(context, context.AddIntrinsic(Intrinsic.X86Rcpss, GetVec(op.Rn)), scalar: true);
- context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
- }
- else
- {
- EmitScalarUnaryOpF(context, (op1) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPRecipEstimate), op1);
- });
- }
- }
- public static void Frecpe_V(ArmEmitterContext context)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- int sizeF = op.Size & 1;
- if (Optimizations.FastFP && Optimizations.UseSse41 && sizeF == 0)
- {
- Operand res = EmitSse41FP32RoundExp8(context, context.AddIntrinsic(Intrinsic.X86Rcpps, GetVec(op.Rn)), scalar: false);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else
- {
- EmitVectorUnaryOpF(context, (op1) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPRecipEstimate), op1);
- });
- }
- }
- public static void Frecps_S(ArmEmitterContext context) // Fused.
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- int sizeF = op.Size & 1;
- if (sizeF == 0)
- {
- Operand mask = X86GetScalar(context, 2f);
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, GetVec(op.Rn), GetVec(op.Rm));
- res = context.AddIntrinsic(Intrinsic.X86Subss, mask, res);
- context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
- }
- else /* if (sizeF == 1) */
- {
- Operand mask = X86GetScalar(context, 2d);
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, GetVec(op.Rn), GetVec(op.Rm));
- res = context.AddIntrinsic(Intrinsic.X86Subsd, mask, res);
- context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
- }
- }
- else
- {
- EmitScalarBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPRecipStepFused), op1, op2);
- });
- }
- }
- public static void Frecps_V(ArmEmitterContext context) // Fused.
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- int sizeF = op.Size & 1;
- if (sizeF == 0)
- {
- Operand mask = X86GetAllElements(context, 2f);
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulps, GetVec(op.Rn), GetVec(op.Rm));
- res = context.AddIntrinsic(Intrinsic.X86Subps, mask, res);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else /* if (sizeF == 1) */
- {
- Operand mask = X86GetAllElements(context, 2d);
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulpd, GetVec(op.Rn), GetVec(op.Rm));
- res = context.AddIntrinsic(Intrinsic.X86Subpd, mask, res);
- context.Copy(GetVec(op.Rd), res);
- }
- }
- else
- {
- EmitVectorBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPRecipStepFused), op1, op2);
- });
- }
- }
- public static void Frecpx_S(ArmEmitterContext context)
- {
- EmitScalarUnaryOpF(context, (op1) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPRecpX), op1);
- });
- }
- public static void Frinta_S(ArmEmitterContext context)
- {
- EmitScalarUnaryOpF(context, (op1) =>
- {
- return EmitRoundMathCall(context, MidpointRounding.AwayFromZero, op1);
- });
- }
- public static void Frinta_V(ArmEmitterContext context)
- {
- EmitVectorUnaryOpF(context, (op1) =>
- {
- return EmitRoundMathCall(context, MidpointRounding.AwayFromZero, op1);
- });
- }
- public static void Frinti_S(ArmEmitterContext context)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- EmitScalarUnaryOpF(context, (op1) =>
- {
- if (op.Size == 0)
- {
- return context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.RoundF)), op1);
- }
- else /* if (op.Size == 1) */
- {
- return context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.Round)), op1);
- }
- });
- }
- public static void Frinti_V(ArmEmitterContext context)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- int sizeF = op.Size & 1;
- EmitVectorUnaryOpF(context, (op1) =>
- {
- if (sizeF == 0)
- {
- return context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.RoundF)), op1);
- }
- else /* if (sizeF == 1) */
- {
- return context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.Round)), op1);
- }
- });
- }
- public static void Frintm_S(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- EmitSse41ScalarRoundOpF(context, FPRoundingMode.TowardsMinusInfinity);
- }
- else
- {
- EmitScalarUnaryOpF(context, (op1) =>
- {
- return EmitUnaryMathCall(context, nameof(Math.Floor), op1);
- });
- }
- }
- public static void Frintm_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- EmitSse41VectorRoundOpF(context, FPRoundingMode.TowardsMinusInfinity);
- }
- else
- {
- EmitVectorUnaryOpF(context, (op1) =>
- {
- return EmitUnaryMathCall(context, nameof(Math.Floor), op1);
- });
- }
- }
- public static void Frintn_S(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- EmitSse41ScalarRoundOpF(context, FPRoundingMode.ToNearest);
- }
- else
- {
- EmitScalarUnaryOpF(context, (op1) =>
- {
- return EmitRoundMathCall(context, MidpointRounding.ToEven, op1);
- });
- }
- }
- public static void Frintn_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- EmitSse41VectorRoundOpF(context, FPRoundingMode.ToNearest);
- }
- else
- {
- EmitVectorUnaryOpF(context, (op1) =>
- {
- return EmitRoundMathCall(context, MidpointRounding.ToEven, op1);
- });
- }
- }
- public static void Frintp_S(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- EmitSse41ScalarRoundOpF(context, FPRoundingMode.TowardsPlusInfinity);
- }
- else
- {
- EmitScalarUnaryOpF(context, (op1) =>
- {
- return EmitUnaryMathCall(context, nameof(Math.Ceiling), op1);
- });
- }
- }
- public static void Frintp_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- EmitSse41VectorRoundOpF(context, FPRoundingMode.TowardsPlusInfinity);
- }
- else
- {
- EmitVectorUnaryOpF(context, (op1) =>
- {
- return EmitUnaryMathCall(context, nameof(Math.Ceiling), op1);
- });
- }
- }
- public static void Frintx_S(ArmEmitterContext context)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- EmitScalarUnaryOpF(context, (op1) =>
- {
- if (op.Size == 0)
- {
- return context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.RoundF)), op1);
- }
- else /* if (op.Size == 1) */
- {
- return context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.Round)), op1);
- }
- });
- }
- public static void Frintx_V(ArmEmitterContext context)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- int sizeF = op.Size & 1;
- EmitVectorUnaryOpF(context, (op1) =>
- {
- if (sizeF == 0)
- {
- return context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.RoundF)), op1);
- }
- else /* if (sizeF == 1) */
- {
- return context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.Round)), op1);
- }
- });
- }
- public static void Frintz_S(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- EmitSse41ScalarRoundOpF(context, FPRoundingMode.TowardsZero);
- }
- else
- {
- EmitScalarUnaryOpF(context, (op1) =>
- {
- return EmitUnaryMathCall(context, nameof(Math.Truncate), op1);
- });
- }
- }
- public static void Frintz_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- EmitSse41VectorRoundOpF(context, FPRoundingMode.TowardsZero);
- }
- else
- {
- EmitVectorUnaryOpF(context, (op1) =>
- {
- return EmitUnaryMathCall(context, nameof(Math.Truncate), op1);
- });
- }
- }
- public static void Frsqrte_S(ArmEmitterContext context)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- int sizeF = op.Size & 1;
- if (Optimizations.FastFP && Optimizations.UseSse41 && sizeF == 0)
- {
- Operand res = EmitSse41FP32RoundExp8(context, context.AddIntrinsic(Intrinsic.X86Rsqrtss, GetVec(op.Rn)), scalar: true);
- context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
- }
- else
- {
- EmitScalarUnaryOpF(context, (op1) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPRSqrtEstimate), op1);
- });
- }
- }
- public static void Frsqrte_V(ArmEmitterContext context)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- int sizeF = op.Size & 1;
- if (Optimizations.FastFP && Optimizations.UseSse41 && sizeF == 0)
- {
- Operand res = EmitSse41FP32RoundExp8(context, context.AddIntrinsic(Intrinsic.X86Rsqrtps, GetVec(op.Rn)), scalar: false);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else
- {
- EmitVectorUnaryOpF(context, (op1) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPRSqrtEstimate), op1);
- });
- }
- }
- public static void Frsqrts_S(ArmEmitterContext context) // Fused.
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- int sizeF = op.Size & 1;
- if (sizeF == 0)
- {
- Operand maskHalf = X86GetScalar(context, 0.5f);
- Operand maskThree = X86GetScalar(context, 3f);
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, GetVec(op.Rn), GetVec(op.Rm));
- res = context.AddIntrinsic(Intrinsic.X86Subss, maskThree, res);
- res = context.AddIntrinsic(Intrinsic.X86Mulss, maskHalf, res);
- context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
- }
- else /* if (sizeF == 1) */
- {
- Operand maskHalf = X86GetScalar(context, 0.5d);
- Operand maskThree = X86GetScalar(context, 3d);
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, GetVec(op.Rn), GetVec(op.Rm));
- res = context.AddIntrinsic(Intrinsic.X86Subsd, maskThree, res);
- res = context.AddIntrinsic(Intrinsic.X86Mulsd, maskHalf, res);
- context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
- }
- }
- else
- {
- EmitScalarBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPRSqrtStepFused), op1, op2);
- });
- }
- }
- public static void Frsqrts_V(ArmEmitterContext context) // Fused.
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- int sizeF = op.Size & 1;
- if (sizeF == 0)
- {
- Operand maskHalf = X86GetAllElements(context, 0.5f);
- Operand maskThree = X86GetAllElements(context, 3f);
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulps, GetVec(op.Rn), GetVec(op.Rm));
- res = context.AddIntrinsic(Intrinsic.X86Subps, maskThree, res);
- res = context.AddIntrinsic(Intrinsic.X86Mulps, maskHalf, res);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else /* if (sizeF == 1) */
- {
- Operand maskHalf = X86GetAllElements(context, 0.5d);
- Operand maskThree = X86GetAllElements(context, 3d);
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulpd, GetVec(op.Rn), GetVec(op.Rm));
- res = context.AddIntrinsic(Intrinsic.X86Subpd, maskThree, res);
- res = context.AddIntrinsic(Intrinsic.X86Mulpd, maskHalf, res);
- context.Copy(GetVec(op.Rd), res);
- }
- }
- else
- {
- EmitVectorBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPRSqrtStepFused), op1, op2);
- });
- }
- }
- public static void Fsqrt_S(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- EmitScalarUnaryOpF(context, Intrinsic.X86Sqrtss, Intrinsic.X86Sqrtsd);
- }
- else
- {
- EmitScalarUnaryOpF(context, (op1) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPSqrt), op1);
- });
- }
- }
- public static void Fsqrt_V(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- EmitVectorUnaryOpF(context, Intrinsic.X86Sqrtps, Intrinsic.X86Sqrtpd);
- }
- else
- {
- EmitVectorUnaryOpF(context, (op1) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPSqrt), op1);
- });
- }
- }
- public static void Fsub_S(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- EmitScalarBinaryOpF(context, Intrinsic.X86Subss, Intrinsic.X86Subsd);
- }
- else if (Optimizations.FastFP)
- {
- EmitScalarBinaryOpF(context, (op1, op2) => context.Subtract(op1, op2));
- }
- else
- {
- EmitScalarBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPSub), op1, op2);
- });
- }
- }
- public static void Fsub_V(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- EmitVectorBinaryOpF(context, Intrinsic.X86Subps, Intrinsic.X86Subpd);
- }
- else if (Optimizations.FastFP)
- {
- EmitVectorBinaryOpF(context, (op1, op2) => context.Subtract(op1, op2));
- }
- else
- {
- EmitVectorBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, nameof(SoftFloat32.FPSub), op1, op2);
- });
- }
- }
- public static void Mla_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- EmitSse41VectorMul_AddSub(context, AddSub.Add);
- }
- else
- {
- EmitVectorTernaryOpZx(context, (op1, op2, op3) =>
- {
- return context.Add(op1, context.Multiply(op2, op3));
- });
- }
- }
- public static void Mla_Ve(ArmEmitterContext context)
- {
- EmitVectorTernaryOpByElemZx(context, (op1, op2, op3) =>
- {
- return context.Add(op1, context.Multiply(op2, op3));
- });
- }
- public static void Mls_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- EmitSse41VectorMul_AddSub(context, AddSub.Subtract);
- }
- else
- {
- EmitVectorTernaryOpZx(context, (op1, op2, op3) =>
- {
- return context.Subtract(op1, context.Multiply(op2, op3));
- });
- }
- }
- public static void Mls_Ve(ArmEmitterContext context)
- {
- EmitVectorTernaryOpByElemZx(context, (op1, op2, op3) =>
- {
- return context.Subtract(op1, context.Multiply(op2, op3));
- });
- }
- public static void Mul_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- EmitSse41VectorMul_AddSub(context, AddSub.None);
- }
- else
- {
- EmitVectorBinaryOpZx(context, (op1, op2) => context.Multiply(op1, op2));
- }
- }
- public static void Mul_Ve(ArmEmitterContext context)
- {
- EmitVectorBinaryOpByElemZx(context, (op1, op2) => context.Multiply(op1, op2));
- }
- public static void Neg_S(ArmEmitterContext context)
- {
- EmitScalarUnaryOpSx(context, (op1) => context.Negate(op1));
- }
- public static void Neg_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse2)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- Intrinsic subInst = X86PsubInstruction[op.Size];
- Operand res = context.AddIntrinsic(subInst, context.VectorZero(), GetVec(op.Rn));
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else
- {
- EmitVectorUnaryOpSx(context, (op1) => context.Negate(op1));
- }
- }
- public static void Pmull_V(ArmEmitterContext context)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- if (Optimizations.UsePclmulqdq && op.Size == 3)
- {
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- int imm8 = op.RegisterSize == RegisterSize.Simd64 ? 0b0000_0000 : 0b0001_0001;
- Operand res = context.AddIntrinsic(Intrinsic.X86Pclmulqdq, n, m, Const(imm8));
- context.Copy(GetVec(op.Rd), res);
- }
- else if (Optimizations.UseSse41)
- {
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- n = context.VectorZeroUpper64(n);
- m = context.VectorZeroUpper64(m);
- }
- else /* if (op.RegisterSize == RegisterSize.Simd128) */
- {
- n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
- m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
- }
- Operand res = context.VectorZero();
- if (op.Size == 0)
- {
- n = context.AddIntrinsic(Intrinsic.X86Pmovzxbw, n);
- m = context.AddIntrinsic(Intrinsic.X86Pmovzxbw, m);
- for (int i = 0; i < 8; i++)
- {
- Operand mask = context.AddIntrinsic(Intrinsic.X86Psllw, n, Const(15 - i));
- mask = context.AddIntrinsic(Intrinsic.X86Psraw, mask, Const(15));
- Operand tmp = context.AddIntrinsic(Intrinsic.X86Psllw, m, Const(i));
- tmp = context.AddIntrinsic(Intrinsic.X86Pand, tmp, mask);
- res = context.AddIntrinsic(Intrinsic.X86Pxor, res, tmp);
- }
- }
- else /* if (op.Size == 3) */
- {
- Operand zero = context.VectorZero();
- for (int i = 0; i < 64; i++)
- {
- Operand mask = context.AddIntrinsic(Intrinsic.X86Movlhps, n, n);
- mask = context.AddIntrinsic(Intrinsic.X86Psllq, mask, Const(63 - i));
- mask = context.AddIntrinsic(Intrinsic.X86Psrlq, mask, Const(63));
- mask = context.AddIntrinsic(Intrinsic.X86Psubq, zero, mask);
- Operand tmp = EmitSse2Sll_128(context, m, i);
- tmp = context.AddIntrinsic(Intrinsic.X86Pand, tmp, mask);
- res = context.AddIntrinsic(Intrinsic.X86Pxor, res, tmp);
- }
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else
- {
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- Operand res;
- if (op.Size == 0)
- {
- res = context.VectorZero();
- int part = op.RegisterSize == RegisterSize.Simd64 ? 0 : 8;
- for (int index = 0; index < 8; index++)
- {
- Operand ne = context.VectorExtract8(n, part + index);
- Operand me = context.VectorExtract8(m, part + index);
- Operand de = EmitPolynomialMultiply(context, ne, me, 8);
- res = EmitVectorInsert(context, res, de, index, 1);
- }
- }
- else /* if (op.Size == 3) */
- {
- int part = op.RegisterSize == RegisterSize.Simd64 ? 0 : 1;
- Operand ne = context.VectorExtract(OperandType.I64, n, part);
- Operand me = context.VectorExtract(OperandType.I64, m, part);
- res = context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.PolynomialMult64_128)), ne, me);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- }
- public static void Raddhn_V(ArmEmitterContext context)
- {
- EmitHighNarrow(context, (op1, op2) => context.Add(op1, op2), round: true);
- }
- public static void Rsubhn_V(ArmEmitterContext context)
- {
- EmitHighNarrow(context, (op1, op2) => context.Subtract(op1, op2), round: true);
- }
- public static void Saba_V(ArmEmitterContext context)
- {
- EmitVectorTernaryOpSx(context, (op1, op2, op3) =>
- {
- return context.Add(op1, EmitAbs(context, context.Subtract(op2, op3)));
- });
- }
- public static void Sabal_V(ArmEmitterContext context)
- {
- EmitVectorWidenRnRmTernaryOpSx(context, (op1, op2, op3) =>
- {
- return context.Add(op1, EmitAbs(context, context.Subtract(op2, op3)));
- });
- }
- public static void Sabd_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- EmitSse41VectorSabdOp(context, op, n, m, isLong: false);
- }
- else
- {
- EmitVectorBinaryOpSx(context, (op1, op2) =>
- {
- return EmitAbs(context, context.Subtract(op1, op2));
- });
- }
- }
- public static void Sabdl_V(ArmEmitterContext context)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- if (Optimizations.UseSse41 && op.Size < 2)
- {
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
- m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
- }
- Intrinsic movInst = op.Size == 0
- ? Intrinsic.X86Pmovsxbw
- : Intrinsic.X86Pmovsxwd;
- n = context.AddIntrinsic(movInst, n);
- m = context.AddIntrinsic(movInst, m);
- EmitSse41VectorSabdOp(context, op, n, m, isLong: true);
- }
- else
- {
- EmitVectorWidenRnRmBinaryOpSx(context, (op1, op2) =>
- {
- return EmitAbs(context, context.Subtract(op1, op2));
- });
- }
- }
- public static void Sadalp_V(ArmEmitterContext context)
- {
- EmitAddLongPairwise(context, signed: true, accumulate: true);
- }
- public static void Saddl_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
- m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
- }
- Intrinsic movInst = X86PmovsxInstruction[op.Size];
- n = context.AddIntrinsic(movInst, n);
- m = context.AddIntrinsic(movInst, m);
- Intrinsic addInst = X86PaddInstruction[op.Size + 1];
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(addInst, n, m));
- }
- else
- {
- EmitVectorWidenRnRmBinaryOpSx(context, (op1, op2) => context.Add(op1, op2));
- }
- }
- public static void Saddlp_V(ArmEmitterContext context)
- {
- EmitAddLongPairwise(context, signed: true, accumulate: false);
- }
- public static void Saddlv_V(ArmEmitterContext context)
- {
- EmitVectorLongAcrossVectorOpSx(context, (op1, op2) => context.Add(op1, op2));
- }
- public static void Saddw_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
- }
- Intrinsic movInst = X86PmovsxInstruction[op.Size];
- m = context.AddIntrinsic(movInst, m);
- Intrinsic addInst = X86PaddInstruction[op.Size + 1];
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(addInst, n, m));
- }
- else
- {
- EmitVectorWidenRmBinaryOpSx(context, (op1, op2) => context.Add(op1, op2));
- }
- }
- public static void Shadd_V(ArmEmitterContext context)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- if (Optimizations.UseSse2 && op.Size > 0)
- {
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- Operand res = context.AddIntrinsic(Intrinsic.X86Pand, n, m);
- Operand res2 = context.AddIntrinsic(Intrinsic.X86Pxor, n, m);
- Intrinsic shiftInst = op.Size == 1 ? Intrinsic.X86Psraw : Intrinsic.X86Psrad;
- res2 = context.AddIntrinsic(shiftInst, res2, Const(1));
- Intrinsic addInst = X86PaddInstruction[op.Size];
- res = context.AddIntrinsic(addInst, res, res2);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else
- {
- EmitVectorBinaryOpSx(context, (op1, op2) =>
- {
- return context.ShiftRightSI(context.Add(op1, op2), Const(1));
- });
- }
- }
- public static void Shsub_V(ArmEmitterContext context)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- if (Optimizations.UseSse2 && op.Size < 2)
- {
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- Operand mask = X86GetAllElements(context, (int)(op.Size == 0 ? 0x80808080u : 0x80008000u));
- Intrinsic addInst = X86PaddInstruction[op.Size];
- Operand nPlusMask = context.AddIntrinsic(addInst, n, mask);
- Operand mPlusMask = context.AddIntrinsic(addInst, m, mask);
- Intrinsic avgInst = op.Size == 0 ? Intrinsic.X86Pavgb : Intrinsic.X86Pavgw;
- Operand res = context.AddIntrinsic(avgInst, nPlusMask, mPlusMask);
- Intrinsic subInst = X86PsubInstruction[op.Size];
- res = context.AddIntrinsic(subInst, nPlusMask, res);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else
- {
- EmitVectorBinaryOpSx(context, (op1, op2) =>
- {
- return context.ShiftRightSI(context.Subtract(op1, op2), Const(1));
- });
- }
- }
- public static void Smax_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- Intrinsic maxInst = X86PmaxsInstruction[op.Size];
- Operand res = context.AddIntrinsic(maxInst, n, m);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else
- {
- EmitVectorBinaryOpSx(context, (op1, op2) => EmitMax64Op(context, op1, op2, signed: true));
- }
- }
- public static void Smaxp_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSsse3)
- {
- EmitSsse3VectorPairwiseOp(context, X86PmaxsInstruction);
- }
- else
- {
- EmitVectorPairwiseOpSx(context, (op1, op2) => EmitMax64Op(context, op1, op2, signed: true));
- }
- }
- public static void Smaxv_V(ArmEmitterContext context)
- {
- EmitVectorAcrossVectorOpSx(context, (op1, op2) => EmitMax64Op(context, op1, op2, signed: true));
- }
- public static void Smin_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- Intrinsic minInst = X86PminsInstruction[op.Size];
- Operand res = context.AddIntrinsic(minInst, n, m);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else
- {
- EmitVectorBinaryOpSx(context, (op1, op2) => EmitMin64Op(context, op1, op2, signed: true));
- }
- }
- public static void Sminp_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSsse3)
- {
- EmitSsse3VectorPairwiseOp(context, X86PminsInstruction);
- }
- else
- {
- EmitVectorPairwiseOpSx(context, (op1, op2) => EmitMin64Op(context, op1, op2, signed: true));
- }
- }
- public static void Sminv_V(ArmEmitterContext context)
- {
- EmitVectorAcrossVectorOpSx(context, (op1, op2) => EmitMin64Op(context, op1, op2, signed: true));
- }
- public static void Smlal_V(ArmEmitterContext context)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- if (Optimizations.UseSse41 && op.Size < 2)
- {
- Operand d = GetVec(op.Rd);
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
- m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
- }
- Intrinsic movInst = X86PmovsxInstruction[op.Size];
- n = context.AddIntrinsic(movInst, n);
- m = context.AddIntrinsic(movInst, m);
- Intrinsic mullInst = op.Size == 0 ? Intrinsic.X86Pmullw : Intrinsic.X86Pmulld;
- Operand res = context.AddIntrinsic(mullInst, n, m);
- Intrinsic addInst = X86PaddInstruction[op.Size + 1];
- context.Copy(d, context.AddIntrinsic(addInst, d, res));
- }
- else
- {
- EmitVectorWidenRnRmTernaryOpSx(context, (op1, op2, op3) =>
- {
- return context.Add(op1, context.Multiply(op2, op3));
- });
- }
- }
- public static void Smlal_Ve(ArmEmitterContext context)
- {
- EmitVectorWidenTernaryOpByElemSx(context, (op1, op2, op3) =>
- {
- return context.Add(op1, context.Multiply(op2, op3));
- });
- }
- public static void Smlsl_V(ArmEmitterContext context)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- if (Optimizations.UseSse41 && op.Size < 2)
- {
- Operand d = GetVec(op.Rd);
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
- m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
- }
- Intrinsic movInst = op.Size == 0 ? Intrinsic.X86Pmovsxbw : Intrinsic.X86Pmovsxwd;
- n = context.AddIntrinsic(movInst, n);
- m = context.AddIntrinsic(movInst, m);
- Intrinsic mullInst = op.Size == 0 ? Intrinsic.X86Pmullw : Intrinsic.X86Pmulld;
- Operand res = context.AddIntrinsic(mullInst, n, m);
- Intrinsic subInst = X86PsubInstruction[op.Size + 1];
- context.Copy(d, context.AddIntrinsic(subInst, d, res));
- }
- else
- {
- EmitVectorWidenRnRmTernaryOpSx(context, (op1, op2, op3) =>
- {
- return context.Subtract(op1, context.Multiply(op2, op3));
- });
- }
- }
- public static void Smlsl_Ve(ArmEmitterContext context)
- {
- EmitVectorWidenTernaryOpByElemSx(context, (op1, op2, op3) =>
- {
- return context.Subtract(op1, context.Multiply(op2, op3));
- });
- }
- public static void Smull_V(ArmEmitterContext context)
- {
- EmitVectorWidenRnRmBinaryOpSx(context, (op1, op2) => context.Multiply(op1, op2));
- }
- public static void Smull_Ve(ArmEmitterContext context)
- {
- EmitVectorWidenBinaryOpByElemSx(context, (op1, op2) => context.Multiply(op1, op2));
- }
- public static void Sqabs_S(ArmEmitterContext context)
- {
- EmitScalarSaturatingUnaryOpSx(context, (op1) => EmitAbs(context, op1));
- }
- public static void Sqabs_V(ArmEmitterContext context)
- {
- EmitVectorSaturatingUnaryOpSx(context, (op1) => EmitAbs(context, op1));
- }
- public static void Sqadd_S(ArmEmitterContext context)
- {
- EmitScalarSaturatingBinaryOpSx(context, SaturatingFlags.Add);
- }
- public static void Sqadd_V(ArmEmitterContext context)
- {
- EmitVectorSaturatingBinaryOpSx(context, SaturatingFlags.Add);
- }
- public static void Sqdmulh_S(ArmEmitterContext context)
- {
- EmitSaturatingBinaryOp(context, (op1, op2) => EmitDoublingMultiplyHighHalf(context, op1, op2, round: false), SaturatingFlags.ScalarSx);
- }
- public static void Sqdmulh_V(ArmEmitterContext context)
- {
- EmitSaturatingBinaryOp(context, (op1, op2) => EmitDoublingMultiplyHighHalf(context, op1, op2, round: false), SaturatingFlags.VectorSx);
- }
- public static void Sqneg_S(ArmEmitterContext context)
- {
- EmitScalarSaturatingUnaryOpSx(context, (op1) => context.Negate(op1));
- }
- public static void Sqneg_V(ArmEmitterContext context)
- {
- EmitVectorSaturatingUnaryOpSx(context, (op1) => context.Negate(op1));
- }
- public static void Sqrdmulh_S(ArmEmitterContext context)
- {
- EmitSaturatingBinaryOp(context, (op1, op2) => EmitDoublingMultiplyHighHalf(context, op1, op2, round: true), SaturatingFlags.ScalarSx);
- }
- public static void Sqrdmulh_V(ArmEmitterContext context)
- {
- EmitSaturatingBinaryOp(context, (op1, op2) => EmitDoublingMultiplyHighHalf(context, op1, op2, round: true), SaturatingFlags.VectorSx);
- }
- public static void Sqsub_S(ArmEmitterContext context)
- {
- EmitScalarSaturatingBinaryOpSx(context, SaturatingFlags.Sub);
- }
- public static void Sqsub_V(ArmEmitterContext context)
- {
- EmitVectorSaturatingBinaryOpSx(context, SaturatingFlags.Sub);
- }
- public static void Sqxtn_S(ArmEmitterContext context)
- {
- EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.ScalarSxSx);
- }
- public static void Sqxtn_V(ArmEmitterContext context)
- {
- EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.VectorSxSx);
- }
- public static void Sqxtun_S(ArmEmitterContext context)
- {
- EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.ScalarSxZx);
- }
- public static void Sqxtun_V(ArmEmitterContext context)
- {
- EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.VectorSxZx);
- }
- public static void Srhadd_V(ArmEmitterContext context)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- if (Optimizations.UseSse2 && op.Size < 2)
- {
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- Operand mask = X86GetAllElements(context, (int)(op.Size == 0 ? 0x80808080u : 0x80008000u));
- Intrinsic subInst = X86PsubInstruction[op.Size];
- Operand nMinusMask = context.AddIntrinsic(subInst, n, mask);
- Operand mMinusMask = context.AddIntrinsic(subInst, m, mask);
- Intrinsic avgInst = op.Size == 0 ? Intrinsic.X86Pavgb : Intrinsic.X86Pavgw;
- Operand res = context.AddIntrinsic(avgInst, nMinusMask, mMinusMask);
- Intrinsic addInst = X86PaddInstruction[op.Size];
- res = context.AddIntrinsic(addInst, mask, res);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else
- {
- EmitVectorBinaryOpSx(context, (op1, op2) =>
- {
- Operand res = context.Add(op1, op2);
- res = context.Add(res, Const(1L));
- return context.ShiftRightSI(res, Const(1));
- });
- }
- }
- public static void Ssubl_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
- m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
- }
- Intrinsic movInst = X86PmovsxInstruction[op.Size];
- n = context.AddIntrinsic(movInst, n);
- m = context.AddIntrinsic(movInst, m);
- Intrinsic subInst = X86PsubInstruction[op.Size + 1];
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(subInst, n, m));
- }
- else
- {
- EmitVectorWidenRnRmBinaryOpSx(context, (op1, op2) => context.Subtract(op1, op2));
- }
- }
- public static void Ssubw_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
- }
- Intrinsic movInst = X86PmovsxInstruction[op.Size];
- m = context.AddIntrinsic(movInst, m);
- Intrinsic subInst = X86PsubInstruction[op.Size + 1];
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(subInst, n, m));
- }
- else
- {
- EmitVectorWidenRmBinaryOpSx(context, (op1, op2) => context.Subtract(op1, op2));
- }
- }
- public static void Sub_S(ArmEmitterContext context)
- {
- EmitScalarBinaryOpZx(context, (op1, op2) => context.Subtract(op1, op2));
- }
- public static void Sub_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse2)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- Intrinsic subInst = X86PsubInstruction[op.Size];
- Operand res = context.AddIntrinsic(subInst, n, m);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else
- {
- EmitVectorBinaryOpZx(context, (op1, op2) => context.Subtract(op1, op2));
- }
- }
- public static void Subhn_V(ArmEmitterContext context)
- {
- EmitHighNarrow(context, (op1, op2) => context.Subtract(op1, op2), round: false);
- }
- public static void Suqadd_S(ArmEmitterContext context)
- {
- EmitScalarSaturatingBinaryOpSx(context, SaturatingFlags.Accumulate);
- }
- public static void Suqadd_V(ArmEmitterContext context)
- {
- EmitVectorSaturatingBinaryOpSx(context, SaturatingFlags.Accumulate);
- }
- public static void Uaba_V(ArmEmitterContext context)
- {
- EmitVectorTernaryOpZx(context, (op1, op2, op3) =>
- {
- return context.Add(op1, EmitAbs(context, context.Subtract(op2, op3)));
- });
- }
- public static void Uabal_V(ArmEmitterContext context)
- {
- EmitVectorWidenRnRmTernaryOpZx(context, (op1, op2, op3) =>
- {
- return context.Add(op1, EmitAbs(context, context.Subtract(op2, op3)));
- });
- }
- public static void Uabd_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- EmitSse41VectorUabdOp(context, op, n, m, isLong: false);
- }
- else
- {
- EmitVectorBinaryOpZx(context, (op1, op2) =>
- {
- return EmitAbs(context, context.Subtract(op1, op2));
- });
- }
- }
- public static void Uabdl_V(ArmEmitterContext context)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- if (Optimizations.UseSse41 && op.Size < 2)
- {
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
- m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
- }
- Intrinsic movInst = op.Size == 0
- ? Intrinsic.X86Pmovzxbw
- : Intrinsic.X86Pmovzxwd;
- n = context.AddIntrinsic(movInst, n);
- m = context.AddIntrinsic(movInst, m);
- EmitSse41VectorUabdOp(context, op, n, m, isLong: true);
- }
- else
- {
- EmitVectorWidenRnRmBinaryOpZx(context, (op1, op2) =>
- {
- return EmitAbs(context, context.Subtract(op1, op2));
- });
- }
- }
- public static void Uadalp_V(ArmEmitterContext context)
- {
- EmitAddLongPairwise(context, signed: false, accumulate: true);
- }
- public static void Uaddl_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
- m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
- }
- Intrinsic movInst = X86PmovzxInstruction[op.Size];
- n = context.AddIntrinsic(movInst, n);
- m = context.AddIntrinsic(movInst, m);
- Intrinsic addInst = X86PaddInstruction[op.Size + 1];
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(addInst, n, m));
- }
- else
- {
- EmitVectorWidenRnRmBinaryOpZx(context, (op1, op2) => context.Add(op1, op2));
- }
- }
- public static void Uaddlp_V(ArmEmitterContext context)
- {
- EmitAddLongPairwise(context, signed: false, accumulate: false);
- }
- public static void Uaddlv_V(ArmEmitterContext context)
- {
- EmitVectorLongAcrossVectorOpZx(context, (op1, op2) => context.Add(op1, op2));
- }
- public static void Uaddw_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
- }
- Intrinsic movInst = X86PmovzxInstruction[op.Size];
- m = context.AddIntrinsic(movInst, m);
- Intrinsic addInst = X86PaddInstruction[op.Size + 1];
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(addInst, n, m));
- }
- else
- {
- EmitVectorWidenRmBinaryOpZx(context, (op1, op2) => context.Add(op1, op2));
- }
- }
- public static void Uhadd_V(ArmEmitterContext context)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- if (Optimizations.UseSse2 && op.Size > 0)
- {
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- Operand res = context.AddIntrinsic(Intrinsic.X86Pand, n, m);
- Operand res2 = context.AddIntrinsic(Intrinsic.X86Pxor, n, m);
- Intrinsic shiftInst = op.Size == 1 ? Intrinsic.X86Psrlw : Intrinsic.X86Psrld;
- res2 = context.AddIntrinsic(shiftInst, res2, Const(1));
- Intrinsic addInst = X86PaddInstruction[op.Size];
- res = context.AddIntrinsic(addInst, res, res2);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else
- {
- EmitVectorBinaryOpZx(context, (op1, op2) =>
- {
- return context.ShiftRightUI(context.Add(op1, op2), Const(1));
- });
- }
- }
- public static void Uhsub_V(ArmEmitterContext context)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- if (Optimizations.UseSse2 && op.Size < 2)
- {
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- Intrinsic avgInst = op.Size == 0 ? Intrinsic.X86Pavgb : Intrinsic.X86Pavgw;
- Operand res = context.AddIntrinsic(avgInst, n, m);
- Intrinsic subInst = X86PsubInstruction[op.Size];
- res = context.AddIntrinsic(subInst, n, res);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else
- {
- EmitVectorBinaryOpZx(context, (op1, op2) =>
- {
- return context.ShiftRightUI(context.Subtract(op1, op2), Const(1));
- });
- }
- }
- public static void Umax_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- Intrinsic maxInst = X86PmaxuInstruction[op.Size];
- Operand res = context.AddIntrinsic(maxInst, n, m);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else
- {
- EmitVectorBinaryOpZx(context, (op1, op2) => EmitMax64Op(context, op1, op2, signed: false));
- }
- }
- public static void Umaxp_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSsse3)
- {
- EmitSsse3VectorPairwiseOp(context, X86PmaxuInstruction);
- }
- else
- {
- EmitVectorPairwiseOpZx(context, (op1, op2) => EmitMax64Op(context, op1, op2, signed: false));
- }
- }
- public static void Umaxv_V(ArmEmitterContext context)
- {
- EmitVectorAcrossVectorOpZx(context, (op1, op2) => EmitMax64Op(context, op1, op2, signed: false));
- }
- public static void Umin_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- Intrinsic minInst = X86PminuInstruction[op.Size];
- Operand res = context.AddIntrinsic(minInst, n, m);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else
- {
- EmitVectorBinaryOpZx(context, (op1, op2) => EmitMin64Op(context, op1, op2, signed: false));
- }
- }
- public static void Uminp_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSsse3)
- {
- EmitSsse3VectorPairwiseOp(context, X86PminuInstruction);
- }
- else
- {
- EmitVectorPairwiseOpZx(context, (op1, op2) => EmitMin64Op(context, op1, op2, signed: false));
- }
- }
- public static void Uminv_V(ArmEmitterContext context)
- {
- EmitVectorAcrossVectorOpZx(context, (op1, op2) => EmitMin64Op(context, op1, op2, signed: false));
- }
- public static void Umlal_V(ArmEmitterContext context)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- if (Optimizations.UseSse41 && op.Size < 2)
- {
- Operand d = GetVec(op.Rd);
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
- m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
- }
- Intrinsic movInst = X86PmovzxInstruction[op.Size];
- n = context.AddIntrinsic(movInst, n);
- m = context.AddIntrinsic(movInst, m);
- Intrinsic mullInst = op.Size == 0 ? Intrinsic.X86Pmullw : Intrinsic.X86Pmulld;
- Operand res = context.AddIntrinsic(mullInst, n, m);
- Intrinsic addInst = X86PaddInstruction[op.Size + 1];
- context.Copy(d, context.AddIntrinsic(addInst, d, res));
- }
- else
- {
- EmitVectorWidenRnRmTernaryOpZx(context, (op1, op2, op3) =>
- {
- return context.Add(op1, context.Multiply(op2, op3));
- });
- }
- }
- public static void Umlal_Ve(ArmEmitterContext context)
- {
- EmitVectorWidenTernaryOpByElemZx(context, (op1, op2, op3) =>
- {
- return context.Add(op1, context.Multiply(op2, op3));
- });
- }
- public static void Umlsl_V(ArmEmitterContext context)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- if (Optimizations.UseSse41 && op.Size < 2)
- {
- Operand d = GetVec(op.Rd);
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
- m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
- }
- Intrinsic movInst = op.Size == 0 ? Intrinsic.X86Pmovzxbw : Intrinsic.X86Pmovzxwd;
- n = context.AddIntrinsic(movInst, n);
- m = context.AddIntrinsic(movInst, m);
- Intrinsic mullInst = op.Size == 0 ? Intrinsic.X86Pmullw : Intrinsic.X86Pmulld;
- Operand res = context.AddIntrinsic(mullInst, n, m);
- Intrinsic subInst = X86PsubInstruction[op.Size + 1];
- context.Copy(d, context.AddIntrinsic(subInst, d, res));
- }
- else
- {
- EmitVectorWidenRnRmTernaryOpZx(context, (op1, op2, op3) =>
- {
- return context.Subtract(op1, context.Multiply(op2, op3));
- });
- }
- }
- public static void Umlsl_Ve(ArmEmitterContext context)
- {
- EmitVectorWidenTernaryOpByElemZx(context, (op1, op2, op3) =>
- {
- return context.Subtract(op1, context.Multiply(op2, op3));
- });
- }
- public static void Umull_V(ArmEmitterContext context)
- {
- EmitVectorWidenRnRmBinaryOpZx(context, (op1, op2) => context.Multiply(op1, op2));
- }
- public static void Umull_Ve(ArmEmitterContext context)
- {
- EmitVectorWidenBinaryOpByElemZx(context, (op1, op2) => context.Multiply(op1, op2));
- }
- public static void Uqadd_S(ArmEmitterContext context)
- {
- EmitScalarSaturatingBinaryOpZx(context, SaturatingFlags.Add);
- }
- public static void Uqadd_V(ArmEmitterContext context)
- {
- EmitVectorSaturatingBinaryOpZx(context, SaturatingFlags.Add);
- }
- public static void Uqsub_S(ArmEmitterContext context)
- {
- EmitScalarSaturatingBinaryOpZx(context, SaturatingFlags.Sub);
- }
- public static void Uqsub_V(ArmEmitterContext context)
- {
- EmitVectorSaturatingBinaryOpZx(context, SaturatingFlags.Sub);
- }
- public static void Uqxtn_S(ArmEmitterContext context)
- {
- EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.ScalarZxZx);
- }
- public static void Uqxtn_V(ArmEmitterContext context)
- {
- EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.VectorZxZx);
- }
- public static void Urhadd_V(ArmEmitterContext context)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- if (Optimizations.UseSse2 && op.Size < 2)
- {
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- Intrinsic avgInst = op.Size == 0 ? Intrinsic.X86Pavgb : Intrinsic.X86Pavgw;
- Operand res = context.AddIntrinsic(avgInst, n, m);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else
- {
- EmitVectorBinaryOpZx(context, (op1, op2) =>
- {
- Operand res = context.Add(op1, op2);
- res = context.Add(res, Const(1L));
- return context.ShiftRightUI(res, Const(1));
- });
- }
- }
- public static void Usqadd_S(ArmEmitterContext context)
- {
- EmitScalarSaturatingBinaryOpZx(context, SaturatingFlags.Accumulate);
- }
- public static void Usqadd_V(ArmEmitterContext context)
- {
- EmitVectorSaturatingBinaryOpZx(context, SaturatingFlags.Accumulate);
- }
- public static void Usubl_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
- m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
- }
- Intrinsic movInst = X86PmovzxInstruction[op.Size];
- n = context.AddIntrinsic(movInst, n);
- m = context.AddIntrinsic(movInst, m);
- Intrinsic subInst = X86PsubInstruction[op.Size + 1];
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(subInst, n, m));
- }
- else
- {
- EmitVectorWidenRnRmBinaryOpZx(context, (op1, op2) => context.Subtract(op1, op2));
- }
- }
- public static void Usubw_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
- }
- Intrinsic movInst = X86PmovzxInstruction[op.Size];
- m = context.AddIntrinsic(movInst, m);
- Intrinsic subInst = X86PsubInstruction[op.Size + 1];
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(subInst, n, m));
- }
- else
- {
- EmitVectorWidenRmBinaryOpZx(context, (op1, op2) => context.Subtract(op1, op2));
- }
- }
- private static Operand EmitAbs(ArmEmitterContext context, Operand value)
- {
- Operand isPositive = context.ICompareGreaterOrEqual(value, Const(value.Type, 0));
- return context.ConditionalSelect(isPositive, value, context.Negate(value));
- }
- private static void EmitAddLongPairwise(ArmEmitterContext context, bool signed, bool accumulate)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- Operand res = context.VectorZero();
- int pairs = op.GetPairsCount() >> op.Size;
- for (int index = 0; index < pairs; index++)
- {
- int pairIndex = index << 1;
- Operand ne0 = EmitVectorExtract(context, op.Rn, pairIndex, op.Size, signed);
- Operand ne1 = EmitVectorExtract(context, op.Rn, pairIndex + 1, op.Size, signed);
- Operand e = context.Add(ne0, ne1);
- if (accumulate)
- {
- Operand de = EmitVectorExtract(context, op.Rd, index, op.Size + 1, signed);
- e = context.Add(e, de);
- }
- res = EmitVectorInsert(context, res, e, index, op.Size + 1);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- private static Operand EmitDoublingMultiplyHighHalf(
- ArmEmitterContext context,
- Operand n,
- Operand m,
- bool round)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- int eSize = 8 << op.Size;
- Operand res = context.Multiply(n, m);
- if (!round)
- {
- res = context.ShiftRightSI(res, Const(eSize - 1));
- }
- else
- {
- long roundConst = 1L << (eSize - 1);
- res = context.ShiftLeft(res, Const(1));
- res = context.Add(res, Const(roundConst));
- res = context.ShiftRightSI(res, Const(eSize));
- Operand isIntMin = context.ICompareEqual(res, Const((long)int.MinValue));
- res = context.ConditionalSelect(isIntMin, context.Negate(res), res);
- }
- return res;
- }
- private static void EmitHighNarrow(ArmEmitterContext context, Func2I emit, bool round)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- int elems = 8 >> op.Size;
- int eSize = 8 << op.Size;
- int part = op.RegisterSize == RegisterSize.Simd128 ? elems : 0;
- Operand d = GetVec(op.Rd);
- Operand res = part == 0 ? context.VectorZero() : context.Copy(d);
- long roundConst = 1L << (eSize - 1);
- for (int index = 0; index < elems; index++)
- {
- Operand ne = EmitVectorExtractZx(context, op.Rn, index, op.Size + 1);
- Operand me = EmitVectorExtractZx(context, op.Rm, index, op.Size + 1);
- Operand de = emit(ne, me);
- if (round)
- {
- de = context.Add(de, Const(roundConst));
- }
- de = context.ShiftRightUI(de, Const(eSize));
- res = EmitVectorInsert(context, res, de, part + index, op.Size);
- }
- context.Copy(d, res);
- }
- private static Operand EmitMax64Op(ArmEmitterContext context, Operand op1, Operand op2, bool signed)
- {
- Debug.Assert(op1.Type == OperandType.I64 && op2.Type == OperandType.I64);
- Operand cmp = signed
- ? context.ICompareGreaterOrEqual (op1, op2)
- : context.ICompareGreaterOrEqualUI(op1, op2);
- return context.ConditionalSelect(cmp, op1, op2);
- }
- private static Operand EmitMin64Op(ArmEmitterContext context, Operand op1, Operand op2, bool signed)
- {
- Debug.Assert(op1.Type == OperandType.I64 && op2.Type == OperandType.I64);
- Operand cmp = signed
- ? context.ICompareLessOrEqual (op1, op2)
- : context.ICompareLessOrEqualUI(op1, op2);
- return context.ConditionalSelect(cmp, op1, op2);
- }
- private static void EmitSse41ScalarRoundOpF(ArmEmitterContext context, FPRoundingMode roundMode)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Intrinsic inst = (op.Size & 1) != 0 ? Intrinsic.X86Roundsd : Intrinsic.X86Roundss;
- Operand res = context.AddIntrinsic(inst, n, Const(X86GetRoundControl(roundMode)));
- if ((op.Size & 1) != 0)
- {
- res = context.VectorZeroUpper64(res);
- }
- else
- {
- res = context.VectorZeroUpper96(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- private static void EmitSse41VectorRoundOpF(ArmEmitterContext context, FPRoundingMode roundMode)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Intrinsic inst = (op.Size & 1) != 0 ? Intrinsic.X86Roundpd : Intrinsic.X86Roundps;
- Operand res = context.AddIntrinsic(inst, n, Const(X86GetRoundControl(roundMode)));
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- private static Operand EmitSse41FP32RoundExp8(ArmEmitterContext context, Operand value, bool scalar)
- {
- Operand roundMask;
- Operand truncMask;
- Operand expMask;
- if (scalar)
- {
- roundMask = X86GetScalar(context, 0x4000);
- truncMask = X86GetScalar(context, unchecked((int)0xFFFF8000));
- expMask = X86GetScalar(context, 0x7F800000);
- }
- else
- {
- roundMask = X86GetAllElements(context, 0x4000);
- truncMask = X86GetAllElements(context, unchecked((int)0xFFFF8000));
- expMask = X86GetAllElements(context, 0x7F800000);
- }
- Operand oValue = value;
- Operand masked = context.AddIntrinsic(Intrinsic.X86Pand, value, expMask);
- Operand isNaNInf = context.AddIntrinsic(Intrinsic.X86Pcmpeqw, masked, expMask);
- value = context.AddIntrinsic(Intrinsic.X86Paddw, value, roundMask);
- value = context.AddIntrinsic(Intrinsic.X86Pand, value, truncMask);
- return context.AddIntrinsic(Intrinsic.X86Blendvps, value, oValue, isNaNInf);
- }
- public static void EmitSse2VectorIsNaNOpF(
- ArmEmitterContext context,
- Operand opF,
- out Operand qNaNMask,
- out Operand sNaNMask,
- bool? isQNaN = null)
- {
- IOpCodeSimd op = (IOpCodeSimd)context.CurrOp;
- if ((op.Size & 1) == 0)
- {
- const int QBit = 22;
- Operand qMask = X86GetAllElements(context, 1 << QBit);
- Operand mask1 = context.AddIntrinsic(Intrinsic.X86Cmpps, opF, opF, Const((int)CmpCondition.UnorderedQ));
- Operand mask2 = context.AddIntrinsic(Intrinsic.X86Pand, opF, qMask);
- mask2 = context.AddIntrinsic(Intrinsic.X86Cmpps, mask2, qMask, Const((int)CmpCondition.Equal));
- qNaNMask = isQNaN == null || (bool)isQNaN ? context.AddIntrinsic(Intrinsic.X86Andps, mask2, mask1) : null;
- sNaNMask = isQNaN == null || !(bool)isQNaN ? context.AddIntrinsic(Intrinsic.X86Andnps, mask2, mask1) : null;
- }
- else /* if ((op.Size & 1) == 1) */
- {
- const int QBit = 51;
- Operand qMask = X86GetAllElements(context, 1L << QBit);
- Operand mask1 = context.AddIntrinsic(Intrinsic.X86Cmppd, opF, opF, Const((int)CmpCondition.UnorderedQ));
- Operand mask2 = context.AddIntrinsic(Intrinsic.X86Pand, opF, qMask);
- mask2 = context.AddIntrinsic(Intrinsic.X86Cmppd, mask2, qMask, Const((int)CmpCondition.Equal));
- qNaNMask = isQNaN == null || (bool)isQNaN ? context.AddIntrinsic(Intrinsic.X86Andpd, mask2, mask1) : null;
- sNaNMask = isQNaN == null || !(bool)isQNaN ? context.AddIntrinsic(Intrinsic.X86Andnpd, mask2, mask1) : null;
- }
- }
- public static Operand EmitSse41ProcessNaNsOpF(
- ArmEmitterContext context,
- Func2I emit,
- bool scalar,
- Operand n = null,
- Operand m = null)
- {
- Operand nCopy = n ?? context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rn));
- Operand mCopy = m ?? context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rm));
- EmitSse2VectorIsNaNOpF(context, nCopy, out Operand nQNaNMask, out Operand nSNaNMask);
- EmitSse2VectorIsNaNOpF(context, mCopy, out _, out Operand mSNaNMask, isQNaN: false);
- int sizeF = ((IOpCodeSimd)context.CurrOp).Size & 1;
- if (sizeF == 0)
- {
- const int QBit = 22;
- Operand qMask = scalar ? X86GetScalar(context, 1 << QBit) : X86GetAllElements(context, 1 << QBit);
- Operand resNaNMask = context.AddIntrinsic(Intrinsic.X86Pandn, mSNaNMask, nQNaNMask);
- resNaNMask = context.AddIntrinsic(Intrinsic.X86Por, resNaNMask, nSNaNMask);
- Operand resNaN = context.AddIntrinsic(Intrinsic.X86Blendvps, mCopy, nCopy, resNaNMask);
- resNaN = context.AddIntrinsic(Intrinsic.X86Por, resNaN, qMask);
- Operand resMask = context.AddIntrinsic(Intrinsic.X86Cmpps, nCopy, mCopy, Const((int)CmpCondition.OrderedQ));
- Operand res = context.AddIntrinsic(Intrinsic.X86Blendvps, resNaN, emit(nCopy, mCopy), resMask);
- if (n != null || m != null)
- {
- return res;
- }
- if (scalar)
- {
- res = context.VectorZeroUpper96(res);
- }
- else if (((OpCodeSimdReg)context.CurrOp).RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rd), res);
- return null;
- }
- else /* if (sizeF == 1) */
- {
- const int QBit = 51;
- Operand qMask = scalar ? X86GetScalar(context, 1L << QBit) : X86GetAllElements(context, 1L << QBit);
- Operand resNaNMask = context.AddIntrinsic(Intrinsic.X86Pandn, mSNaNMask, nQNaNMask);
- resNaNMask = context.AddIntrinsic(Intrinsic.X86Por, resNaNMask, nSNaNMask);
- Operand resNaN = context.AddIntrinsic(Intrinsic.X86Blendvpd, mCopy, nCopy, resNaNMask);
- resNaN = context.AddIntrinsic(Intrinsic.X86Por, resNaN, qMask);
- Operand resMask = context.AddIntrinsic(Intrinsic.X86Cmppd, nCopy, mCopy, Const((int)CmpCondition.OrderedQ));
- Operand res = context.AddIntrinsic(Intrinsic.X86Blendvpd, resNaN, emit(nCopy, mCopy), resMask);
- if (n != null || m != null)
- {
- return res;
- }
- if (scalar)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rd), res);
- return null;
- }
- }
- public static Operand EmitSseOrAvxHandleFzModeOpF(
- ArmEmitterContext context,
- Func2I emit,
- bool scalar,
- Operand n = null,
- Operand m = null)
- {
- Operand nCopy = n ?? context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rn));
- Operand mCopy = m ?? context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rm));
- EmitSseOrAvxEnterFtzAndDazModesOpF(context, out Operand isTrue);
- Operand res = emit(nCopy, mCopy);
- EmitSseOrAvxExitFtzAndDazModesOpF(context, isTrue);
- if (n != null || m != null)
- {
- return res;
- }
- int sizeF = ((IOpCodeSimd)context.CurrOp).Size & 1;
- if (sizeF == 0)
- {
- if (scalar)
- {
- res = context.VectorZeroUpper96(res);
- }
- else if (((OpCodeSimdReg)context.CurrOp).RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- }
- else /* if (sizeF == 1) */
- {
- if (scalar)
- {
- res = context.VectorZeroUpper64(res);
- }
- }
- context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rd), res);
- return null;
- }
- private static Operand EmitSse2VectorMaxMinOpF(ArmEmitterContext context, Operand n, Operand m, bool isMax)
- {
- IOpCodeSimd op = (IOpCodeSimd)context.CurrOp;
- if ((op.Size & 1) == 0)
- {
- Operand mask = X86GetAllElements(context, -0f);
- Operand res = context.AddIntrinsic(isMax ? Intrinsic.X86Maxps : Intrinsic.X86Minps, n, m);
- res = context.AddIntrinsic(Intrinsic.X86Andnps, mask, res);
- Operand resSign = context.AddIntrinsic(isMax ? Intrinsic.X86Pand : Intrinsic.X86Por, n, m);
- resSign = context.AddIntrinsic(Intrinsic.X86Andps, mask, resSign);
- return context.AddIntrinsic(Intrinsic.X86Por, res, resSign);
- }
- else /* if ((op.Size & 1) == 1) */
- {
- Operand mask = X86GetAllElements(context, -0d);
- Operand res = context.AddIntrinsic(isMax ? Intrinsic.X86Maxpd : Intrinsic.X86Minpd, n, m);
- res = context.AddIntrinsic(Intrinsic.X86Andnpd, mask, res);
- Operand resSign = context.AddIntrinsic(isMax ? Intrinsic.X86Pand : Intrinsic.X86Por, n, m);
- resSign = context.AddIntrinsic(Intrinsic.X86Andpd, mask, resSign);
- return context.AddIntrinsic(Intrinsic.X86Por, res, resSign);
- }
- }
- private static Operand EmitSse41MaxMinNumOpF(
- ArmEmitterContext context,
- bool isMaxNum,
- bool scalar,
- Operand n = null,
- Operand m = null)
- {
- Operand nCopy = n ?? context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rn));
- Operand mCopy = m ?? context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rm));
- EmitSse2VectorIsNaNOpF(context, nCopy, out Operand nQNaNMask, out _, isQNaN: true);
- EmitSse2VectorIsNaNOpF(context, mCopy, out Operand mQNaNMask, out _, isQNaN: true);
- int sizeF = ((IOpCodeSimd)context.CurrOp).Size & 1;
- if (sizeF == 0)
- {
- Operand negInfMask = scalar
- ? X86GetScalar (context, isMaxNum ? float.NegativeInfinity : float.PositiveInfinity)
- : X86GetAllElements(context, isMaxNum ? float.NegativeInfinity : float.PositiveInfinity);
- Operand nMask = context.AddIntrinsic(Intrinsic.X86Andnps, mQNaNMask, nQNaNMask);
- Operand mMask = context.AddIntrinsic(Intrinsic.X86Andnps, nQNaNMask, mQNaNMask);
- nCopy = context.AddIntrinsic(Intrinsic.X86Blendvps, nCopy, negInfMask, nMask);
- mCopy = context.AddIntrinsic(Intrinsic.X86Blendvps, mCopy, negInfMask, mMask);
- Operand res = EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
- {
- return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
- {
- return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: isMaxNum);
- }, scalar: scalar, op1, op2);
- }, scalar: scalar, nCopy, mCopy);
- if (n != null || m != null)
- {
- return res;
- }
- if (scalar)
- {
- res = context.VectorZeroUpper96(res);
- }
- else if (((OpCodeSimdReg)context.CurrOp).RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rd), res);
- return null;
- }
- else /* if (sizeF == 1) */
- {
- Operand negInfMask = scalar
- ? X86GetScalar (context, isMaxNum ? double.NegativeInfinity : double.PositiveInfinity)
- : X86GetAllElements(context, isMaxNum ? double.NegativeInfinity : double.PositiveInfinity);
- Operand nMask = context.AddIntrinsic(Intrinsic.X86Andnpd, mQNaNMask, nQNaNMask);
- Operand mMask = context.AddIntrinsic(Intrinsic.X86Andnpd, nQNaNMask, mQNaNMask);
- nCopy = context.AddIntrinsic(Intrinsic.X86Blendvpd, nCopy, negInfMask, nMask);
- mCopy = context.AddIntrinsic(Intrinsic.X86Blendvpd, mCopy, negInfMask, mMask);
- Operand res = EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
- {
- return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
- {
- return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: isMaxNum);
- }, scalar: scalar, op1, op2);
- }, scalar: scalar, nCopy, mCopy);
- if (n != null || m != null)
- {
- return res;
- }
- if (scalar)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rd), res);
- return null;
- }
- }
- private enum AddSub
- {
- None,
- Add,
- Subtract
- }
- private static void EmitSse41VectorMul_AddSub(ArmEmitterContext context, AddSub addSub)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- Operand res;
- if (op.Size == 0)
- {
- Operand ns8 = context.AddIntrinsic(Intrinsic.X86Psrlw, n, Const(8));
- Operand ms8 = context.AddIntrinsic(Intrinsic.X86Psrlw, m, Const(8));
- res = context.AddIntrinsic(Intrinsic.X86Pmullw, ns8, ms8);
- res = context.AddIntrinsic(Intrinsic.X86Psllw, res, Const(8));
- Operand res2 = context.AddIntrinsic(Intrinsic.X86Pmullw, n, m);
- Operand mask = X86GetAllElements(context, 0x00FF00FF);
- res = context.AddIntrinsic(Intrinsic.X86Pblendvb, res, res2, mask);
- }
- else if (op.Size == 1)
- {
- res = context.AddIntrinsic(Intrinsic.X86Pmullw, n, m);
- }
- else
- {
- res = context.AddIntrinsic(Intrinsic.X86Pmulld, n, m);
- }
- Operand d = GetVec(op.Rd);
- if (addSub == AddSub.Add)
- {
- Intrinsic addInst = X86PaddInstruction[op.Size];
- res = context.AddIntrinsic(addInst, d, res);
- }
- else if (addSub == AddSub.Subtract)
- {
- Intrinsic subInst = X86PsubInstruction[op.Size];
- res = context.AddIntrinsic(subInst, d, res);
- }
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(d, res);
- }
- private static void EmitSse41VectorSabdOp(
- ArmEmitterContext context,
- OpCodeSimdReg op,
- Operand n,
- Operand m,
- bool isLong)
- {
- int size = isLong ? op.Size + 1 : op.Size;
- Intrinsic cmpgtInst = X86PcmpgtInstruction[size];
- Operand cmpMask = context.AddIntrinsic(cmpgtInst, n, m);
- Intrinsic subInst = X86PsubInstruction[size];
- Operand res = context.AddIntrinsic(subInst, n, m);
- res = context.AddIntrinsic(Intrinsic.X86Pand, cmpMask, res);
- Operand res2 = context.AddIntrinsic(subInst, m, n);
- res2 = context.AddIntrinsic(Intrinsic.X86Pandn, cmpMask, res2);
- res = context.AddIntrinsic(Intrinsic.X86Por, res, res2);
- if (!isLong && op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- private static void EmitSse41VectorUabdOp(
- ArmEmitterContext context,
- OpCodeSimdReg op,
- Operand n,
- Operand m,
- bool isLong)
- {
- int size = isLong ? op.Size + 1 : op.Size;
- Intrinsic maxInst = X86PmaxuInstruction[size];
- Operand max = context.AddIntrinsic(maxInst, m, n);
- Intrinsic cmpeqInst = X86PcmpeqInstruction[size];
- Operand cmpMask = context.AddIntrinsic(cmpeqInst, max, m);
- Operand onesMask = X86GetAllElements(context, -1L);
- cmpMask = context.AddIntrinsic(Intrinsic.X86Pandn, cmpMask, onesMask);
- Intrinsic subInst = X86PsubInstruction[size];
- Operand res = context.AddIntrinsic(subInst, n, m);
- Operand res2 = context.AddIntrinsic(subInst, m, n);
- res = context.AddIntrinsic(Intrinsic.X86Pand, cmpMask, res);
- res2 = context.AddIntrinsic(Intrinsic.X86Pandn, cmpMask, res2);
- res = context.AddIntrinsic(Intrinsic.X86Por, res, res2);
- if (!isLong && op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- private static Operand EmitSse2Sll_128(ArmEmitterContext context, Operand op, int shift)
- {
- // The upper part of op is assumed to be zero.
- Debug.Assert(shift >= 0 && shift < 64);
- if (shift == 0)
- {
- return op;
- }
- Operand high = context.AddIntrinsic(Intrinsic.X86Pslldq, op, Const(8));
- high = context.AddIntrinsic(Intrinsic.X86Psrlq, high, Const(64 - shift));
- Operand low = context.AddIntrinsic(Intrinsic.X86Psllq, op, Const(shift));
- return context.AddIntrinsic(Intrinsic.X86Por, high, low);
- }
- }
- }
|