InstEmitSimdArithmetic.cs 110 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359
  1. // https://github.com/intel/ARM_NEON_2_x86_SSE/blob/master/NEON_2_SSE.h
  2. // https://www.agner.org/optimize/#vectorclass @ vectori128.h
  3. using ARMeilleure.Decoders;
  4. using ARMeilleure.IntermediateRepresentation;
  5. using ARMeilleure.State;
  6. using ARMeilleure.Translation;
  7. using System;
  8. using static ARMeilleure.Instructions.InstEmitHelper;
  9. using static ARMeilleure.Instructions.InstEmitSimdHelper;
  10. using static ARMeilleure.IntermediateRepresentation.OperandHelper;
  11. namespace ARMeilleure.Instructions
  12. {
  13. using Func2I = Func<Operand, Operand, Operand>;
  14. static partial class InstEmit
  15. {
  16. public static void Abs_S(ArmEmitterContext context)
  17. {
  18. EmitScalarUnaryOpSx(context, (op1) => EmitAbs(context, op1));
  19. }
  20. public static void Abs_V(ArmEmitterContext context)
  21. {
  22. EmitVectorUnaryOpSx(context, (op1) => EmitAbs(context, op1));
  23. }
  24. public static void Add_S(ArmEmitterContext context)
  25. {
  26. EmitScalarBinaryOpZx(context, (op1, op2) => context.Add(op1, op2));
  27. }
  28. public static void Add_V(ArmEmitterContext context)
  29. {
  30. if (Optimizations.UseSse2)
  31. {
  32. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  33. Operand n = GetVec(op.Rn);
  34. Operand m = GetVec(op.Rm);
  35. Intrinsic addInst = X86PaddInstruction[op.Size];
  36. Operand res = context.AddIntrinsic(addInst, n, m);
  37. if (op.RegisterSize == RegisterSize.Simd64)
  38. {
  39. res = context.VectorZeroUpper64(res);
  40. }
  41. context.Copy(GetVec(op.Rd), res);
  42. }
  43. else
  44. {
  45. EmitVectorBinaryOpZx(context, (op1, op2) => context.Add(op1, op2));
  46. }
  47. }
  48. public static void Addhn_V(ArmEmitterContext context)
  49. {
  50. EmitHighNarrow(context, (op1, op2) => context.Add(op1, op2), round: false);
  51. }
  52. public static void Addp_S(ArmEmitterContext context)
  53. {
  54. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  55. Operand ne0 = EmitVectorExtractZx(context, op.Rn, 0, op.Size);
  56. Operand ne1 = EmitVectorExtractZx(context, op.Rn, 1, op.Size);
  57. Operand res = context.Add(ne0, ne1);
  58. context.Copy(GetVec(op.Rd), EmitVectorInsert(context, context.VectorZero(), res, 0, op.Size));
  59. }
  60. public static void Addp_V(ArmEmitterContext context)
  61. {
  62. if (Optimizations.UseSsse3)
  63. {
  64. EmitSsse3VectorPairwiseOp(context, X86PaddInstruction);
  65. }
  66. else
  67. {
  68. EmitVectorPairwiseOpZx(context, (op1, op2) => context.Add(op1, op2));
  69. }
  70. }
  71. public static void Addv_V(ArmEmitterContext context)
  72. {
  73. EmitVectorAcrossVectorOpZx(context, (op1, op2) => context.Add(op1, op2));
  74. }
  75. public static void Cls_V(ArmEmitterContext context)
  76. {
  77. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  78. Operand res = context.VectorZero();
  79. int elems = op.GetBytesCount() >> op.Size;
  80. int eSize = 8 << op.Size;
  81. for (int index = 0; index < elems; index++)
  82. {
  83. Operand ne = EmitVectorExtractZx(context, op.Rn, index, op.Size);
  84. Operand de = context.Call(new _U64_U64_S32(SoftFallback.CountLeadingSigns), ne, Const(eSize));
  85. res = EmitVectorInsert(context, res, de, index, op.Size);
  86. }
  87. context.Copy(GetVec(op.Rd), res);
  88. }
  89. public static void Clz_V(ArmEmitterContext context)
  90. {
  91. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  92. Operand res = context.VectorZero();
  93. int elems = op.GetBytesCount() >> op.Size;
  94. int eSize = 8 << op.Size;
  95. for (int index = 0; index < elems; index++)
  96. {
  97. Operand ne = EmitVectorExtractZx(context, op.Rn, index, op.Size);
  98. Operand de;
  99. if (eSize == 64)
  100. {
  101. de = context.CountLeadingZeros(ne);
  102. }
  103. else
  104. {
  105. de = context.Call(new _U64_U64_S32(SoftFallback.CountLeadingZeros), ne, Const(eSize));
  106. }
  107. res = EmitVectorInsert(context, res, de, index, op.Size);
  108. }
  109. context.Copy(GetVec(op.Rd), res);
  110. }
  111. public static void Cnt_V(ArmEmitterContext context)
  112. {
  113. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  114. Operand res = context.VectorZero();
  115. int elems = op.RegisterSize == RegisterSize.Simd128 ? 16 : 8;
  116. for (int index = 0; index < elems; index++)
  117. {
  118. Operand ne = EmitVectorExtractZx(context, op.Rn, index, 0);
  119. Operand de;
  120. if (Optimizations.UsePopCnt)
  121. {
  122. de = context.AddIntrinsicLong(Intrinsic.X86Popcnt, ne);
  123. }
  124. else
  125. {
  126. de = context.Call(new _U64_U64(SoftFallback.CountSetBits8), ne);
  127. }
  128. res = EmitVectorInsert(context, res, de, index, 0);
  129. }
  130. context.Copy(GetVec(op.Rd), res);
  131. }
  132. public static void Fabd_S(ArmEmitterContext context)
  133. {
  134. if (Optimizations.FastFP && Optimizations.UseSse2)
  135. {
  136. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  137. int sizeF = op.Size & 1;
  138. if (sizeF == 0)
  139. {
  140. Operand res = context.AddIntrinsic(Intrinsic.X86Subss, GetVec(op.Rn), GetVec(op.Rm));
  141. res = EmitFloatAbs(context, res, true, false);
  142. context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
  143. }
  144. else /* if (sizeF == 1) */
  145. {
  146. Operand res = context.AddIntrinsic(Intrinsic.X86Subsd, GetVec(op.Rn), GetVec(op.Rm));
  147. res = EmitFloatAbs(context, res, false, false);
  148. context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
  149. }
  150. }
  151. else
  152. {
  153. EmitScalarBinaryOpF(context, (op1, op2) =>
  154. {
  155. Operand res = EmitSoftFloatCall(context, SoftFloat32.FPSub, SoftFloat64.FPSub, op1, op2);
  156. return EmitUnaryMathCall(context, MathF.Abs, Math.Abs, res);
  157. });
  158. }
  159. }
  160. public static void Fabd_V(ArmEmitterContext context)
  161. {
  162. if (Optimizations.FastFP && Optimizations.UseSse2)
  163. {
  164. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  165. int sizeF = op.Size & 1;
  166. if (sizeF == 0)
  167. {
  168. Operand res = context.AddIntrinsic(Intrinsic.X86Subps, GetVec(op.Rn), GetVec(op.Rm));
  169. res = EmitFloatAbs(context, res, true, true);
  170. if (op.RegisterSize == RegisterSize.Simd64)
  171. {
  172. res = context.VectorZeroUpper64(res);
  173. }
  174. context.Copy(GetVec(op.Rd), res);
  175. }
  176. else /* if (sizeF == 1) */
  177. {
  178. Operand res = context.AddIntrinsic(Intrinsic.X86Subpd, GetVec(op.Rn), GetVec(op.Rm));
  179. res = EmitFloatAbs(context, res, false, true);
  180. context.Copy(GetVec(op.Rd), res);
  181. }
  182. }
  183. else
  184. {
  185. EmitVectorBinaryOpF(context, (op1, op2) =>
  186. {
  187. Operand res = EmitSoftFloatCall(context, SoftFloat32.FPSub, SoftFloat64.FPSub, op1, op2);
  188. return EmitUnaryMathCall(context, MathF.Abs, Math.Abs, res);
  189. });
  190. }
  191. }
  192. public static void Fabs_S(ArmEmitterContext context)
  193. {
  194. if (Optimizations.UseSse2)
  195. {
  196. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  197. if (op.Size == 0)
  198. {
  199. Operand res = EmitFloatAbs(context, GetVec(op.Rn), true, false);
  200. context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
  201. }
  202. else /* if (op.Size == 1) */
  203. {
  204. Operand res = EmitFloatAbs(context, GetVec(op.Rn), false, false);
  205. context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
  206. }
  207. }
  208. else
  209. {
  210. EmitScalarUnaryOpF(context, (op1) =>
  211. {
  212. return EmitUnaryMathCall(context, MathF.Abs, Math.Abs, op1);
  213. });
  214. }
  215. }
  216. public static void Fabs_V(ArmEmitterContext context)
  217. {
  218. if (Optimizations.UseSse2)
  219. {
  220. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  221. int sizeF = op.Size & 1;
  222. if (sizeF == 0)
  223. {
  224. Operand res = EmitFloatAbs(context, GetVec(op.Rn), true, true);
  225. if (op.RegisterSize == RegisterSize.Simd64)
  226. {
  227. res = context.VectorZeroUpper64(res);
  228. }
  229. context.Copy(GetVec(op.Rd), res);
  230. }
  231. else /* if (sizeF == 1) */
  232. {
  233. Operand res = EmitFloatAbs(context, GetVec(op.Rn), false, true);
  234. context.Copy(GetVec(op.Rd), res);
  235. }
  236. }
  237. else
  238. {
  239. EmitVectorUnaryOpF(context, (op1) =>
  240. {
  241. return EmitUnaryMathCall(context, MathF.Abs, Math.Abs, op1);
  242. });
  243. }
  244. }
  245. public static void Fadd_S(ArmEmitterContext context)
  246. {
  247. if (Optimizations.FastFP && Optimizations.UseSse2)
  248. {
  249. EmitScalarBinaryOpF(context, Intrinsic.X86Addss, Intrinsic.X86Addsd);
  250. }
  251. else if (Optimizations.FastFP)
  252. {
  253. EmitScalarBinaryOpF(context, (op1, op2) => context.Add(op1, op2));
  254. }
  255. else
  256. {
  257. EmitScalarBinaryOpF(context, (op1, op2) =>
  258. {
  259. return EmitSoftFloatCall(context, SoftFloat32.FPAdd, SoftFloat64.FPAdd, op1, op2);
  260. });
  261. }
  262. }
  263. public static void Fadd_V(ArmEmitterContext context)
  264. {
  265. if (Optimizations.FastFP && Optimizations.UseSse2)
  266. {
  267. EmitVectorBinaryOpF(context, Intrinsic.X86Addps, Intrinsic.X86Addpd);
  268. }
  269. else if (Optimizations.FastFP)
  270. {
  271. EmitVectorBinaryOpF(context, (op1, op2) => context.Add(op1, op2));
  272. }
  273. else
  274. {
  275. EmitVectorBinaryOpF(context, (op1, op2) =>
  276. {
  277. return EmitSoftFloatCall(context, SoftFloat32.FPAdd, SoftFloat64.FPAdd, op1, op2);
  278. });
  279. }
  280. }
  281. public static void Faddp_S(ArmEmitterContext context)
  282. {
  283. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  284. int sizeF = op.Size & 1;
  285. if (Optimizations.FastFP && Optimizations.UseSse3)
  286. {
  287. if (sizeF == 0)
  288. {
  289. Operand res = context.AddIntrinsic(Intrinsic.X86Haddps, GetVec(op.Rn), GetVec(op.Rn));
  290. context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
  291. }
  292. else /* if (sizeF == 1) */
  293. {
  294. Operand res = context.AddIntrinsic(Intrinsic.X86Haddpd, GetVec(op.Rn), GetVec(op.Rn));
  295. context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
  296. }
  297. }
  298. else
  299. {
  300. OperandType type = sizeF != 0 ? OperandType.FP64 : OperandType.FP32;
  301. Operand ne0 = context.VectorExtract(type, GetVec(op.Rn), 0);
  302. Operand ne1 = context.VectorExtract(type, GetVec(op.Rn), 1);
  303. Operand res = EmitSoftFloatCall(context, SoftFloat32.FPAdd, SoftFloat64.FPAdd, ne0, ne1);
  304. context.Copy(GetVec(op.Rd), context.VectorInsert(context.VectorZero(), res, 0));
  305. }
  306. }
  307. public static void Faddp_V(ArmEmitterContext context)
  308. {
  309. if (Optimizations.FastFP && Optimizations.UseSse2)
  310. {
  311. EmitSse2VectorPairwiseOpF(context, Intrinsic.X86Addps, Intrinsic.X86Addpd);
  312. }
  313. else
  314. {
  315. EmitVectorPairwiseOpF(context, (op1, op2) =>
  316. {
  317. return EmitSoftFloatCall(context, SoftFloat32.FPAdd, SoftFloat64.FPAdd, op1, op2);
  318. });
  319. }
  320. }
  321. public static void Fdiv_S(ArmEmitterContext context)
  322. {
  323. if (Optimizations.FastFP && Optimizations.UseSse2)
  324. {
  325. EmitScalarBinaryOpF(context, Intrinsic.X86Divss, Intrinsic.X86Divsd);
  326. }
  327. else if (Optimizations.FastFP)
  328. {
  329. EmitScalarBinaryOpF(context, (op1, op2) => context.Divide(op1, op2));
  330. }
  331. else
  332. {
  333. EmitScalarBinaryOpF(context, (op1, op2) =>
  334. {
  335. return EmitSoftFloatCall(context, SoftFloat32.FPDiv, SoftFloat64.FPDiv, op1, op2);
  336. });
  337. }
  338. }
  339. public static void Fdiv_V(ArmEmitterContext context)
  340. {
  341. if (Optimizations.FastFP && Optimizations.UseSse2)
  342. {
  343. EmitVectorBinaryOpF(context, Intrinsic.X86Divps, Intrinsic.X86Divpd);
  344. }
  345. else if (Optimizations.FastFP)
  346. {
  347. EmitVectorBinaryOpF(context, (op1, op2) => context.Divide(op1, op2));
  348. }
  349. else
  350. {
  351. EmitVectorBinaryOpF(context, (op1, op2) =>
  352. {
  353. return EmitSoftFloatCall(context, SoftFloat32.FPDiv, SoftFloat64.FPDiv, op1, op2);
  354. });
  355. }
  356. }
  357. public static void Fmadd_S(ArmEmitterContext context) // Fused.
  358. {
  359. if (Optimizations.FastFP && Optimizations.UseSse2)
  360. {
  361. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  362. Operand d = GetVec(op.Rd);
  363. Operand a = GetVec(op.Ra);
  364. Operand n = GetVec(op.Rn);
  365. Operand m = GetVec(op.Rm);
  366. if (op.Size == 0)
  367. {
  368. Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, n, m);
  369. res = context.AddIntrinsic(Intrinsic.X86Addss, a, res);
  370. context.Copy(d, context.VectorZeroUpper96(res));
  371. }
  372. else /* if (op.Size == 1) */
  373. {
  374. Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, n, m);
  375. res = context.AddIntrinsic(Intrinsic.X86Addsd, a, res);
  376. context.Copy(d, context.VectorZeroUpper64(res));
  377. }
  378. }
  379. else
  380. {
  381. EmitScalarTernaryRaOpF(context, (op1, op2, op3) =>
  382. {
  383. return EmitSoftFloatCall(context, SoftFloat32.FPMulAdd, SoftFloat64.FPMulAdd, op1, op2, op3);
  384. });
  385. }
  386. }
  387. public static void Fmax_S(ArmEmitterContext context)
  388. {
  389. if (Optimizations.FastFP && Optimizations.UseSse2)
  390. {
  391. EmitScalarBinaryOpF(context, Intrinsic.X86Maxss, Intrinsic.X86Maxsd);
  392. }
  393. else
  394. {
  395. EmitScalarBinaryOpF(context, (op1, op2) =>
  396. {
  397. return EmitSoftFloatCall(context, SoftFloat32.FPMax, SoftFloat64.FPMax, op1, op2);
  398. });
  399. }
  400. }
  401. public static void Fmax_V(ArmEmitterContext context)
  402. {
  403. if (Optimizations.FastFP && Optimizations.UseSse2)
  404. {
  405. EmitVectorBinaryOpF(context, Intrinsic.X86Maxps, Intrinsic.X86Maxpd);
  406. }
  407. else
  408. {
  409. EmitVectorBinaryOpF(context, (op1, op2) =>
  410. {
  411. return EmitSoftFloatCall(context, SoftFloat32.FPMax, SoftFloat64.FPMax, op1, op2);
  412. });
  413. }
  414. }
  415. public static void Fmaxnm_S(ArmEmitterContext context)
  416. {
  417. if (Optimizations.FastFP && Optimizations.UseSse41)
  418. {
  419. EmitSse41MaxMinNumOpF(context, isMaxNum: true, scalar: true);
  420. }
  421. else
  422. {
  423. EmitScalarBinaryOpF(context, (op1, op2) =>
  424. {
  425. return EmitSoftFloatCall(context, SoftFloat32.FPMaxNum, SoftFloat64.FPMaxNum, op1, op2);
  426. });
  427. }
  428. }
  429. public static void Fmaxnm_V(ArmEmitterContext context)
  430. {
  431. if (Optimizations.FastFP && Optimizations.UseSse41)
  432. {
  433. EmitSse41MaxMinNumOpF(context, isMaxNum: true, scalar: false);
  434. }
  435. else
  436. {
  437. EmitVectorBinaryOpF(context, (op1, op2) =>
  438. {
  439. return EmitSoftFloatCall(context, SoftFloat32.FPMaxNum, SoftFloat64.FPMaxNum, op1, op2);
  440. });
  441. }
  442. }
  443. public static void Fmaxnmv_V(ArmEmitterContext context)
  444. {
  445. EmitVectorAcrossVectorOpF(context, (op1, op2) =>
  446. {
  447. return context.Call(new _F32_F32_F32(SoftFloat32.FPMaxNum), op1, op2);
  448. });
  449. }
  450. public static void Fmaxp_V(ArmEmitterContext context)
  451. {
  452. if (Optimizations.FastFP && Optimizations.UseSse2)
  453. {
  454. EmitSse2VectorPairwiseOpF(context, Intrinsic.X86Maxps, Intrinsic.X86Maxpd);
  455. }
  456. else
  457. {
  458. EmitVectorPairwiseOpF(context, (op1, op2) =>
  459. {
  460. return EmitSoftFloatCall(context, SoftFloat32.FPMax, SoftFloat64.FPMax, op1, op2);
  461. });
  462. }
  463. }
  464. public static void Fmin_S(ArmEmitterContext context)
  465. {
  466. if (Optimizations.FastFP && Optimizations.UseSse2)
  467. {
  468. EmitScalarBinaryOpF(context, Intrinsic.X86Minss, Intrinsic.X86Minsd);
  469. }
  470. else
  471. {
  472. EmitScalarBinaryOpF(context, (op1, op2) =>
  473. {
  474. return EmitSoftFloatCall(context, SoftFloat32.FPMin, SoftFloat64.FPMin, op1, op2);
  475. });
  476. }
  477. }
  478. public static void Fmin_V(ArmEmitterContext context)
  479. {
  480. if (Optimizations.FastFP && Optimizations.UseSse2)
  481. {
  482. EmitVectorBinaryOpF(context, Intrinsic.X86Minps, Intrinsic.X86Minpd);
  483. }
  484. else
  485. {
  486. EmitVectorBinaryOpF(context, (op1, op2) =>
  487. {
  488. return EmitSoftFloatCall(context, SoftFloat32.FPMin, SoftFloat64.FPMin, op1, op2);
  489. });
  490. }
  491. }
  492. public static void Fminnm_S(ArmEmitterContext context)
  493. {
  494. if (Optimizations.FastFP && Optimizations.UseSse41)
  495. {
  496. EmitSse41MaxMinNumOpF(context, isMaxNum: false, scalar: true);
  497. }
  498. else
  499. {
  500. EmitScalarBinaryOpF(context, (op1, op2) =>
  501. {
  502. return EmitSoftFloatCall(context, SoftFloat32.FPMinNum, SoftFloat64.FPMinNum, op1, op2);
  503. });
  504. }
  505. }
  506. public static void Fminnm_V(ArmEmitterContext context)
  507. {
  508. if (Optimizations.FastFP && Optimizations.UseSse41)
  509. {
  510. EmitSse41MaxMinNumOpF(context, isMaxNum: false, scalar: false);
  511. }
  512. else
  513. {
  514. EmitVectorBinaryOpF(context, (op1, op2) =>
  515. {
  516. return EmitSoftFloatCall(context, SoftFloat32.FPMinNum, SoftFloat64.FPMinNum, op1, op2);
  517. });
  518. }
  519. }
  520. public static void Fminnmv_V(ArmEmitterContext context)
  521. {
  522. EmitVectorAcrossVectorOpF(context, (op1, op2) =>
  523. {
  524. return context.Call(new _F32_F32_F32(SoftFloat32.FPMinNum), op1, op2);
  525. });
  526. }
  527. public static void Fminp_V(ArmEmitterContext context)
  528. {
  529. if (Optimizations.FastFP && Optimizations.UseSse2)
  530. {
  531. EmitSse2VectorPairwiseOpF(context, Intrinsic.X86Minps, Intrinsic.X86Minpd);
  532. }
  533. else
  534. {
  535. EmitVectorPairwiseOpF(context, (op1, op2) =>
  536. {
  537. return EmitSoftFloatCall(context, SoftFloat32.FPMin, SoftFloat64.FPMin, op1, op2);
  538. });
  539. }
  540. }
  541. public static void Fmla_Se(ArmEmitterContext context) // Fused.
  542. {
  543. EmitScalarTernaryOpByElemF(context, (op1, op2, op3) =>
  544. {
  545. return context.Add(op1, context.Multiply(op2, op3));
  546. });
  547. }
  548. public static void Fmla_V(ArmEmitterContext context) // Fused.
  549. {
  550. if (Optimizations.FastFP && Optimizations.UseSse2)
  551. {
  552. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  553. Operand d = GetVec(op.Rd);
  554. Operand n = GetVec(op.Rn);
  555. Operand m = GetVec(op.Rm);
  556. int sizeF = op.Size & 1;
  557. if (sizeF == 0)
  558. {
  559. Operand res = context.AddIntrinsic(Intrinsic.X86Mulps, n, m);
  560. res = context.AddIntrinsic(Intrinsic.X86Addps, d, res);
  561. if (op.RegisterSize == RegisterSize.Simd64)
  562. {
  563. res = context.VectorZeroUpper64(res);
  564. }
  565. context.Copy(d, res);
  566. }
  567. else /* if (sizeF == 1) */
  568. {
  569. Operand res = context.AddIntrinsic(Intrinsic.X86Mulpd, n, m);
  570. res = context.AddIntrinsic(Intrinsic.X86Addpd, d, res);
  571. context.Copy(d, res);
  572. }
  573. }
  574. else
  575. {
  576. EmitVectorTernaryOpF(context, (op1, op2, op3) =>
  577. {
  578. return EmitSoftFloatCall(context, SoftFloat32.FPMulAdd, SoftFloat64.FPMulAdd, op1, op2, op3);
  579. });
  580. }
  581. }
  582. public static void Fmla_Ve(ArmEmitterContext context) // Fused.
  583. {
  584. if (Optimizations.FastFP && Optimizations.UseSse2)
  585. {
  586. OpCodeSimdRegElemF op = (OpCodeSimdRegElemF)context.CurrOp;
  587. Operand d = GetVec(op.Rd);
  588. Operand n = GetVec(op.Rn);
  589. Operand m = GetVec(op.Rm);
  590. int sizeF = op.Size & 1;
  591. if (sizeF == 0)
  592. {
  593. int shuffleMask = op.Index | op.Index << 2 | op.Index << 4 | op.Index << 6;
  594. Operand res = context.AddIntrinsic(Intrinsic.X86Shufps, m, m, Const(shuffleMask));
  595. res = context.AddIntrinsic(Intrinsic.X86Mulps, n, res);
  596. res = context.AddIntrinsic(Intrinsic.X86Addps, d, res);
  597. if (op.RegisterSize == RegisterSize.Simd64)
  598. {
  599. res = context.VectorZeroUpper64(res);
  600. }
  601. context.Copy(d, res);
  602. }
  603. else /* if (sizeF == 1) */
  604. {
  605. int shuffleMask = op.Index | op.Index << 1;
  606. Operand res = context.AddIntrinsic(Intrinsic.X86Shufpd, m, m, Const(shuffleMask));
  607. res = context.AddIntrinsic(Intrinsic.X86Mulpd, n, res);
  608. res = context.AddIntrinsic(Intrinsic.X86Addpd, d, res);
  609. context.Copy(d, res);
  610. }
  611. }
  612. else
  613. {
  614. EmitVectorTernaryOpByElemF(context, (op1, op2, op3) =>
  615. {
  616. return EmitSoftFloatCall(context, SoftFloat32.FPMulAdd, SoftFloat64.FPMulAdd, op1, op2, op3);
  617. });
  618. }
  619. }
  620. public static void Fmls_Se(ArmEmitterContext context) // Fused.
  621. {
  622. EmitScalarTernaryOpByElemF(context, (op1, op2, op3) =>
  623. {
  624. return context.Subtract(op1, context.Multiply(op2, op3));
  625. });
  626. }
  627. public static void Fmls_V(ArmEmitterContext context) // Fused.
  628. {
  629. if (Optimizations.FastFP && Optimizations.UseSse2)
  630. {
  631. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  632. Operand d = GetVec(op.Rd);
  633. Operand n = GetVec(op.Rn);
  634. Operand m = GetVec(op.Rm);
  635. int sizeF = op.Size & 1;
  636. if (sizeF == 0)
  637. {
  638. Operand res = context.AddIntrinsic(Intrinsic.X86Mulps, n, m);
  639. res = context.AddIntrinsic(Intrinsic.X86Subps, d, res);
  640. if (op.RegisterSize == RegisterSize.Simd64)
  641. {
  642. res = context.VectorZeroUpper64(res);
  643. }
  644. context.Copy(d, res);
  645. }
  646. else /* if (sizeF == 1) */
  647. {
  648. Operand res = context.AddIntrinsic(Intrinsic.X86Mulpd, n, m);
  649. res = context.AddIntrinsic(Intrinsic.X86Subpd, d, res);
  650. context.Copy(d, res);
  651. }
  652. }
  653. else
  654. {
  655. EmitVectorTernaryOpF(context, (op1, op2, op3) =>
  656. {
  657. return EmitSoftFloatCall(context, SoftFloat32.FPMulSub, SoftFloat64.FPMulSub, op1, op2, op3);
  658. });
  659. }
  660. }
  661. public static void Fmls_Ve(ArmEmitterContext context) // Fused.
  662. {
  663. if (Optimizations.FastFP && Optimizations.UseSse2)
  664. {
  665. OpCodeSimdRegElemF op = (OpCodeSimdRegElemF)context.CurrOp;
  666. Operand d = GetVec(op.Rd);
  667. Operand n = GetVec(op.Rn);
  668. Operand m = GetVec(op.Rm);
  669. int sizeF = op.Size & 1;
  670. if (sizeF == 0)
  671. {
  672. int shuffleMask = op.Index | op.Index << 2 | op.Index << 4 | op.Index << 6;
  673. Operand res = context.AddIntrinsic(Intrinsic.X86Shufps, m, m, Const(shuffleMask));
  674. res = context.AddIntrinsic(Intrinsic.X86Mulps, n, res);
  675. res = context.AddIntrinsic(Intrinsic.X86Subps, d, res);
  676. if (op.RegisterSize == RegisterSize.Simd64)
  677. {
  678. res = context.VectorZeroUpper64(res);
  679. }
  680. context.Copy(d, res);
  681. }
  682. else /* if (sizeF == 1) */
  683. {
  684. int shuffleMask = op.Index | op.Index << 1;
  685. Operand res = context.AddIntrinsic(Intrinsic.X86Shufpd, m, m, Const(shuffleMask));
  686. res = context.AddIntrinsic(Intrinsic.X86Mulpd, n, res);
  687. res = context.AddIntrinsic(Intrinsic.X86Subpd, d, res);
  688. context.Copy(d, res);
  689. }
  690. }
  691. else
  692. {
  693. EmitVectorTernaryOpByElemF(context, (op1, op2, op3) =>
  694. {
  695. return EmitSoftFloatCall(context, SoftFloat32.FPMulSub, SoftFloat64.FPMulSub, op1, op2, op3);
  696. });
  697. }
  698. }
  699. public static void Fmsub_S(ArmEmitterContext context) // Fused.
  700. {
  701. if (Optimizations.FastFP && Optimizations.UseSse2)
  702. {
  703. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  704. Operand d = GetVec(op.Rd);
  705. Operand a = GetVec(op.Ra);
  706. Operand n = GetVec(op.Rn);
  707. Operand m = GetVec(op.Rm);
  708. if (op.Size == 0)
  709. {
  710. Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, n, m);
  711. res = context.AddIntrinsic(Intrinsic.X86Subss, a, res);
  712. context.Copy(d, context.VectorZeroUpper96(res));
  713. }
  714. else /* if (op.Size == 1) */
  715. {
  716. Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, n, m);
  717. res = context.AddIntrinsic(Intrinsic.X86Subsd, a, res);
  718. context.Copy(d, context.VectorZeroUpper64(res));
  719. }
  720. }
  721. else
  722. {
  723. EmitScalarTernaryRaOpF(context, (op1, op2, op3) =>
  724. {
  725. return EmitSoftFloatCall(context, SoftFloat32.FPMulSub, SoftFloat64.FPMulSub, op1, op2, op3);
  726. });
  727. }
  728. }
  729. public static void Fmul_S(ArmEmitterContext context)
  730. {
  731. if (Optimizations.FastFP && Optimizations.UseSse2)
  732. {
  733. EmitScalarBinaryOpF(context, Intrinsic.X86Mulss, Intrinsic.X86Mulsd);
  734. }
  735. else if (Optimizations.FastFP)
  736. {
  737. EmitScalarBinaryOpF(context, (op1, op2) => context.Multiply(op1, op2));
  738. }
  739. else
  740. {
  741. EmitScalarBinaryOpF(context, (op1, op2) =>
  742. {
  743. return EmitSoftFloatCall(context, SoftFloat32.FPMul, SoftFloat64.FPMul, op1, op2);
  744. });
  745. }
  746. }
  747. public static void Fmul_Se(ArmEmitterContext context)
  748. {
  749. EmitScalarBinaryOpByElemF(context, (op1, op2) => context.Multiply(op1, op2));
  750. }
  751. public static void Fmul_V(ArmEmitterContext context)
  752. {
  753. if (Optimizations.FastFP && Optimizations.UseSse2)
  754. {
  755. EmitVectorBinaryOpF(context, Intrinsic.X86Mulps, Intrinsic.X86Mulpd);
  756. }
  757. else if (Optimizations.FastFP)
  758. {
  759. EmitVectorBinaryOpF(context, (op1, op2) => context.Multiply(op1, op2));
  760. }
  761. else
  762. {
  763. EmitVectorBinaryOpF(context, (op1, op2) =>
  764. {
  765. return EmitSoftFloatCall(context, SoftFloat32.FPMul, SoftFloat64.FPMul, op1, op2);
  766. });
  767. }
  768. }
  769. public static void Fmul_Ve(ArmEmitterContext context)
  770. {
  771. if (Optimizations.FastFP && Optimizations.UseSse2)
  772. {
  773. OpCodeSimdRegElemF op = (OpCodeSimdRegElemF)context.CurrOp;
  774. Operand n = GetVec(op.Rn);
  775. Operand m = GetVec(op.Rm);
  776. int sizeF = op.Size & 1;
  777. if (sizeF == 0)
  778. {
  779. int shuffleMask = op.Index | op.Index << 2 | op.Index << 4 | op.Index << 6;
  780. Operand res = context.AddIntrinsic(Intrinsic.X86Shufps, m, m, Const(shuffleMask));
  781. res = context.AddIntrinsic(Intrinsic.X86Mulps, n, res);
  782. if (op.RegisterSize == RegisterSize.Simd64)
  783. {
  784. res = context.VectorZeroUpper64(res);
  785. }
  786. context.Copy(GetVec(op.Rd), res);
  787. }
  788. else /* if (sizeF == 1) */
  789. {
  790. int shuffleMask = op.Index | op.Index << 1;
  791. Operand res = context.AddIntrinsic(Intrinsic.X86Shufpd, m, m, Const(shuffleMask));
  792. res = context.AddIntrinsic(Intrinsic.X86Mulpd, n, res);
  793. context.Copy(GetVec(op.Rd), res);
  794. }
  795. }
  796. else if (Optimizations.FastFP)
  797. {
  798. EmitVectorBinaryOpByElemF(context, (op1, op2) => context.Multiply(op1, op2));
  799. }
  800. else
  801. {
  802. EmitVectorBinaryOpByElemF(context, (op1, op2) =>
  803. {
  804. return EmitSoftFloatCall(context, SoftFloat32.FPMul, SoftFloat64.FPMul, op1, op2);
  805. });
  806. }
  807. }
  808. public static void Fmulx_S(ArmEmitterContext context)
  809. {
  810. EmitScalarBinaryOpF(context, (op1, op2) =>
  811. {
  812. return EmitSoftFloatCall(context, SoftFloat32.FPMulX, SoftFloat64.FPMulX, op1, op2);
  813. });
  814. }
  815. public static void Fmulx_Se(ArmEmitterContext context)
  816. {
  817. EmitScalarBinaryOpByElemF(context, (op1, op2) =>
  818. {
  819. return EmitSoftFloatCall(context, SoftFloat32.FPMulX, SoftFloat64.FPMulX, op1, op2);
  820. });
  821. }
  822. public static void Fmulx_V(ArmEmitterContext context)
  823. {
  824. EmitVectorBinaryOpF(context, (op1, op2) =>
  825. {
  826. return EmitSoftFloatCall(context, SoftFloat32.FPMulX, SoftFloat64.FPMulX, op1, op2);
  827. });
  828. }
  829. public static void Fmulx_Ve(ArmEmitterContext context)
  830. {
  831. EmitVectorBinaryOpByElemF(context, (op1, op2) =>
  832. {
  833. return EmitSoftFloatCall(context, SoftFloat32.FPMulX, SoftFloat64.FPMulX, op1, op2);
  834. });
  835. }
  836. public static void Fneg_S(ArmEmitterContext context)
  837. {
  838. if (Optimizations.UseSse2)
  839. {
  840. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  841. if (op.Size == 0)
  842. {
  843. Operand mask = X86GetScalar(context, -0f);
  844. Operand res = context.AddIntrinsic(Intrinsic.X86Xorps, mask, GetVec(op.Rn));
  845. context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
  846. }
  847. else /* if (op.Size == 1) */
  848. {
  849. Operand mask = X86GetScalar(context, -0d);
  850. Operand res = context.AddIntrinsic(Intrinsic.X86Xorpd, mask, GetVec(op.Rn));
  851. context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
  852. }
  853. }
  854. else
  855. {
  856. EmitScalarUnaryOpF(context, (op1) => context.Negate(op1));
  857. }
  858. }
  859. public static void Fneg_V(ArmEmitterContext context)
  860. {
  861. if (Optimizations.UseSse2)
  862. {
  863. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  864. int sizeF = op.Size & 1;
  865. if (sizeF == 0)
  866. {
  867. Operand mask = X86GetAllElements(context, -0f);
  868. Operand res = context.AddIntrinsic(Intrinsic.X86Xorps, mask, GetVec(op.Rn));
  869. if (op.RegisterSize == RegisterSize.Simd64)
  870. {
  871. res = context.VectorZeroUpper64(res);
  872. }
  873. context.Copy(GetVec(op.Rd), res);
  874. }
  875. else /* if (sizeF == 1) */
  876. {
  877. Operand mask = X86GetAllElements(context, -0d);
  878. Operand res = context.AddIntrinsic(Intrinsic.X86Xorpd, mask, GetVec(op.Rn));
  879. context.Copy(GetVec(op.Rd), res);
  880. }
  881. }
  882. else
  883. {
  884. EmitVectorUnaryOpF(context, (op1) => context.Negate(op1));
  885. }
  886. }
  887. public static void Fnmadd_S(ArmEmitterContext context) // Fused.
  888. {
  889. if (Optimizations.FastFP && Optimizations.UseSse2)
  890. {
  891. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  892. Operand d = GetVec(op.Rd);
  893. Operand a = GetVec(op.Ra);
  894. Operand n = GetVec(op.Rn);
  895. Operand m = GetVec(op.Rm);
  896. if (op.Size == 0)
  897. {
  898. Operand mask = X86GetScalar(context, -0f);
  899. Operand aNeg = context.AddIntrinsic(Intrinsic.X86Xorps, mask, a);
  900. Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, n, m);
  901. res = context.AddIntrinsic(Intrinsic.X86Subss, aNeg, res);
  902. context.Copy(d, context.VectorZeroUpper96(res));
  903. }
  904. else /* if (op.Size == 1) */
  905. {
  906. Operand mask = X86GetScalar(context, -0d);
  907. Operand aNeg = context.AddIntrinsic(Intrinsic.X86Xorpd, mask, a);
  908. Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, n, m);
  909. res = context.AddIntrinsic(Intrinsic.X86Subsd, aNeg, res);
  910. context.Copy(d, context.VectorZeroUpper64(res));
  911. }
  912. }
  913. else
  914. {
  915. EmitScalarTernaryRaOpF(context, (op1, op2, op3) =>
  916. {
  917. return EmitSoftFloatCall(context, SoftFloat32.FPNegMulAdd, SoftFloat64.FPNegMulAdd, op1, op2, op3);
  918. });
  919. }
  920. }
  921. public static void Fnmsub_S(ArmEmitterContext context) // Fused.
  922. {
  923. if (Optimizations.FastFP && Optimizations.UseSse2)
  924. {
  925. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  926. Operand d = GetVec(op.Rd);
  927. Operand a = GetVec(op.Ra);
  928. Operand n = GetVec(op.Rn);
  929. Operand m = GetVec(op.Rm);
  930. if (op.Size == 0)
  931. {
  932. Operand mask = X86GetScalar(context, -0f);
  933. Operand aNeg = context.AddIntrinsic(Intrinsic.X86Xorps, mask, a);
  934. Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, n, m);
  935. res = context.AddIntrinsic(Intrinsic.X86Addss, aNeg, res);
  936. context.Copy(d, context.VectorZeroUpper96(res));
  937. }
  938. else /* if (op.Size == 1) */
  939. {
  940. Operand mask = X86GetScalar(context, -0d);
  941. Operand aNeg = context.AddIntrinsic(Intrinsic.X86Xorpd, mask, a);
  942. Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, n, m);
  943. res = context.AddIntrinsic(Intrinsic.X86Addsd, aNeg, res);
  944. context.Copy(d, context.VectorZeroUpper64(res));
  945. }
  946. }
  947. else
  948. {
  949. EmitScalarTernaryRaOpF(context, (op1, op2, op3) =>
  950. {
  951. return EmitSoftFloatCall(context, SoftFloat32.FPNegMulSub, SoftFloat64.FPNegMulSub, op1, op2, op3);
  952. });
  953. }
  954. }
  955. public static void Fnmul_S(ArmEmitterContext context)
  956. {
  957. EmitScalarBinaryOpF(context, (op1, op2) => context.Negate(context.Multiply(op1, op2)));
  958. }
  959. public static void Frecpe_S(ArmEmitterContext context)
  960. {
  961. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  962. int sizeF = op.Size & 1;
  963. if (Optimizations.FastFP && Optimizations.UseSse && sizeF == 0)
  964. {
  965. EmitScalarUnaryOpF(context, Intrinsic.X86Rcpss, 0);
  966. }
  967. else
  968. {
  969. EmitScalarUnaryOpF(context, (op1) =>
  970. {
  971. return EmitSoftFloatCall(context, SoftFloat32.FPRecipEstimate, SoftFloat64.FPRecipEstimate, op1);
  972. });
  973. }
  974. }
  975. public static void Frecpe_V(ArmEmitterContext context)
  976. {
  977. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  978. int sizeF = op.Size & 1;
  979. if (Optimizations.FastFP && Optimizations.UseSse && sizeF == 0)
  980. {
  981. EmitVectorUnaryOpF(context, Intrinsic.X86Rcpps, 0);
  982. }
  983. else
  984. {
  985. EmitVectorUnaryOpF(context, (op1) =>
  986. {
  987. return EmitSoftFloatCall(context, SoftFloat32.FPRecipEstimate, SoftFloat64.FPRecipEstimate, op1);
  988. });
  989. }
  990. }
  991. public static void Frecps_S(ArmEmitterContext context) // Fused.
  992. {
  993. if (Optimizations.FastFP && Optimizations.UseSse2)
  994. {
  995. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  996. int sizeF = op.Size & 1;
  997. if (sizeF == 0)
  998. {
  999. Operand mask = X86GetScalar(context, 2f);
  1000. Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, GetVec(op.Rn), GetVec(op.Rm));
  1001. res = context.AddIntrinsic(Intrinsic.X86Subss, mask, res);
  1002. context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
  1003. }
  1004. else /* if (sizeF == 1) */
  1005. {
  1006. Operand mask = X86GetScalar(context, 2d);
  1007. Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, GetVec(op.Rn), GetVec(op.Rm));
  1008. res = context.AddIntrinsic(Intrinsic.X86Subsd, mask, res);
  1009. context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
  1010. }
  1011. }
  1012. else
  1013. {
  1014. EmitScalarBinaryOpF(context, (op1, op2) =>
  1015. {
  1016. return EmitSoftFloatCall(context, SoftFloat32.FPRecipStepFused, SoftFloat64.FPRecipStepFused, op1, op2);
  1017. });
  1018. }
  1019. }
  1020. public static void Frecps_V(ArmEmitterContext context) // Fused.
  1021. {
  1022. if (Optimizations.FastFP && Optimizations.UseSse2)
  1023. {
  1024. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1025. int sizeF = op.Size & 1;
  1026. if (sizeF == 0)
  1027. {
  1028. Operand mask = X86GetAllElements(context, 2f);
  1029. Operand res = context.AddIntrinsic(Intrinsic.X86Mulps, GetVec(op.Rn), GetVec(op.Rm));
  1030. res = context.AddIntrinsic(Intrinsic.X86Subps, mask, res);
  1031. if (op.RegisterSize == RegisterSize.Simd64)
  1032. {
  1033. res = context.VectorZeroUpper64(res);
  1034. }
  1035. context.Copy(GetVec(op.Rd), res);
  1036. }
  1037. else /* if (sizeF == 1) */
  1038. {
  1039. Operand mask = X86GetAllElements(context, 2d);
  1040. Operand res = context.AddIntrinsic(Intrinsic.X86Mulpd, GetVec(op.Rn), GetVec(op.Rm));
  1041. res = context.AddIntrinsic(Intrinsic.X86Subpd, mask, res);
  1042. context.Copy(GetVec(op.Rd), res);
  1043. }
  1044. }
  1045. else
  1046. {
  1047. EmitVectorBinaryOpF(context, (op1, op2) =>
  1048. {
  1049. return EmitSoftFloatCall(context, SoftFloat32.FPRecipStepFused, SoftFloat64.FPRecipStepFused, op1, op2);
  1050. });
  1051. }
  1052. }
  1053. public static void Frecpx_S(ArmEmitterContext context)
  1054. {
  1055. EmitScalarUnaryOpF(context, (op1) =>
  1056. {
  1057. return EmitSoftFloatCall(context, SoftFloat32.FPRecpX, SoftFloat64.FPRecpX, op1);
  1058. });
  1059. }
  1060. public static void Frinta_S(ArmEmitterContext context)
  1061. {
  1062. EmitScalarUnaryOpF(context, (op1) =>
  1063. {
  1064. return EmitRoundMathCall(context, MidpointRounding.AwayFromZero, op1);
  1065. });
  1066. }
  1067. public static void Frinta_V(ArmEmitterContext context)
  1068. {
  1069. EmitVectorUnaryOpF(context, (op1) =>
  1070. {
  1071. return EmitRoundMathCall(context, MidpointRounding.AwayFromZero, op1);
  1072. });
  1073. }
  1074. public static void Frinti_S(ArmEmitterContext context)
  1075. {
  1076. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1077. EmitScalarUnaryOpF(context, (op1) =>
  1078. {
  1079. if (op.Size == 0)
  1080. {
  1081. return context.Call(new _F32_F32(SoftFallback.RoundF), op1);
  1082. }
  1083. else /* if (op.Size == 1) */
  1084. {
  1085. return context.Call(new _F64_F64(SoftFallback.Round), op1);
  1086. }
  1087. });
  1088. }
  1089. public static void Frinti_V(ArmEmitterContext context)
  1090. {
  1091. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1092. int sizeF = op.Size & 1;
  1093. EmitVectorUnaryOpF(context, (op1) =>
  1094. {
  1095. if (sizeF == 0)
  1096. {
  1097. return context.Call(new _F32_F32(SoftFallback.RoundF), op1);
  1098. }
  1099. else /* if (sizeF == 1) */
  1100. {
  1101. return context.Call(new _F64_F64(SoftFallback.Round), op1);
  1102. }
  1103. });
  1104. }
  1105. public static void Frintm_S(ArmEmitterContext context)
  1106. {
  1107. if (Optimizations.UseSse41)
  1108. {
  1109. EmitScalarRoundOpF(context, FPRoundingMode.TowardsMinusInfinity);
  1110. }
  1111. else
  1112. {
  1113. EmitScalarUnaryOpF(context, (op1) =>
  1114. {
  1115. return EmitUnaryMathCall(context, MathF.Floor, Math.Floor, op1);
  1116. });
  1117. }
  1118. }
  1119. public static void Frintm_V(ArmEmitterContext context)
  1120. {
  1121. if (Optimizations.UseSse41)
  1122. {
  1123. EmitVectorRoundOpF(context, FPRoundingMode.TowardsMinusInfinity);
  1124. }
  1125. else
  1126. {
  1127. EmitVectorUnaryOpF(context, (op1) =>
  1128. {
  1129. return EmitUnaryMathCall(context, MathF.Floor, Math.Floor, op1);
  1130. });
  1131. }
  1132. }
  1133. public static void Frintn_S(ArmEmitterContext context)
  1134. {
  1135. if (Optimizations.UseSse41)
  1136. {
  1137. EmitScalarRoundOpF(context, FPRoundingMode.ToNearest);
  1138. }
  1139. else
  1140. {
  1141. EmitScalarUnaryOpF(context, (op1) =>
  1142. {
  1143. return EmitRoundMathCall(context, MidpointRounding.ToEven, op1);
  1144. });
  1145. }
  1146. }
  1147. public static void Frintn_V(ArmEmitterContext context)
  1148. {
  1149. if (Optimizations.UseSse41)
  1150. {
  1151. EmitVectorRoundOpF(context, FPRoundingMode.ToNearest);
  1152. }
  1153. else
  1154. {
  1155. EmitVectorUnaryOpF(context, (op1) =>
  1156. {
  1157. return EmitRoundMathCall(context, MidpointRounding.ToEven, op1);
  1158. });
  1159. }
  1160. }
  1161. public static void Frintp_S(ArmEmitterContext context)
  1162. {
  1163. if (Optimizations.UseSse41)
  1164. {
  1165. EmitScalarRoundOpF(context, FPRoundingMode.TowardsPlusInfinity);
  1166. }
  1167. else
  1168. {
  1169. EmitScalarUnaryOpF(context, (op1) =>
  1170. {
  1171. return EmitUnaryMathCall(context, MathF.Ceiling, Math.Ceiling, op1);
  1172. });
  1173. }
  1174. }
  1175. public static void Frintp_V(ArmEmitterContext context)
  1176. {
  1177. if (Optimizations.UseSse41)
  1178. {
  1179. EmitVectorRoundOpF(context, FPRoundingMode.TowardsPlusInfinity);
  1180. }
  1181. else
  1182. {
  1183. EmitVectorUnaryOpF(context, (op1) =>
  1184. {
  1185. return EmitUnaryMathCall(context, MathF.Ceiling, Math.Ceiling, op1);
  1186. });
  1187. }
  1188. }
  1189. public static void Frintx_S(ArmEmitterContext context)
  1190. {
  1191. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1192. EmitScalarUnaryOpF(context, (op1) =>
  1193. {
  1194. if (op.Size == 0)
  1195. {
  1196. return context.Call(new _F32_F32(SoftFallback.RoundF), op1);
  1197. }
  1198. else /* if (op.Size == 1) */
  1199. {
  1200. return context.Call(new _F64_F64(SoftFallback.Round), op1);
  1201. }
  1202. });
  1203. }
  1204. public static void Frintx_V(ArmEmitterContext context)
  1205. {
  1206. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1207. int sizeF = op.Size & 1;
  1208. EmitVectorUnaryOpF(context, (op1) =>
  1209. {
  1210. if (sizeF == 0)
  1211. {
  1212. return context.Call(new _F32_F32(SoftFallback.RoundF), op1);
  1213. }
  1214. else /* if (sizeF == 1) */
  1215. {
  1216. return context.Call(new _F64_F64(SoftFallback.Round), op1);
  1217. }
  1218. });
  1219. }
  1220. public static void Frintz_S(ArmEmitterContext context)
  1221. {
  1222. if (Optimizations.UseSse41)
  1223. {
  1224. EmitScalarRoundOpF(context, FPRoundingMode.TowardsZero);
  1225. }
  1226. else
  1227. {
  1228. EmitScalarUnaryOpF(context, (op1) =>
  1229. {
  1230. return EmitUnaryMathCall(context, MathF.Truncate, Math.Truncate, op1);
  1231. });
  1232. }
  1233. }
  1234. public static void Frintz_V(ArmEmitterContext context)
  1235. {
  1236. if (Optimizations.UseSse41)
  1237. {
  1238. EmitVectorRoundOpF(context, FPRoundingMode.TowardsZero);
  1239. }
  1240. else
  1241. {
  1242. EmitVectorUnaryOpF(context, (op1) =>
  1243. {
  1244. return EmitUnaryMathCall(context, MathF.Truncate, Math.Truncate, op1);
  1245. });
  1246. }
  1247. }
  1248. public static void Frsqrte_S(ArmEmitterContext context)
  1249. {
  1250. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1251. int sizeF = op.Size & 1;
  1252. if (Optimizations.FastFP && Optimizations.UseSse && sizeF == 0)
  1253. {
  1254. EmitScalarUnaryOpF(context, Intrinsic.X86Rsqrtss, 0);
  1255. }
  1256. else
  1257. {
  1258. EmitScalarUnaryOpF(context, (op1) =>
  1259. {
  1260. return EmitSoftFloatCall(context, SoftFloat32.FPRSqrtEstimate, SoftFloat64.FPRSqrtEstimate, op1);
  1261. });
  1262. }
  1263. }
  1264. public static void Frsqrte_V(ArmEmitterContext context)
  1265. {
  1266. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1267. int sizeF = op.Size & 1;
  1268. if (Optimizations.FastFP && Optimizations.UseSse && sizeF == 0)
  1269. {
  1270. EmitVectorUnaryOpF(context, Intrinsic.X86Rsqrtps, 0);
  1271. }
  1272. else
  1273. {
  1274. EmitVectorUnaryOpF(context, (op1) =>
  1275. {
  1276. return EmitSoftFloatCall(context, SoftFloat32.FPRSqrtEstimate, SoftFloat64.FPRSqrtEstimate, op1);
  1277. });
  1278. }
  1279. }
  1280. public static void Frsqrts_S(ArmEmitterContext context) // Fused.
  1281. {
  1282. if (Optimizations.FastFP && Optimizations.UseSse2)
  1283. {
  1284. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1285. int sizeF = op.Size & 1;
  1286. if (sizeF == 0)
  1287. {
  1288. Operand maskHalf = X86GetScalar(context, 0.5f);
  1289. Operand maskThree = X86GetScalar(context, 3f);
  1290. Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, GetVec(op.Rn), GetVec(op.Rm));
  1291. res = context.AddIntrinsic(Intrinsic.X86Subss, maskThree, res);
  1292. res = context.AddIntrinsic(Intrinsic.X86Mulss, maskHalf, res);
  1293. context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
  1294. }
  1295. else /* if (sizeF == 1) */
  1296. {
  1297. Operand maskHalf = X86GetScalar(context, 0.5d);
  1298. Operand maskThree = X86GetScalar(context, 3d);
  1299. Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, GetVec(op.Rn), GetVec(op.Rm));
  1300. res = context.AddIntrinsic(Intrinsic.X86Subsd, maskThree, res);
  1301. res = context.AddIntrinsic(Intrinsic.X86Mulsd, maskHalf, res);
  1302. context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
  1303. }
  1304. }
  1305. else
  1306. {
  1307. EmitScalarBinaryOpF(context, (op1, op2) =>
  1308. {
  1309. return EmitSoftFloatCall(context, SoftFloat32.FPRSqrtStepFused, SoftFloat64.FPRSqrtStepFused, op1, op2);
  1310. });
  1311. }
  1312. }
  1313. public static void Frsqrts_V(ArmEmitterContext context) // Fused.
  1314. {
  1315. if (Optimizations.FastFP && Optimizations.UseSse2)
  1316. {
  1317. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1318. int sizeF = op.Size & 1;
  1319. if (sizeF == 0)
  1320. {
  1321. Operand maskHalf = X86GetAllElements(context, 0.5f);
  1322. Operand maskThree = X86GetAllElements(context, 3f);
  1323. Operand res = context.AddIntrinsic(Intrinsic.X86Mulps, GetVec(op.Rn), GetVec(op.Rm));
  1324. res = context.AddIntrinsic(Intrinsic.X86Subps, maskThree, res);
  1325. res = context.AddIntrinsic(Intrinsic.X86Mulps, maskHalf, res);
  1326. if (op.RegisterSize == RegisterSize.Simd64)
  1327. {
  1328. res = context.VectorZeroUpper64(res);
  1329. }
  1330. context.Copy(GetVec(op.Rd), res);
  1331. }
  1332. else /* if (sizeF == 1) */
  1333. {
  1334. Operand maskHalf = X86GetAllElements(context, 0.5d);
  1335. Operand maskThree = X86GetAllElements(context, 3d);
  1336. Operand res = context.AddIntrinsic(Intrinsic.X86Mulpd, GetVec(op.Rn), GetVec(op.Rm));
  1337. res = context.AddIntrinsic(Intrinsic.X86Subpd, maskThree, res);
  1338. res = context.AddIntrinsic(Intrinsic.X86Mulpd, maskHalf, res);
  1339. context.Copy(GetVec(op.Rd), res);
  1340. }
  1341. }
  1342. else
  1343. {
  1344. EmitVectorBinaryOpF(context, (op1, op2) =>
  1345. {
  1346. return EmitSoftFloatCall(context, SoftFloat32.FPRSqrtStepFused, SoftFloat64.FPRSqrtStepFused, op1, op2);
  1347. });
  1348. }
  1349. }
  1350. public static void Fsqrt_S(ArmEmitterContext context)
  1351. {
  1352. if (Optimizations.FastFP && Optimizations.UseSse2)
  1353. {
  1354. EmitScalarUnaryOpF(context, Intrinsic.X86Sqrtss, Intrinsic.X86Sqrtsd);
  1355. }
  1356. else
  1357. {
  1358. EmitScalarUnaryOpF(context, (op1) =>
  1359. {
  1360. return EmitSoftFloatCall(context, SoftFloat32.FPSqrt, SoftFloat64.FPSqrt, op1);
  1361. });
  1362. }
  1363. }
  1364. public static void Fsqrt_V(ArmEmitterContext context)
  1365. {
  1366. if (Optimizations.FastFP && Optimizations.UseSse2)
  1367. {
  1368. EmitVectorUnaryOpF(context, Intrinsic.X86Sqrtps, Intrinsic.X86Sqrtpd);
  1369. }
  1370. else
  1371. {
  1372. EmitVectorUnaryOpF(context, (op1) =>
  1373. {
  1374. return EmitSoftFloatCall(context, SoftFloat32.FPSqrt, SoftFloat64.FPSqrt, op1);
  1375. });
  1376. }
  1377. }
  1378. public static void Fsub_S(ArmEmitterContext context)
  1379. {
  1380. if (Optimizations.FastFP && Optimizations.UseSse2)
  1381. {
  1382. EmitScalarBinaryOpF(context, Intrinsic.X86Subss, Intrinsic.X86Subsd);
  1383. }
  1384. else if (Optimizations.FastFP)
  1385. {
  1386. EmitScalarBinaryOpF(context, (op1, op2) => context.Subtract(op1, op2));
  1387. }
  1388. else
  1389. {
  1390. EmitScalarBinaryOpF(context, (op1, op2) =>
  1391. {
  1392. return EmitSoftFloatCall(context, SoftFloat32.FPSub, SoftFloat64.FPSub, op1, op2);
  1393. });
  1394. }
  1395. }
  1396. public static void Fsub_V(ArmEmitterContext context)
  1397. {
  1398. if (Optimizations.FastFP && Optimizations.UseSse2)
  1399. {
  1400. EmitVectorBinaryOpF(context, Intrinsic.X86Subps, Intrinsic.X86Subpd);
  1401. }
  1402. else if (Optimizations.FastFP)
  1403. {
  1404. EmitVectorBinaryOpF(context, (op1, op2) => context.Subtract(op1, op2));
  1405. }
  1406. else
  1407. {
  1408. EmitVectorBinaryOpF(context, (op1, op2) =>
  1409. {
  1410. return EmitSoftFloatCall(context, SoftFloat32.FPSub, SoftFloat64.FPSub, op1, op2);
  1411. });
  1412. }
  1413. }
  1414. public static void Mla_V(ArmEmitterContext context)
  1415. {
  1416. if (Optimizations.UseSse41)
  1417. {
  1418. EmitSse41Mul_AddSub(context, AddSub.Add);
  1419. }
  1420. else
  1421. {
  1422. EmitVectorTernaryOpZx(context, (op1, op2, op3) =>
  1423. {
  1424. return context.Add(op1, context.Multiply(op2, op3));
  1425. });
  1426. }
  1427. }
  1428. public static void Mla_Ve(ArmEmitterContext context)
  1429. {
  1430. EmitVectorTernaryOpByElemZx(context, (op1, op2, op3) =>
  1431. {
  1432. return context.Add(op1, context.Multiply(op2, op3));
  1433. });
  1434. }
  1435. public static void Mls_V(ArmEmitterContext context)
  1436. {
  1437. if (Optimizations.UseSse41)
  1438. {
  1439. EmitSse41Mul_AddSub(context, AddSub.Subtract);
  1440. }
  1441. else
  1442. {
  1443. EmitVectorTernaryOpZx(context, (op1, op2, op3) =>
  1444. {
  1445. return context.Subtract(op1, context.Multiply(op2, op3));
  1446. });
  1447. }
  1448. }
  1449. public static void Mls_Ve(ArmEmitterContext context)
  1450. {
  1451. EmitVectorTernaryOpByElemZx(context, (op1, op2, op3) =>
  1452. {
  1453. return context.Subtract(op1, context.Multiply(op2, op3));
  1454. });
  1455. }
  1456. public static void Mul_V(ArmEmitterContext context)
  1457. {
  1458. if (Optimizations.UseSse41)
  1459. {
  1460. EmitSse41Mul_AddSub(context, AddSub.None);
  1461. }
  1462. else
  1463. {
  1464. EmitVectorBinaryOpZx(context, (op1, op2) => context.Multiply(op1, op2));
  1465. }
  1466. }
  1467. public static void Mul_Ve(ArmEmitterContext context)
  1468. {
  1469. EmitVectorBinaryOpByElemZx(context, (op1, op2) => context.Multiply(op1, op2));
  1470. }
  1471. public static void Neg_S(ArmEmitterContext context)
  1472. {
  1473. EmitScalarUnaryOpSx(context, (op1) => context.Negate(op1));
  1474. }
  1475. public static void Neg_V(ArmEmitterContext context)
  1476. {
  1477. if (Optimizations.UseSse2)
  1478. {
  1479. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1480. Intrinsic subInst = X86PsubInstruction[op.Size];
  1481. Operand res = context.AddIntrinsic(subInst, context.VectorZero(), GetVec(op.Rn));
  1482. if (op.RegisterSize == RegisterSize.Simd64)
  1483. {
  1484. res = context.VectorZeroUpper64(res);
  1485. }
  1486. context.Copy(GetVec(op.Rd), res);
  1487. }
  1488. else
  1489. {
  1490. EmitVectorUnaryOpSx(context, (op1) => context.Negate(op1));
  1491. }
  1492. }
  1493. public static void Raddhn_V(ArmEmitterContext context)
  1494. {
  1495. EmitHighNarrow(context, (op1, op2) => context.Add(op1, op2), round: true);
  1496. }
  1497. public static void Rsubhn_V(ArmEmitterContext context)
  1498. {
  1499. EmitHighNarrow(context, (op1, op2) => context.Subtract(op1, op2), round: true);
  1500. }
  1501. public static void Saba_V(ArmEmitterContext context)
  1502. {
  1503. EmitVectorTernaryOpSx(context, (op1, op2, op3) =>
  1504. {
  1505. return context.Add(op1, EmitAbs(context, context.Subtract(op2, op3)));
  1506. });
  1507. }
  1508. public static void Sabal_V(ArmEmitterContext context)
  1509. {
  1510. EmitVectorWidenRnRmTernaryOpSx(context, (op1, op2, op3) =>
  1511. {
  1512. return context.Add(op1, EmitAbs(context, context.Subtract(op2, op3)));
  1513. });
  1514. }
  1515. public static void Sabd_V(ArmEmitterContext context)
  1516. {
  1517. if (Optimizations.UseSse2)
  1518. {
  1519. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1520. Operand n = GetVec(op.Rn);
  1521. Operand m = GetVec(op.Rm);
  1522. EmitSse41Sabd(context, op, n, m, isLong: false);
  1523. }
  1524. else
  1525. {
  1526. EmitVectorBinaryOpSx(context, (op1, op2) =>
  1527. {
  1528. return EmitAbs(context, context.Subtract(op1, op2));
  1529. });
  1530. }
  1531. }
  1532. public static void Sabdl_V(ArmEmitterContext context)
  1533. {
  1534. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1535. if (Optimizations.UseSse41 && op.Size < 2)
  1536. {
  1537. Operand n = GetVec(op.Rn);
  1538. Operand m = GetVec(op.Rm);
  1539. if (op.RegisterSize == RegisterSize.Simd128)
  1540. {
  1541. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  1542. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  1543. }
  1544. Intrinsic movInst = op.Size == 0
  1545. ? Intrinsic.X86Pmovsxbw
  1546. : Intrinsic.X86Pmovsxwd;
  1547. n = context.AddIntrinsic(movInst, n);
  1548. m = context.AddIntrinsic(movInst, m);
  1549. EmitSse41Sabd(context, op, n, m, isLong: true);
  1550. }
  1551. else
  1552. {
  1553. EmitVectorWidenRnRmBinaryOpSx(context, (op1, op2) =>
  1554. {
  1555. return EmitAbs(context, context.Subtract(op1, op2));
  1556. });
  1557. }
  1558. }
  1559. public static void Sadalp_V(ArmEmitterContext context)
  1560. {
  1561. EmitAddLongPairwise(context, signed: true, accumulate: true);
  1562. }
  1563. public static void Saddl_V(ArmEmitterContext context)
  1564. {
  1565. if (Optimizations.UseSse41)
  1566. {
  1567. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1568. Operand n = GetVec(op.Rn);
  1569. Operand m = GetVec(op.Rm);
  1570. if (op.RegisterSize == RegisterSize.Simd128)
  1571. {
  1572. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  1573. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  1574. }
  1575. Intrinsic movInst = X86PmovsxInstruction[op.Size];
  1576. n = context.AddIntrinsic(movInst, n);
  1577. m = context.AddIntrinsic(movInst, m);
  1578. Intrinsic addInst = X86PaddInstruction[op.Size + 1];
  1579. context.Copy(GetVec(op.Rd), context.AddIntrinsic(addInst, n, m));
  1580. }
  1581. else
  1582. {
  1583. EmitVectorWidenRnRmBinaryOpSx(context, (op1, op2) => context.Add(op1, op2));
  1584. }
  1585. }
  1586. public static void Saddlp_V(ArmEmitterContext context)
  1587. {
  1588. EmitAddLongPairwise(context, signed: true, accumulate: false);
  1589. }
  1590. public static void Saddlv_V(ArmEmitterContext context)
  1591. {
  1592. EmitVectorLongAcrossVectorOpSx(context, (op1, op2) => context.Add(op1, op2));
  1593. }
  1594. public static void Saddw_V(ArmEmitterContext context)
  1595. {
  1596. if (Optimizations.UseSse41)
  1597. {
  1598. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1599. Operand n = GetVec(op.Rn);
  1600. Operand m = GetVec(op.Rm);
  1601. if (op.RegisterSize == RegisterSize.Simd128)
  1602. {
  1603. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  1604. }
  1605. Intrinsic movInst = X86PmovsxInstruction[op.Size];
  1606. m = context.AddIntrinsic(movInst, m);
  1607. Intrinsic addInst = X86PaddInstruction[op.Size + 1];
  1608. context.Copy(GetVec(op.Rd), context.AddIntrinsic(addInst, n, m));
  1609. }
  1610. else
  1611. {
  1612. EmitVectorWidenRmBinaryOpSx(context, (op1, op2) => context.Add(op1, op2));
  1613. }
  1614. }
  1615. public static void Shadd_V(ArmEmitterContext context)
  1616. {
  1617. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1618. if (Optimizations.UseSse2 && op.Size > 0)
  1619. {
  1620. Operand n = GetVec(op.Rn);
  1621. Operand m = GetVec(op.Rm);
  1622. Operand res = context.AddIntrinsic(Intrinsic.X86Pand, n, m);
  1623. Operand res2 = context.AddIntrinsic(Intrinsic.X86Pxor, n, m);
  1624. Intrinsic shiftInst = op.Size == 1 ? Intrinsic.X86Psraw : Intrinsic.X86Psrad;
  1625. res2 = context.AddIntrinsic(shiftInst, res2, Const(1));
  1626. Intrinsic addInst = X86PaddInstruction[op.Size];
  1627. res = context.AddIntrinsic(addInst, res, res2);
  1628. if (op.RegisterSize == RegisterSize.Simd64)
  1629. {
  1630. res = context.VectorZeroUpper64(res);
  1631. }
  1632. context.Copy(GetVec(op.Rd), res);
  1633. }
  1634. else
  1635. {
  1636. EmitVectorBinaryOpSx(context, (op1, op2) =>
  1637. {
  1638. return context.ShiftRightSI(context.Add(op1, op2), Const(1));
  1639. });
  1640. }
  1641. }
  1642. public static void Shsub_V(ArmEmitterContext context)
  1643. {
  1644. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1645. if (Optimizations.UseSse2 && op.Size < 2)
  1646. {
  1647. Operand n = GetVec(op.Rn);
  1648. Operand m = GetVec(op.Rm);
  1649. Operand mask = X86GetAllElements(context, (int)(op.Size == 0 ? 0x80808080u : 0x80008000u));
  1650. Intrinsic addInst = X86PaddInstruction[op.Size];
  1651. Operand nPlusMask = context.AddIntrinsic(addInst, n, mask);
  1652. Operand mPlusMask = context.AddIntrinsic(addInst, m, mask);
  1653. Intrinsic avgInst = op.Size == 0 ? Intrinsic.X86Pavgb : Intrinsic.X86Pavgw;
  1654. Operand res = context.AddIntrinsic(avgInst, nPlusMask, mPlusMask);
  1655. Intrinsic subInst = X86PsubInstruction[op.Size];
  1656. res = context.AddIntrinsic(subInst, nPlusMask, res);
  1657. if (op.RegisterSize == RegisterSize.Simd64)
  1658. {
  1659. res = context.VectorZeroUpper64(res);
  1660. }
  1661. context.Copy(GetVec(op.Rd), res);
  1662. }
  1663. else
  1664. {
  1665. EmitVectorBinaryOpSx(context, (op1, op2) =>
  1666. {
  1667. return context.ShiftRightSI(context.Subtract(op1, op2), Const(1));
  1668. });
  1669. }
  1670. }
  1671. public static void Smax_V(ArmEmitterContext context)
  1672. {
  1673. if (Optimizations.UseSse41)
  1674. {
  1675. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1676. Operand n = GetVec(op.Rn);
  1677. Operand m = GetVec(op.Rm);
  1678. Intrinsic maxInst = X86PmaxsInstruction[op.Size];
  1679. Operand res = context.AddIntrinsic(maxInst, n, m);
  1680. if (op.RegisterSize == RegisterSize.Simd64)
  1681. {
  1682. res = context.VectorZeroUpper64(res);
  1683. }
  1684. context.Copy(GetVec(op.Rd), res);
  1685. }
  1686. else
  1687. {
  1688. Delegate dlg = new _S64_S64_S64(Math.Max);
  1689. EmitVectorBinaryOpSx(context, (op1, op2) => context.Call(dlg, op1, op2));
  1690. }
  1691. }
  1692. public static void Smaxp_V(ArmEmitterContext context)
  1693. {
  1694. if (Optimizations.UseSsse3)
  1695. {
  1696. EmitSsse3VectorPairwiseOp(context, X86PmaxsInstruction);
  1697. }
  1698. else
  1699. {
  1700. Delegate dlg = new _S64_S64_S64(Math.Max);
  1701. EmitVectorPairwiseOpSx(context, (op1, op2) => context.Call(dlg, op1, op2));
  1702. }
  1703. }
  1704. public static void Smaxv_V(ArmEmitterContext context)
  1705. {
  1706. Delegate dlg = new _S64_S64_S64(Math.Max);
  1707. EmitVectorAcrossVectorOpSx(context, (op1, op2) => context.Call(dlg, op1, op2));
  1708. }
  1709. public static void Smin_V(ArmEmitterContext context)
  1710. {
  1711. if (Optimizations.UseSse41)
  1712. {
  1713. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1714. Operand n = GetVec(op.Rn);
  1715. Operand m = GetVec(op.Rm);
  1716. Intrinsic minInst = X86PminsInstruction[op.Size];
  1717. Operand res = context.AddIntrinsic(minInst, n, m);
  1718. if (op.RegisterSize == RegisterSize.Simd64)
  1719. {
  1720. res = context.VectorZeroUpper64(res);
  1721. }
  1722. context.Copy(GetVec(op.Rd), res);
  1723. }
  1724. else
  1725. {
  1726. Delegate dlg = new _S64_S64_S64(Math.Min);
  1727. EmitVectorBinaryOpSx(context, (op1, op2) => context.Call(dlg, op1, op2));
  1728. }
  1729. }
  1730. public static void Sminp_V(ArmEmitterContext context)
  1731. {
  1732. if (Optimizations.UseSsse3)
  1733. {
  1734. EmitSsse3VectorPairwiseOp(context, X86PminsInstruction);
  1735. }
  1736. else
  1737. {
  1738. Delegate dlg = new _S64_S64_S64(Math.Min);
  1739. EmitVectorPairwiseOpSx(context, (op1, op2) => context.Call(dlg, op1, op2));
  1740. }
  1741. }
  1742. public static void Sminv_V(ArmEmitterContext context)
  1743. {
  1744. Delegate dlg = new _S64_S64_S64(Math.Min);
  1745. EmitVectorAcrossVectorOpSx(context, (op1, op2) => context.Call(dlg, op1, op2));
  1746. }
  1747. public static void Smlal_V(ArmEmitterContext context)
  1748. {
  1749. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1750. if (Optimizations.UseSse41 && op.Size < 2)
  1751. {
  1752. Operand d = GetVec(op.Rd);
  1753. Operand n = GetVec(op.Rn);
  1754. Operand m = GetVec(op.Rm);
  1755. if (op.RegisterSize == RegisterSize.Simd128)
  1756. {
  1757. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  1758. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  1759. }
  1760. Intrinsic movInst = X86PmovsxInstruction[op.Size];
  1761. n = context.AddIntrinsic(movInst, n);
  1762. m = context.AddIntrinsic(movInst, m);
  1763. Intrinsic mullInst = op.Size == 0 ? Intrinsic.X86Pmullw : Intrinsic.X86Pmulld;
  1764. Operand res = context.AddIntrinsic(mullInst, n, m);
  1765. Intrinsic addInst = X86PaddInstruction[op.Size + 1];
  1766. context.Copy(d, context.AddIntrinsic(addInst, d, res));
  1767. }
  1768. else
  1769. {
  1770. EmitVectorWidenRnRmTernaryOpSx(context, (op1, op2, op3) =>
  1771. {
  1772. return context.Add(op1, context.Multiply(op2, op3));
  1773. });
  1774. }
  1775. }
  1776. public static void Smlal_Ve(ArmEmitterContext context)
  1777. {
  1778. EmitVectorWidenTernaryOpByElemSx(context, (op1, op2, op3) =>
  1779. {
  1780. return context.Add(op1, context.Multiply(op2, op3));
  1781. });
  1782. }
  1783. public static void Smlsl_V(ArmEmitterContext context)
  1784. {
  1785. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1786. if (Optimizations.UseSse41 && op.Size < 2)
  1787. {
  1788. Operand d = GetVec(op.Rd);
  1789. Operand n = GetVec(op.Rn);
  1790. Operand m = GetVec(op.Rm);
  1791. if (op.RegisterSize == RegisterSize.Simd128)
  1792. {
  1793. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  1794. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  1795. }
  1796. Intrinsic movInst = op.Size == 0 ? Intrinsic.X86Pmovsxbw : Intrinsic.X86Pmovsxwd;
  1797. n = context.AddIntrinsic(movInst, n);
  1798. m = context.AddIntrinsic(movInst, m);
  1799. Intrinsic mullInst = op.Size == 0 ? Intrinsic.X86Pmullw : Intrinsic.X86Pmulld;
  1800. Operand res = context.AddIntrinsic(mullInst, n, m);
  1801. Intrinsic subInst = X86PsubInstruction[op.Size + 1];
  1802. context.Copy(d, context.AddIntrinsic(subInst, d, res));
  1803. }
  1804. else
  1805. {
  1806. EmitVectorWidenRnRmTernaryOpSx(context, (op1, op2, op3) =>
  1807. {
  1808. return context.Subtract(op1, context.Multiply(op2, op3));
  1809. });
  1810. }
  1811. }
  1812. public static void Smlsl_Ve(ArmEmitterContext context)
  1813. {
  1814. EmitVectorWidenTernaryOpByElemSx(context, (op1, op2, op3) =>
  1815. {
  1816. return context.Subtract(op1, context.Multiply(op2, op3));
  1817. });
  1818. }
  1819. public static void Smull_V(ArmEmitterContext context)
  1820. {
  1821. EmitVectorWidenRnRmBinaryOpSx(context, (op1, op2) => context.Multiply(op1, op2));
  1822. }
  1823. public static void Smull_Ve(ArmEmitterContext context)
  1824. {
  1825. EmitVectorWidenBinaryOpByElemSx(context, (op1, op2) => context.Multiply(op1, op2));
  1826. }
  1827. public static void Sqabs_S(ArmEmitterContext context)
  1828. {
  1829. EmitScalarSaturatingUnaryOpSx(context, (op1) => EmitAbs(context, op1));
  1830. }
  1831. public static void Sqabs_V(ArmEmitterContext context)
  1832. {
  1833. EmitVectorSaturatingUnaryOpSx(context, (op1) => EmitAbs(context, op1));
  1834. }
  1835. public static void Sqadd_S(ArmEmitterContext context)
  1836. {
  1837. EmitScalarSaturatingBinaryOpSx(context, SaturatingFlags.Add);
  1838. }
  1839. public static void Sqadd_V(ArmEmitterContext context)
  1840. {
  1841. EmitVectorSaturatingBinaryOpSx(context, SaturatingFlags.Add);
  1842. }
  1843. public static void Sqdmulh_S(ArmEmitterContext context)
  1844. {
  1845. EmitSaturatingBinaryOp(context, (op1, op2) => EmitDoublingMultiplyHighHalf(context, op1, op2, round: false), SaturatingFlags.ScalarSx);
  1846. }
  1847. public static void Sqdmulh_V(ArmEmitterContext context)
  1848. {
  1849. EmitSaturatingBinaryOp(context, (op1, op2) => EmitDoublingMultiplyHighHalf(context, op1, op2, round: false), SaturatingFlags.VectorSx);
  1850. }
  1851. public static void Sqneg_S(ArmEmitterContext context)
  1852. {
  1853. EmitScalarSaturatingUnaryOpSx(context, (op1) => context.Negate(op1));
  1854. }
  1855. public static void Sqneg_V(ArmEmitterContext context)
  1856. {
  1857. EmitVectorSaturatingUnaryOpSx(context, (op1) => context.Negate(op1));
  1858. }
  1859. public static void Sqrdmulh_S(ArmEmitterContext context)
  1860. {
  1861. EmitSaturatingBinaryOp(context, (op1, op2) => EmitDoublingMultiplyHighHalf(context, op1, op2, round: true), SaturatingFlags.ScalarSx);
  1862. }
  1863. public static void Sqrdmulh_V(ArmEmitterContext context)
  1864. {
  1865. EmitSaturatingBinaryOp(context, (op1, op2) => EmitDoublingMultiplyHighHalf(context, op1, op2, round: true), SaturatingFlags.VectorSx);
  1866. }
  1867. public static void Sqsub_S(ArmEmitterContext context)
  1868. {
  1869. EmitScalarSaturatingBinaryOpSx(context, SaturatingFlags.Sub);
  1870. }
  1871. public static void Sqsub_V(ArmEmitterContext context)
  1872. {
  1873. EmitVectorSaturatingBinaryOpSx(context, SaturatingFlags.Sub);
  1874. }
  1875. public static void Sqxtn_S(ArmEmitterContext context)
  1876. {
  1877. EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.ScalarSxSx);
  1878. }
  1879. public static void Sqxtn_V(ArmEmitterContext context)
  1880. {
  1881. EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.VectorSxSx);
  1882. }
  1883. public static void Sqxtun_S(ArmEmitterContext context)
  1884. {
  1885. EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.ScalarSxZx);
  1886. }
  1887. public static void Sqxtun_V(ArmEmitterContext context)
  1888. {
  1889. EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.VectorSxZx);
  1890. }
  1891. public static void Srhadd_V(ArmEmitterContext context)
  1892. {
  1893. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1894. if (Optimizations.UseSse2 && op.Size < 2)
  1895. {
  1896. Operand n = GetVec(op.Rn);
  1897. Operand m = GetVec(op.Rm);
  1898. Operand mask = X86GetAllElements(context, (int)(op.Size == 0 ? 0x80808080u : 0x80008000u));
  1899. Intrinsic subInst = X86PsubInstruction[op.Size];
  1900. Operand nMinusMask = context.AddIntrinsic(subInst, n, mask);
  1901. Operand mMinusMask = context.AddIntrinsic(subInst, m, mask);
  1902. Intrinsic avgInst = op.Size == 0 ? Intrinsic.X86Pavgb : Intrinsic.X86Pavgw;
  1903. Operand res = context.AddIntrinsic(avgInst, nMinusMask, mMinusMask);
  1904. Intrinsic addInst = X86PaddInstruction[op.Size];
  1905. res = context.AddIntrinsic(addInst, mask, res);
  1906. if (op.RegisterSize == RegisterSize.Simd64)
  1907. {
  1908. res = context.VectorZeroUpper64(res);
  1909. }
  1910. context.Copy(GetVec(op.Rd), res);
  1911. }
  1912. else
  1913. {
  1914. EmitVectorBinaryOpSx(context, (op1, op2) =>
  1915. {
  1916. Operand res = context.Add(op1, op2);
  1917. res = context.Add(res, Const(1L));
  1918. return context.ShiftRightSI(res, Const(1));
  1919. });
  1920. }
  1921. }
  1922. public static void Ssubl_V(ArmEmitterContext context)
  1923. {
  1924. if (Optimizations.UseSse41)
  1925. {
  1926. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1927. Operand n = GetVec(op.Rn);
  1928. Operand m = GetVec(op.Rm);
  1929. if (op.RegisterSize == RegisterSize.Simd128)
  1930. {
  1931. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  1932. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  1933. }
  1934. Intrinsic movInst = X86PmovsxInstruction[op.Size];
  1935. n = context.AddIntrinsic(movInst, n);
  1936. m = context.AddIntrinsic(movInst, m);
  1937. Intrinsic subInst = X86PsubInstruction[op.Size + 1];
  1938. context.Copy(GetVec(op.Rd), context.AddIntrinsic(subInst, n, m));
  1939. }
  1940. else
  1941. {
  1942. EmitVectorWidenRnRmBinaryOpSx(context, (op1, op2) => context.Subtract(op1, op2));
  1943. }
  1944. }
  1945. public static void Ssubw_V(ArmEmitterContext context)
  1946. {
  1947. if (Optimizations.UseSse41)
  1948. {
  1949. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1950. Operand n = GetVec(op.Rn);
  1951. Operand m = GetVec(op.Rm);
  1952. if (op.RegisterSize == RegisterSize.Simd128)
  1953. {
  1954. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  1955. }
  1956. Intrinsic movInst = X86PmovsxInstruction[op.Size];
  1957. m = context.AddIntrinsic(movInst, m);
  1958. Intrinsic subInst = X86PsubInstruction[op.Size + 1];
  1959. context.Copy(GetVec(op.Rd), context.AddIntrinsic(subInst, n, m));
  1960. }
  1961. else
  1962. {
  1963. EmitVectorWidenRmBinaryOpSx(context, (op1, op2) => context.Subtract(op1, op2));
  1964. }
  1965. }
  1966. public static void Sub_S(ArmEmitterContext context)
  1967. {
  1968. EmitScalarBinaryOpZx(context, (op1, op2) => context.Subtract(op1, op2));
  1969. }
  1970. public static void Sub_V(ArmEmitterContext context)
  1971. {
  1972. if (Optimizations.UseSse2)
  1973. {
  1974. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1975. Operand n = GetVec(op.Rn);
  1976. Operand m = GetVec(op.Rm);
  1977. Intrinsic subInst = X86PsubInstruction[op.Size];
  1978. Operand res = context.AddIntrinsic(subInst, n, m);
  1979. if (op.RegisterSize == RegisterSize.Simd64)
  1980. {
  1981. res = context.VectorZeroUpper64(res);
  1982. }
  1983. context.Copy(GetVec(op.Rd), res);
  1984. }
  1985. else
  1986. {
  1987. EmitVectorBinaryOpZx(context, (op1, op2) => context.Subtract(op1, op2));
  1988. }
  1989. }
  1990. public static void Subhn_V(ArmEmitterContext context)
  1991. {
  1992. EmitHighNarrow(context, (op1, op2) => context.Subtract(op1, op2), round: false);
  1993. }
  1994. public static void Suqadd_S(ArmEmitterContext context)
  1995. {
  1996. EmitScalarSaturatingBinaryOpSx(context, SaturatingFlags.Accumulate);
  1997. }
  1998. public static void Suqadd_V(ArmEmitterContext context)
  1999. {
  2000. EmitVectorSaturatingBinaryOpSx(context, SaturatingFlags.Accumulate);
  2001. }
  2002. public static void Uaba_V(ArmEmitterContext context)
  2003. {
  2004. EmitVectorTernaryOpZx(context, (op1, op2, op3) =>
  2005. {
  2006. return context.Add(op1, EmitAbs(context, context.Subtract(op2, op3)));
  2007. });
  2008. }
  2009. public static void Uabal_V(ArmEmitterContext context)
  2010. {
  2011. EmitVectorWidenRnRmTernaryOpZx(context, (op1, op2, op3) =>
  2012. {
  2013. return context.Add(op1, EmitAbs(context, context.Subtract(op2, op3)));
  2014. });
  2015. }
  2016. public static void Uabd_V(ArmEmitterContext context)
  2017. {
  2018. if (Optimizations.UseSse41)
  2019. {
  2020. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2021. Operand n = GetVec(op.Rn);
  2022. Operand m = GetVec(op.Rm);
  2023. EmitSse41Uabd(context, op, n, m, isLong: false);
  2024. }
  2025. else
  2026. {
  2027. EmitVectorBinaryOpZx(context, (op1, op2) =>
  2028. {
  2029. return EmitAbs(context, context.Subtract(op1, op2));
  2030. });
  2031. }
  2032. }
  2033. public static void Uabdl_V(ArmEmitterContext context)
  2034. {
  2035. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2036. if (Optimizations.UseSse41 && op.Size < 2)
  2037. {
  2038. Operand n = GetVec(op.Rn);
  2039. Operand m = GetVec(op.Rm);
  2040. if (op.RegisterSize == RegisterSize.Simd128)
  2041. {
  2042. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  2043. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2044. }
  2045. Intrinsic movInst = op.Size == 0
  2046. ? Intrinsic.X86Pmovzxbw
  2047. : Intrinsic.X86Pmovzxwd;
  2048. n = context.AddIntrinsic(movInst, n);
  2049. m = context.AddIntrinsic(movInst, m);
  2050. EmitSse41Uabd(context, op, n, m, isLong: true);
  2051. }
  2052. else
  2053. {
  2054. EmitVectorWidenRnRmBinaryOpZx(context, (op1, op2) =>
  2055. {
  2056. return EmitAbs(context, context.Subtract(op1, op2));
  2057. });
  2058. }
  2059. }
  2060. public static void Uadalp_V(ArmEmitterContext context)
  2061. {
  2062. EmitAddLongPairwise(context, signed: false, accumulate: true);
  2063. }
  2064. public static void Uaddl_V(ArmEmitterContext context)
  2065. {
  2066. if (Optimizations.UseSse41)
  2067. {
  2068. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2069. Operand n = GetVec(op.Rn);
  2070. Operand m = GetVec(op.Rm);
  2071. if (op.RegisterSize == RegisterSize.Simd128)
  2072. {
  2073. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  2074. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2075. }
  2076. Intrinsic movInst = X86PmovzxInstruction[op.Size];
  2077. n = context.AddIntrinsic(movInst, n);
  2078. m = context.AddIntrinsic(movInst, m);
  2079. Intrinsic addInst = X86PaddInstruction[op.Size + 1];
  2080. context.Copy(GetVec(op.Rd), context.AddIntrinsic(addInst, n, m));
  2081. }
  2082. else
  2083. {
  2084. EmitVectorWidenRnRmBinaryOpZx(context, (op1, op2) => context.Add(op1, op2));
  2085. }
  2086. }
  2087. public static void Uaddlp_V(ArmEmitterContext context)
  2088. {
  2089. EmitAddLongPairwise(context, signed: false, accumulate: false);
  2090. }
  2091. public static void Uaddlv_V(ArmEmitterContext context)
  2092. {
  2093. EmitVectorLongAcrossVectorOpZx(context, (op1, op2) => context.Add(op1, op2));
  2094. }
  2095. public static void Uaddw_V(ArmEmitterContext context)
  2096. {
  2097. if (Optimizations.UseSse41)
  2098. {
  2099. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2100. Operand n = GetVec(op.Rn);
  2101. Operand m = GetVec(op.Rm);
  2102. if (op.RegisterSize == RegisterSize.Simd128)
  2103. {
  2104. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2105. }
  2106. Intrinsic movInst = X86PmovzxInstruction[op.Size];
  2107. m = context.AddIntrinsic(movInst, m);
  2108. Intrinsic addInst = X86PaddInstruction[op.Size + 1];
  2109. context.Copy(GetVec(op.Rd), context.AddIntrinsic(addInst, n, m));
  2110. }
  2111. else
  2112. {
  2113. EmitVectorWidenRmBinaryOpZx(context, (op1, op2) => context.Add(op1, op2));
  2114. }
  2115. }
  2116. public static void Uhadd_V(ArmEmitterContext context)
  2117. {
  2118. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2119. if (Optimizations.UseSse2 && op.Size > 0)
  2120. {
  2121. Operand n = GetVec(op.Rn);
  2122. Operand m = GetVec(op.Rm);
  2123. Operand res = context.AddIntrinsic(Intrinsic.X86Pand, n, m);
  2124. Operand res2 = context.AddIntrinsic(Intrinsic.X86Pxor, n, m);
  2125. Intrinsic shiftInst = op.Size == 1 ? Intrinsic.X86Psrlw : Intrinsic.X86Psrld;
  2126. res2 = context.AddIntrinsic(shiftInst, res2, Const(1));
  2127. Intrinsic addInst = X86PaddInstruction[op.Size];
  2128. res = context.AddIntrinsic(addInst, res, res2);
  2129. if (op.RegisterSize == RegisterSize.Simd64)
  2130. {
  2131. res = context.VectorZeroUpper64(res);
  2132. }
  2133. context.Copy(GetVec(op.Rd), res);
  2134. }
  2135. else
  2136. {
  2137. EmitVectorBinaryOpZx(context, (op1, op2) =>
  2138. {
  2139. return context.ShiftRightUI(context.Add(op1, op2), Const(1));
  2140. });
  2141. }
  2142. }
  2143. public static void Uhsub_V(ArmEmitterContext context)
  2144. {
  2145. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2146. if (Optimizations.UseSse2 && op.Size < 2)
  2147. {
  2148. Operand n = GetVec(op.Rn);
  2149. Operand m = GetVec(op.Rm);
  2150. Intrinsic avgInst = op.Size == 0 ? Intrinsic.X86Pavgb : Intrinsic.X86Pavgw;
  2151. Operand res = context.AddIntrinsic(avgInst, n, m);
  2152. Intrinsic subInst = X86PsubInstruction[op.Size];
  2153. res = context.AddIntrinsic(subInst, n, res);
  2154. if (op.RegisterSize == RegisterSize.Simd64)
  2155. {
  2156. res = context.VectorZeroUpper64(res);
  2157. }
  2158. context.Copy(GetVec(op.Rd), res);
  2159. }
  2160. else
  2161. {
  2162. EmitVectorBinaryOpZx(context, (op1, op2) =>
  2163. {
  2164. return context.ShiftRightUI(context.Subtract(op1, op2), Const(1));
  2165. });
  2166. }
  2167. }
  2168. public static void Umax_V(ArmEmitterContext context)
  2169. {
  2170. if (Optimizations.UseSse41)
  2171. {
  2172. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2173. Operand n = GetVec(op.Rn);
  2174. Operand m = GetVec(op.Rm);
  2175. Intrinsic maxInst = X86PmaxuInstruction[op.Size];
  2176. Operand res = context.AddIntrinsic(maxInst, n, m);
  2177. if (op.RegisterSize == RegisterSize.Simd64)
  2178. {
  2179. res = context.VectorZeroUpper64(res);
  2180. }
  2181. context.Copy(GetVec(op.Rd), res);
  2182. }
  2183. else
  2184. {
  2185. Delegate dlg = new _U64_U64_U64(Math.Max);
  2186. EmitVectorBinaryOpZx(context, (op1, op2) => context.Call(dlg, op1, op2));
  2187. }
  2188. }
  2189. public static void Umaxp_V(ArmEmitterContext context)
  2190. {
  2191. if (Optimizations.UseSsse3)
  2192. {
  2193. EmitSsse3VectorPairwiseOp(context, X86PmaxuInstruction);
  2194. }
  2195. else
  2196. {
  2197. Delegate dlg = new _U64_U64_U64(Math.Max);
  2198. EmitVectorPairwiseOpZx(context, (op1, op2) => context.Call(dlg, op1, op2));
  2199. }
  2200. }
  2201. public static void Umaxv_V(ArmEmitterContext context)
  2202. {
  2203. Delegate dlg = new _U64_U64_U64(Math.Max);
  2204. EmitVectorAcrossVectorOpZx(context, (op1, op2) => context.Call(dlg, op1, op2));
  2205. }
  2206. public static void Umin_V(ArmEmitterContext context)
  2207. {
  2208. if (Optimizations.UseSse41)
  2209. {
  2210. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2211. Operand n = GetVec(op.Rn);
  2212. Operand m = GetVec(op.Rm);
  2213. Intrinsic minInst = X86PminuInstruction[op.Size];
  2214. Operand res = context.AddIntrinsic(minInst, n, m);
  2215. if (op.RegisterSize == RegisterSize.Simd64)
  2216. {
  2217. res = context.VectorZeroUpper64(res);
  2218. }
  2219. context.Copy(GetVec(op.Rd), res);
  2220. }
  2221. else
  2222. {
  2223. Delegate dlg = new _U64_U64_U64(Math.Min);
  2224. EmitVectorBinaryOpZx(context, (op1, op2) => context.Call(dlg, op1, op2));
  2225. }
  2226. }
  2227. public static void Uminp_V(ArmEmitterContext context)
  2228. {
  2229. if (Optimizations.UseSsse3)
  2230. {
  2231. EmitSsse3VectorPairwiseOp(context, X86PminuInstruction);
  2232. }
  2233. else
  2234. {
  2235. Delegate dlg = new _U64_U64_U64(Math.Min);
  2236. EmitVectorPairwiseOpZx(context, (op1, op2) => context.Call(dlg, op1, op2));
  2237. }
  2238. }
  2239. public static void Uminv_V(ArmEmitterContext context)
  2240. {
  2241. Delegate dlg = new _U64_U64_U64(Math.Min);
  2242. EmitVectorAcrossVectorOpZx(context, (op1, op2) => context.Call(dlg, op1, op2));
  2243. }
  2244. public static void Umlal_V(ArmEmitterContext context)
  2245. {
  2246. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2247. if (Optimizations.UseSse41 && op.Size < 2)
  2248. {
  2249. Operand d = GetVec(op.Rd);
  2250. Operand n = GetVec(op.Rn);
  2251. Operand m = GetVec(op.Rm);
  2252. if (op.RegisterSize == RegisterSize.Simd128)
  2253. {
  2254. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  2255. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2256. }
  2257. Intrinsic movInst = X86PmovzxInstruction[op.Size];
  2258. n = context.AddIntrinsic(movInst, n);
  2259. m = context.AddIntrinsic(movInst, m);
  2260. Intrinsic mullInst = op.Size == 0 ? Intrinsic.X86Pmullw : Intrinsic.X86Pmulld;
  2261. Operand res = context.AddIntrinsic(mullInst, n, m);
  2262. Intrinsic addInst = X86PaddInstruction[op.Size + 1];
  2263. context.Copy(d, context.AddIntrinsic(addInst, d, res));
  2264. }
  2265. else
  2266. {
  2267. EmitVectorWidenRnRmTernaryOpZx(context, (op1, op2, op3) =>
  2268. {
  2269. return context.Add(op1, context.Multiply(op2, op3));
  2270. });
  2271. }
  2272. }
  2273. public static void Umlal_Ve(ArmEmitterContext context)
  2274. {
  2275. EmitVectorWidenTernaryOpByElemZx(context, (op1, op2, op3) =>
  2276. {
  2277. return context.Add(op1, context.Multiply(op2, op3));
  2278. });
  2279. }
  2280. public static void Umlsl_V(ArmEmitterContext context)
  2281. {
  2282. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2283. if (Optimizations.UseSse41 && op.Size < 2)
  2284. {
  2285. Operand d = GetVec(op.Rd);
  2286. Operand n = GetVec(op.Rn);
  2287. Operand m = GetVec(op.Rm);
  2288. if (op.RegisterSize == RegisterSize.Simd128)
  2289. {
  2290. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  2291. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2292. }
  2293. Intrinsic movInst = op.Size == 0 ? Intrinsic.X86Pmovzxbw : Intrinsic.X86Pmovzxwd;
  2294. n = context.AddIntrinsic(movInst, n);
  2295. m = context.AddIntrinsic(movInst, m);
  2296. Intrinsic mullInst = op.Size == 0 ? Intrinsic.X86Pmullw : Intrinsic.X86Pmulld;
  2297. Operand res = context.AddIntrinsic(mullInst, n, m);
  2298. Intrinsic subInst = X86PsubInstruction[op.Size + 1];
  2299. context.Copy(d, context.AddIntrinsic(subInst, d, res));
  2300. }
  2301. else
  2302. {
  2303. EmitVectorWidenRnRmTernaryOpZx(context, (op1, op2, op3) =>
  2304. {
  2305. return context.Subtract(op1, context.Multiply(op2, op3));
  2306. });
  2307. }
  2308. }
  2309. public static void Umlsl_Ve(ArmEmitterContext context)
  2310. {
  2311. EmitVectorWidenTernaryOpByElemZx(context, (op1, op2, op3) =>
  2312. {
  2313. return context.Subtract(op1, context.Multiply(op2, op3));
  2314. });
  2315. }
  2316. public static void Umull_V(ArmEmitterContext context)
  2317. {
  2318. EmitVectorWidenRnRmBinaryOpZx(context, (op1, op2) => context.Multiply(op1, op2));
  2319. }
  2320. public static void Umull_Ve(ArmEmitterContext context)
  2321. {
  2322. EmitVectorWidenBinaryOpByElemZx(context, (op1, op2) => context.Multiply(op1, op2));
  2323. }
  2324. public static void Uqadd_S(ArmEmitterContext context)
  2325. {
  2326. EmitScalarSaturatingBinaryOpZx(context, SaturatingFlags.Add);
  2327. }
  2328. public static void Uqadd_V(ArmEmitterContext context)
  2329. {
  2330. EmitVectorSaturatingBinaryOpZx(context, SaturatingFlags.Add);
  2331. }
  2332. public static void Uqsub_S(ArmEmitterContext context)
  2333. {
  2334. EmitScalarSaturatingBinaryOpZx(context, SaturatingFlags.Sub);
  2335. }
  2336. public static void Uqsub_V(ArmEmitterContext context)
  2337. {
  2338. EmitVectorSaturatingBinaryOpZx(context, SaturatingFlags.Sub);
  2339. }
  2340. public static void Uqxtn_S(ArmEmitterContext context)
  2341. {
  2342. EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.ScalarZxZx);
  2343. }
  2344. public static void Uqxtn_V(ArmEmitterContext context)
  2345. {
  2346. EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.VectorZxZx);
  2347. }
  2348. public static void Urhadd_V(ArmEmitterContext context)
  2349. {
  2350. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2351. if (Optimizations.UseSse2 && op.Size < 2)
  2352. {
  2353. Operand n = GetVec(op.Rn);
  2354. Operand m = GetVec(op.Rm);
  2355. Intrinsic avgInst = op.Size == 0 ? Intrinsic.X86Pavgb : Intrinsic.X86Pavgw;
  2356. Operand res = context.AddIntrinsic(avgInst, n, m);
  2357. if (op.RegisterSize == RegisterSize.Simd64)
  2358. {
  2359. res = context.VectorZeroUpper64(res);
  2360. }
  2361. context.Copy(GetVec(op.Rd), res);
  2362. }
  2363. else
  2364. {
  2365. EmitVectorBinaryOpZx(context, (op1, op2) =>
  2366. {
  2367. Operand res = context.Add(op1, op2);
  2368. res = context.Add(res, Const(1L));
  2369. return context.ShiftRightUI(res, Const(1));
  2370. });
  2371. }
  2372. }
  2373. public static void Usqadd_S(ArmEmitterContext context)
  2374. {
  2375. EmitScalarSaturatingBinaryOpZx(context, SaturatingFlags.Accumulate);
  2376. }
  2377. public static void Usqadd_V(ArmEmitterContext context)
  2378. {
  2379. EmitVectorSaturatingBinaryOpZx(context, SaturatingFlags.Accumulate);
  2380. }
  2381. public static void Usubl_V(ArmEmitterContext context)
  2382. {
  2383. if (Optimizations.UseSse41)
  2384. {
  2385. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2386. Operand n = GetVec(op.Rn);
  2387. Operand m = GetVec(op.Rm);
  2388. if (op.RegisterSize == RegisterSize.Simd128)
  2389. {
  2390. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  2391. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2392. }
  2393. Intrinsic movInst = X86PmovzxInstruction[op.Size];
  2394. n = context.AddIntrinsic(movInst, n);
  2395. m = context.AddIntrinsic(movInst, m);
  2396. Intrinsic subInst = X86PsubInstruction[op.Size + 1];
  2397. context.Copy(GetVec(op.Rd), context.AddIntrinsic(subInst, n, m));
  2398. }
  2399. else
  2400. {
  2401. EmitVectorWidenRnRmBinaryOpZx(context, (op1, op2) => context.Subtract(op1, op2));
  2402. }
  2403. }
  2404. public static void Usubw_V(ArmEmitterContext context)
  2405. {
  2406. if (Optimizations.UseSse41)
  2407. {
  2408. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2409. Operand n = GetVec(op.Rn);
  2410. Operand m = GetVec(op.Rm);
  2411. if (op.RegisterSize == RegisterSize.Simd128)
  2412. {
  2413. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2414. }
  2415. Intrinsic movInst = X86PmovzxInstruction[op.Size];
  2416. m = context.AddIntrinsic(movInst, m);
  2417. Intrinsic subInst = X86PsubInstruction[op.Size + 1];
  2418. context.Copy(GetVec(op.Rd), context.AddIntrinsic(subInst, n, m));
  2419. }
  2420. else
  2421. {
  2422. EmitVectorWidenRmBinaryOpZx(context, (op1, op2) => context.Subtract(op1, op2));
  2423. }
  2424. }
  2425. private static Operand EmitAbs(ArmEmitterContext context, Operand value)
  2426. {
  2427. Operand isPositive = context.ICompareGreaterOrEqual(value, Const(value.Type, 0));
  2428. return context.ConditionalSelect(isPositive, value, context.Negate(value));
  2429. }
  2430. private static void EmitAddLongPairwise(ArmEmitterContext context, bool signed, bool accumulate)
  2431. {
  2432. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  2433. Operand res = context.VectorZero();
  2434. int pairs = op.GetPairsCount() >> op.Size;
  2435. for (int index = 0; index < pairs; index++)
  2436. {
  2437. int pairIndex = index << 1;
  2438. Operand ne0 = EmitVectorExtract(context, op.Rn, pairIndex, op.Size, signed);
  2439. Operand ne1 = EmitVectorExtract(context, op.Rn, pairIndex + 1, op.Size, signed);
  2440. Operand e = context.Add(ne0, ne1);
  2441. if (accumulate)
  2442. {
  2443. Operand de = EmitVectorExtract(context, op.Rd, index, op.Size + 1, signed);
  2444. e = context.Add(e, de);
  2445. }
  2446. res = EmitVectorInsert(context, res, e, index, op.Size + 1);
  2447. }
  2448. context.Copy(GetVec(op.Rd), res);
  2449. }
  2450. private static Operand EmitDoublingMultiplyHighHalf(
  2451. ArmEmitterContext context,
  2452. Operand n,
  2453. Operand m,
  2454. bool round)
  2455. {
  2456. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2457. int eSize = 8 << op.Size;
  2458. Operand res = context.Multiply(n, m);
  2459. if (!round)
  2460. {
  2461. res = context.ShiftRightSI(res, Const(eSize - 1));
  2462. }
  2463. else
  2464. {
  2465. long roundConst = 1L << (eSize - 1);
  2466. res = context.ShiftLeft(res, Const(1));
  2467. res = context.Add(res, Const(roundConst));
  2468. res = context.ShiftRightSI(res, Const(eSize));
  2469. Operand isIntMin = context.ICompareEqual(res, Const((long)int.MinValue));
  2470. res = context.ConditionalSelect(isIntMin, context.Negate(res), res);
  2471. }
  2472. return res;
  2473. }
  2474. private static void EmitHighNarrow(ArmEmitterContext context, Func2I emit, bool round)
  2475. {
  2476. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2477. int elems = 8 >> op.Size;
  2478. int eSize = 8 << op.Size;
  2479. int part = op.RegisterSize == RegisterSize.Simd128 ? elems : 0;
  2480. Operand d = GetVec(op.Rd);
  2481. Operand res = part == 0 ? context.VectorZero() : context.Copy(d);
  2482. long roundConst = 1L << (eSize - 1);
  2483. for (int index = 0; index < elems; index++)
  2484. {
  2485. Operand ne = EmitVectorExtractZx(context, op.Rn, index, op.Size + 1);
  2486. Operand me = EmitVectorExtractZx(context, op.Rm, index, op.Size + 1);
  2487. Operand de = emit(ne, me);
  2488. if (round)
  2489. {
  2490. de = context.Add(de, Const(roundConst));
  2491. }
  2492. de = context.ShiftRightUI(de, Const(eSize));
  2493. res = EmitVectorInsert(context, res, de, part + index, op.Size);
  2494. }
  2495. context.Copy(d, res);
  2496. }
  2497. public static void EmitScalarRoundOpF(ArmEmitterContext context, FPRoundingMode roundMode)
  2498. {
  2499. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  2500. Operand n = GetVec(op.Rn);
  2501. Intrinsic inst = (op.Size & 1) != 0 ? Intrinsic.X86Roundsd : Intrinsic.X86Roundss;
  2502. Operand res = context.AddIntrinsic(inst, n, Const(X86GetRoundControl(roundMode)));
  2503. if ((op.Size & 1) != 0)
  2504. {
  2505. res = context.VectorZeroUpper64(res);
  2506. }
  2507. else
  2508. {
  2509. res = context.VectorZeroUpper96(res);
  2510. }
  2511. context.Copy(GetVec(op.Rd), res);
  2512. }
  2513. public static void EmitVectorRoundOpF(ArmEmitterContext context, FPRoundingMode roundMode)
  2514. {
  2515. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  2516. Operand n = GetVec(op.Rn);
  2517. Intrinsic inst = (op.Size & 1) != 0 ? Intrinsic.X86Roundpd : Intrinsic.X86Roundps;
  2518. Operand res = context.AddIntrinsic(inst, n, Const(X86GetRoundControl(roundMode)));
  2519. if (op.RegisterSize == RegisterSize.Simd64)
  2520. {
  2521. res = context.VectorZeroUpper64(res);
  2522. }
  2523. context.Copy(GetVec(op.Rd), res);
  2524. }
  2525. public static Operand EmitSse2VectorIsQNaNOpF(ArmEmitterContext context, Operand opF)
  2526. {
  2527. IOpCodeSimd op = (IOpCodeSimd)context.CurrOp;
  2528. if ((op.Size & 1) == 0)
  2529. {
  2530. const int QBit = 22;
  2531. Operand qMask = X86GetAllElements(context, 1 << QBit);
  2532. Operand mask1 = context.AddIntrinsic(Intrinsic.X86Cmpps, opF, opF, Const((int)CmpCondition.UnorderedQ));
  2533. Operand mask2 = context.AddIntrinsic(Intrinsic.X86Pand, opF, qMask);
  2534. mask2 = context.AddIntrinsic(Intrinsic.X86Cmpps, mask2, qMask, Const((int)CmpCondition.Equal));
  2535. return context.AddIntrinsic(Intrinsic.X86Andps, mask1, mask2);
  2536. }
  2537. else /* if ((op.Size & 1) == 1) */
  2538. {
  2539. const int QBit = 51;
  2540. Operand qMask = X86GetAllElements(context, 1L << QBit);
  2541. Operand mask1 = context.AddIntrinsic(Intrinsic.X86Cmppd, opF, opF, Const((int)CmpCondition.UnorderedQ));
  2542. Operand mask2 = context.AddIntrinsic(Intrinsic.X86Pand, opF, qMask);
  2543. mask2 = context.AddIntrinsic(Intrinsic.X86Cmppd, mask2, qMask, Const((int)CmpCondition.Equal));
  2544. return context.AddIntrinsic(Intrinsic.X86Andpd, mask1, mask2);
  2545. }
  2546. }
  2547. private static void EmitSse41MaxMinNumOpF(ArmEmitterContext context, bool isMaxNum, bool scalar)
  2548. {
  2549. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2550. Operand d = GetVec(op.Rd);
  2551. Operand n = GetVec(op.Rn);
  2552. Operand m = GetVec(op.Rm);
  2553. Operand nNum = context.Copy(n);
  2554. Operand mNum = context.Copy(m);
  2555. Operand nQNaNMask = EmitSse2VectorIsQNaNOpF(context, nNum);
  2556. Operand mQNaNMask = EmitSse2VectorIsQNaNOpF(context, mNum);
  2557. int sizeF = op.Size & 1;
  2558. if (sizeF == 0)
  2559. {
  2560. Operand negInfMask = X86GetAllElements(context, isMaxNum ? float.NegativeInfinity : float.PositiveInfinity);
  2561. Operand nMask = context.AddIntrinsic(Intrinsic.X86Andnps, mQNaNMask, nQNaNMask);
  2562. Operand mMask = context.AddIntrinsic(Intrinsic.X86Andnps, nQNaNMask, mQNaNMask);
  2563. nNum = context.AddIntrinsic(Intrinsic.X86Blendvps, nNum, negInfMask, nMask);
  2564. mNum = context.AddIntrinsic(Intrinsic.X86Blendvps, mNum, negInfMask, mMask);
  2565. Operand res = context.AddIntrinsic(isMaxNum ? Intrinsic.X86Maxps : Intrinsic.X86Minps, nNum, mNum);
  2566. if (scalar)
  2567. {
  2568. res = context.VectorZeroUpper96(res);
  2569. }
  2570. else if (op.RegisterSize == RegisterSize.Simd64)
  2571. {
  2572. res = context.VectorZeroUpper64(res);
  2573. }
  2574. context.Copy(d, res);
  2575. }
  2576. else /* if (sizeF == 1) */
  2577. {
  2578. Operand negInfMask = X86GetAllElements(context, isMaxNum ? double.NegativeInfinity : double.PositiveInfinity);
  2579. Operand nMask = context.AddIntrinsic(Intrinsic.X86Andnpd, mQNaNMask, nQNaNMask);
  2580. Operand mMask = context.AddIntrinsic(Intrinsic.X86Andnpd, nQNaNMask, mQNaNMask);
  2581. nNum = context.AddIntrinsic(Intrinsic.X86Blendvpd, nNum, negInfMask, nMask);
  2582. mNum = context.AddIntrinsic(Intrinsic.X86Blendvpd, mNum, negInfMask, mMask);
  2583. Operand res = context.AddIntrinsic(isMaxNum ? Intrinsic.X86Maxpd : Intrinsic.X86Minpd, nNum, mNum);
  2584. if (scalar)
  2585. {
  2586. res = context.VectorZeroUpper64(res);
  2587. }
  2588. context.Copy(d, res);
  2589. }
  2590. }
  2591. private enum AddSub
  2592. {
  2593. None,
  2594. Add,
  2595. Subtract
  2596. }
  2597. private static void EmitSse41Mul_AddSub(ArmEmitterContext context, AddSub addSub)
  2598. {
  2599. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2600. Operand n = GetVec(op.Rn);
  2601. Operand m = GetVec(op.Rm);
  2602. Operand res = null;
  2603. if (op.Size == 0)
  2604. {
  2605. Operand ns8 = context.AddIntrinsic(Intrinsic.X86Psrlw, n, Const(8));
  2606. Operand ms8 = context.AddIntrinsic(Intrinsic.X86Psrlw, m, Const(8));
  2607. res = context.AddIntrinsic(Intrinsic.X86Pmullw, ns8, ms8);
  2608. res = context.AddIntrinsic(Intrinsic.X86Psllw, res, Const(8));
  2609. Operand res2 = context.AddIntrinsic(Intrinsic.X86Pmullw, n, m);
  2610. Operand mask = X86GetAllElements(context, 0x00FF00FF);
  2611. res = context.AddIntrinsic(Intrinsic.X86Pblendvb, res, res2, mask);
  2612. }
  2613. else if (op.Size == 1)
  2614. {
  2615. res = context.AddIntrinsic(Intrinsic.X86Pmullw, n, m);
  2616. }
  2617. else
  2618. {
  2619. res = context.AddIntrinsic(Intrinsic.X86Pmulld, n, m);
  2620. }
  2621. Operand d = GetVec(op.Rd);
  2622. if (addSub == AddSub.Add)
  2623. {
  2624. switch (op.Size)
  2625. {
  2626. case 0: res = context.AddIntrinsic(Intrinsic.X86Paddb, d, res); break;
  2627. case 1: res = context.AddIntrinsic(Intrinsic.X86Paddw, d, res); break;
  2628. case 2: res = context.AddIntrinsic(Intrinsic.X86Paddd, d, res); break;
  2629. case 3: res = context.AddIntrinsic(Intrinsic.X86Paddq, d, res); break;
  2630. }
  2631. }
  2632. else if (addSub == AddSub.Subtract)
  2633. {
  2634. switch (op.Size)
  2635. {
  2636. case 0: res = context.AddIntrinsic(Intrinsic.X86Psubb, d, res); break;
  2637. case 1: res = context.AddIntrinsic(Intrinsic.X86Psubw, d, res); break;
  2638. case 2: res = context.AddIntrinsic(Intrinsic.X86Psubd, d, res); break;
  2639. case 3: res = context.AddIntrinsic(Intrinsic.X86Psubq, d, res); break;
  2640. }
  2641. }
  2642. if (op.RegisterSize == RegisterSize.Simd64)
  2643. {
  2644. res = context.VectorZeroUpper64(res);
  2645. }
  2646. context.Copy(d, res);
  2647. }
  2648. private static void EmitSse41Sabd(
  2649. ArmEmitterContext context,
  2650. OpCodeSimdReg op,
  2651. Operand n,
  2652. Operand m,
  2653. bool isLong)
  2654. {
  2655. int size = isLong ? op.Size + 1 : op.Size;
  2656. Intrinsic cmpgtInst = X86PcmpgtInstruction[size];
  2657. Operand cmpMask = context.AddIntrinsic(cmpgtInst, n, m);
  2658. Intrinsic subInst = X86PsubInstruction[size];
  2659. Operand res = context.AddIntrinsic(subInst, n, m);
  2660. res = context.AddIntrinsic(Intrinsic.X86Pand, cmpMask, res);
  2661. Operand res2 = context.AddIntrinsic(subInst, m, n);
  2662. res2 = context.AddIntrinsic(Intrinsic.X86Pandn, cmpMask, res2);
  2663. res = context.AddIntrinsic(Intrinsic.X86Por, res, res2);
  2664. if (!isLong && op.RegisterSize == RegisterSize.Simd64)
  2665. {
  2666. res = context.VectorZeroUpper64(res);
  2667. }
  2668. context.Copy(GetVec(op.Rd), res);
  2669. }
  2670. private static void EmitSse41Uabd(
  2671. ArmEmitterContext context,
  2672. OpCodeSimdReg op,
  2673. Operand n,
  2674. Operand m,
  2675. bool isLong)
  2676. {
  2677. int size = isLong ? op.Size + 1 : op.Size;
  2678. Intrinsic maxInst = X86PmaxuInstruction[size];
  2679. Operand max = context.AddIntrinsic(maxInst, m, n);
  2680. Intrinsic cmpeqInst = X86PcmpeqInstruction[size];
  2681. Operand cmpMask = context.AddIntrinsic(cmpeqInst, max, m);
  2682. Operand onesMask = X86GetAllElements(context, -1L);
  2683. cmpMask = context.AddIntrinsic(Intrinsic.X86Pandn, cmpMask, onesMask);
  2684. Intrinsic subInst = X86PsubInstruction[size];
  2685. Operand res = context.AddIntrinsic(subInst, n, m);
  2686. Operand res2 = context.AddIntrinsic(subInst, m, n);
  2687. res = context.AddIntrinsic(Intrinsic.X86Pand, cmpMask, res);
  2688. res2 = context.AddIntrinsic(Intrinsic.X86Pandn, cmpMask, res2);
  2689. res = context.AddIntrinsic(Intrinsic.X86Por, res, res2);
  2690. if (!isLong && op.RegisterSize == RegisterSize.Simd64)
  2691. {
  2692. res = context.VectorZeroUpper64(res);
  2693. }
  2694. context.Copy(GetVec(op.Rd), res);
  2695. }
  2696. }
  2697. }