AOpCodeSimdMemMs.cs 1.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354
  1. using ChocolArm64.Instruction;
  2. using ChocolArm64.State;
  3. namespace ChocolArm64.Decoder
  4. {
  5. class AOpCodeSimdMemMs : AOpCode, IAOpCodeSimd
  6. {
  7. public int Rt { get; private set; }
  8. public int Rn { get; private set; }
  9. public int Size { get; private set; }
  10. public int Rm { get; private set; }
  11. public int Reps { get; private set; }
  12. public int SElems { get; private set; }
  13. public int Elems { get; private set; }
  14. public bool WBack { get; private set; }
  15. public AOpCodeSimdMemMs(AInst Inst, long Position, int OpCode) : base(Inst, Position, OpCode)
  16. {
  17. switch ((OpCode >> 12) & 0xf)
  18. {
  19. case 0b0000: Reps = 1; SElems = 4; break;
  20. case 0b0010: Reps = 4; SElems = 1; break;
  21. case 0b0100: Reps = 1; SElems = 3; break;
  22. case 0b0110: Reps = 3; SElems = 1; break;
  23. case 0b0111: Reps = 1; SElems = 1; break;
  24. case 0b1000: Reps = 1; SElems = 2; break;
  25. case 0b1010: Reps = 2; SElems = 1; break;
  26. default: Inst = AInst.Undefined; return;
  27. }
  28. Rt = (OpCode >> 0) & 0x1f;
  29. Rn = (OpCode >> 5) & 0x1f;
  30. Size = (OpCode >> 10) & 0x3;
  31. Rm = (OpCode >> 16) & 0x1f;
  32. WBack = ((OpCode >> 23) & 0x1) != 0;
  33. bool Q = ((OpCode >> 30) & 1) != 0;
  34. if (!Q && Size == 3 && SElems != 1)
  35. {
  36. Inst = AInst.Undefined;
  37. return;
  38. }
  39. RegisterSize = Q
  40. ? ARegisterSize.SIMD128
  41. : ARegisterSize.SIMD64;
  42. Elems = (GetBitsCount() >> 3) >> Size;
  43. }
  44. }
  45. }