CpuTestSimd.cs 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890
  1. #define Simd
  2. using ChocolArm64.State;
  3. using NUnit.Framework;
  4. using System.Runtime.Intrinsics;
  5. namespace Ryujinx.Tests.Cpu
  6. {
  7. using Tester;
  8. using Tester.Types;
  9. [Category("Simd")/*, Ignore("Tested: first half of 2018.")*/]
  10. public sealed class CpuTestSimd : CpuTest
  11. {
  12. #if Simd
  13. [SetUp]
  14. public void SetupTester()
  15. {
  16. AArch64.TakeReset(false);
  17. }
  18. #region "ValueSource"
  19. private static ulong[] _1D_()
  20. {
  21. return new ulong[] { 0x0000000000000000ul, 0x7FFFFFFFFFFFFFFFul,
  22. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
  23. }
  24. private static ulong[] _1H1S1D_()
  25. {
  26. return new ulong[] { 0x0000000000000000ul, 0x0000000000007FFFul,
  27. 0x0000000000008000ul, 0x000000000000FFFFul,
  28. 0x000000007FFFFFFFul, 0x0000000080000000ul,
  29. 0x00000000FFFFFFFFul, 0x7FFFFFFFFFFFFFFFul,
  30. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
  31. }
  32. private static ulong[] _4H2S1D_()
  33. {
  34. return new ulong[] { 0x0000000000000000ul, 0x7FFF7FFF7FFF7FFFul,
  35. 0x8000800080008000ul, 0x7FFFFFFF7FFFFFFFul,
  36. 0x8000000080000000ul, 0x7FFFFFFFFFFFFFFFul,
  37. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
  38. }
  39. private static ulong[] _8B_()
  40. {
  41. return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
  42. 0x8080808080808080ul, 0xFFFFFFFFFFFFFFFFul };
  43. }
  44. private static ulong[] _8B4H_()
  45. {
  46. return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
  47. 0x8080808080808080ul, 0x7FFF7FFF7FFF7FFFul,
  48. 0x8000800080008000ul, 0xFFFFFFFFFFFFFFFFul };
  49. }
  50. private static ulong[] _8B4H2S_()
  51. {
  52. return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
  53. 0x8080808080808080ul, 0x7FFF7FFF7FFF7FFFul,
  54. 0x8000800080008000ul, 0x7FFFFFFF7FFFFFFFul,
  55. 0x8000000080000000ul, 0xFFFFFFFFFFFFFFFFul };
  56. }
  57. private static ulong[] _8B4H2S1D_()
  58. {
  59. return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
  60. 0x8080808080808080ul, 0x7FFF7FFF7FFF7FFFul,
  61. 0x8000800080008000ul, 0x7FFFFFFF7FFFFFFFul,
  62. 0x8000000080000000ul, 0x7FFFFFFFFFFFFFFFul,
  63. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
  64. }
  65. #endregion
  66. [Test, Description("ABS <V><d>, <V><n>")]
  67. public void Abs_S_D([ValueSource("_1D_")] [Random(1)] ulong A)
  68. {
  69. uint Opcode = 0x5EE0B820; // ABS D0, D1
  70. Bits Op = new Bits(Opcode);
  71. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  72. Vector128<float> V1 = MakeVectorE0(A);
  73. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  74. AArch64.V(1, new Bits(A));
  75. SimdFp.Abs_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  76. Assert.Multiple(() =>
  77. {
  78. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  79. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  80. });
  81. }
  82. [Test, Description("ABS <Vd>.<T>, <Vn>.<T>")]
  83. public void Abs_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
  84. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  85. {
  86. uint Opcode = 0x0E20B820; // ABS V0.8B, V1.8B
  87. Opcode |= ((size & 3) << 22);
  88. Bits Op = new Bits(Opcode);
  89. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  90. Vector128<float> V1 = MakeVectorE0(A);
  91. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  92. AArch64.V(1, new Bits(A));
  93. SimdFp.Abs_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  94. Assert.Multiple(() =>
  95. {
  96. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  97. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  98. });
  99. }
  100. [Test, Pairwise, Description("ABS <Vd>.<T>, <Vn>.<T>")]
  101. public void Abs_V_16B_8H_4S_2D([ValueSource("_8B4H2S1D_")] [Random(1)] ulong A0,
  102. [ValueSource("_8B4H2S1D_")] [Random(1)] ulong A1,
  103. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  104. {
  105. uint Opcode = 0x4E20B820; // ABS V0.16B, V1.16B
  106. Opcode |= ((size & 3) << 22);
  107. Bits Op = new Bits(Opcode);
  108. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  109. AThreadState ThreadState = SingleOpcode(Opcode, V1: V1);
  110. AArch64.Vpart(1, 0, new Bits(A0));
  111. AArch64.Vpart(1, 1, new Bits(A1));
  112. SimdFp.Abs_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  113. Assert.Multiple(() =>
  114. {
  115. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  116. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  117. });
  118. }
  119. [Test, Pairwise, Description("ADDP <V><d>, <Vn>.<T>")]
  120. public void Addp_S_2DD([ValueSource("_1D_")] [Random(1)] ulong A0,
  121. [ValueSource("_1D_")] [Random(1)] ulong A1)
  122. {
  123. uint Opcode = 0x5EF1B820; // ADDP D0, V1.2D
  124. Bits Op = new Bits(Opcode);
  125. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  126. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  127. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  128. AArch64.Vpart(1, 0, new Bits(A0));
  129. AArch64.Vpart(1, 1, new Bits(A1));
  130. SimdFp.Addp_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  131. Assert.Multiple(() =>
  132. {
  133. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  134. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  135. });
  136. }
  137. [Test, Description("ADDV <V><d>, <Vn>.<T>")]
  138. public void Addv_V_8BB_4HH([ValueSource("_8B4H_")] [Random(1)] ulong A,
  139. [Values(0b00u, 0b01u)] uint size) // <8B, 4H>
  140. {
  141. uint Opcode = 0x0E31B820; // ADDV B0, V1.8B
  142. Opcode |= ((size & 3) << 22);
  143. Bits Op = new Bits(Opcode);
  144. Vector128<float> V0 = MakeVectorE0E1(TestContext.CurrentContext.Random.NextULong(),
  145. TestContext.CurrentContext.Random.NextULong());
  146. Vector128<float> V1 = MakeVectorE0(A);
  147. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  148. AArch64.Vpart(0, 0, new Bits(TestContext.CurrentContext.Random.NextULong()));
  149. AArch64.V(1, new Bits(A));
  150. SimdFp.Addv_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  151. Assert.Multiple(() =>
  152. {
  153. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  154. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  155. });
  156. }
  157. [Test, Pairwise, Description("ADDV <V><d>, <Vn>.<T>")]
  158. public void Addv_V_16BB_8HH_4SS([ValueSource("_8B4H2S_")] [Random(1)] ulong A0,
  159. [ValueSource("_8B4H2S_")] [Random(1)] ulong A1,
  160. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  161. {
  162. uint Opcode = 0x4E31B820; // ADDV B0, V1.16B
  163. Opcode |= ((size & 3) << 22);
  164. Bits Op = new Bits(Opcode);
  165. Vector128<float> V0 = MakeVectorE0E1(TestContext.CurrentContext.Random.NextULong(),
  166. TestContext.CurrentContext.Random.NextULong());
  167. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  168. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  169. AArch64.Vpart(0, 0, new Bits(TestContext.CurrentContext.Random.NextULong()));
  170. AArch64.Vpart(1, 0, new Bits(A0));
  171. AArch64.Vpart(1, 1, new Bits(A1));
  172. SimdFp.Addv_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  173. Assert.Multiple(() =>
  174. {
  175. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  176. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  177. });
  178. }
  179. [Test, Description("CLS <Vd>.<T>, <Vn>.<T>")]
  180. public void Cls_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
  181. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  182. {
  183. uint Opcode = 0x0E204820; // CLS V0.8B, V1.8B
  184. Opcode |= ((size & 3) << 22);
  185. Bits Op = new Bits(Opcode);
  186. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  187. Vector128<float> V1 = MakeVectorE0(A);
  188. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  189. AArch64.V(1, new Bits(A));
  190. SimdFp.Cls_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  191. Assert.Multiple(() =>
  192. {
  193. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  194. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  195. });
  196. }
  197. [Test, Pairwise, Description("CLS <Vd>.<T>, <Vn>.<T>")]
  198. public void Cls_V_16B_8H_4S([ValueSource("_8B4H2S_")] [Random(1)] ulong A0,
  199. [ValueSource("_8B4H2S_")] [Random(1)] ulong A1,
  200. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  201. {
  202. uint Opcode = 0x4E204820; // CLS V0.16B, V1.16B
  203. Opcode |= ((size & 3) << 22);
  204. Bits Op = new Bits(Opcode);
  205. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  206. AThreadState ThreadState = SingleOpcode(Opcode, V1: V1);
  207. AArch64.Vpart(1, 0, new Bits(A0));
  208. AArch64.Vpart(1, 1, new Bits(A1));
  209. SimdFp.Cls_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  210. Assert.Multiple(() =>
  211. {
  212. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  213. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  214. });
  215. }
  216. [Test, Description("CLZ <Vd>.<T>, <Vn>.<T>")]
  217. public void Clz_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
  218. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  219. {
  220. uint Opcode = 0x2E204820; // CLZ V0.8B, V1.8B
  221. Opcode |= ((size & 3) << 22);
  222. Bits Op = new Bits(Opcode);
  223. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  224. Vector128<float> V1 = MakeVectorE0(A);
  225. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  226. AArch64.V(1, new Bits(A));
  227. SimdFp.Clz_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  228. Assert.Multiple(() =>
  229. {
  230. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  231. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  232. });
  233. }
  234. [Test, Pairwise, Description("CLZ <Vd>.<T>, <Vn>.<T>")]
  235. public void Clz_V_16B_8H_4S([ValueSource("_8B4H2S_")] [Random(1)] ulong A0,
  236. [ValueSource("_8B4H2S_")] [Random(1)] ulong A1,
  237. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  238. {
  239. uint Opcode = 0x6E204820; // CLZ V0.16B, V1.16B
  240. Opcode |= ((size & 3) << 22);
  241. Bits Op = new Bits(Opcode);
  242. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  243. AThreadState ThreadState = SingleOpcode(Opcode, V1: V1);
  244. AArch64.Vpart(1, 0, new Bits(A0));
  245. AArch64.Vpart(1, 1, new Bits(A1));
  246. SimdFp.Clz_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  247. Assert.Multiple(() =>
  248. {
  249. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  250. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  251. });
  252. }
  253. [Test, Description("CMEQ <V><d>, <V><n>, #0")]
  254. public void Cmeq_S_D([ValueSource("_1D_")] [Random(1)] ulong A)
  255. {
  256. uint Opcode = 0x5EE09820; // CMEQ D0, D1, #0
  257. Bits Op = new Bits(Opcode);
  258. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  259. Vector128<float> V1 = MakeVectorE0(A);
  260. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  261. AArch64.V(1, new Bits(A));
  262. SimdFp.Cmeq_Zero_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  263. Assert.Multiple(() =>
  264. {
  265. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  266. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  267. });
  268. }
  269. [Test, Description("CMEQ <Vd>.<T>, <Vn>.<T>, #0")]
  270. public void Cmeq_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
  271. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  272. {
  273. uint Opcode = 0x0E209820; // CMEQ V0.8B, V1.8B, #0
  274. Opcode |= ((size & 3) << 22);
  275. Bits Op = new Bits(Opcode);
  276. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  277. Vector128<float> V1 = MakeVectorE0(A);
  278. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  279. AArch64.V(1, new Bits(A));
  280. SimdFp.Cmeq_Zero_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  281. Assert.Multiple(() =>
  282. {
  283. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  284. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  285. });
  286. }
  287. [Test, Pairwise, Description("CMEQ <Vd>.<T>, <Vn>.<T>, #0")]
  288. public void Cmeq_V_16B_8H_4S_2D([ValueSource("_8B4H2S1D_")] [Random(1)] ulong A0,
  289. [ValueSource("_8B4H2S1D_")] [Random(1)] ulong A1,
  290. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  291. {
  292. uint Opcode = 0x4E209820; // CMEQ V0.16B, V1.16B, #0
  293. Opcode |= ((size & 3) << 22);
  294. Bits Op = new Bits(Opcode);
  295. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  296. AThreadState ThreadState = SingleOpcode(Opcode, V1: V1);
  297. AArch64.Vpart(1, 0, new Bits(A0));
  298. AArch64.Vpart(1, 1, new Bits(A1));
  299. SimdFp.Cmeq_Zero_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  300. Assert.Multiple(() =>
  301. {
  302. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  303. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  304. });
  305. }
  306. [Test, Description("CMGE <V><d>, <V><n>, #0")]
  307. public void Cmge_S_D([ValueSource("_1D_")] [Random(1)] ulong A)
  308. {
  309. uint Opcode = 0x7EE08820; // CMGE D0, D1, #0
  310. Bits Op = new Bits(Opcode);
  311. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  312. Vector128<float> V1 = MakeVectorE0(A);
  313. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  314. AArch64.V(1, new Bits(A));
  315. SimdFp.Cmge_Zero_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  316. Assert.Multiple(() =>
  317. {
  318. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  319. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  320. });
  321. }
  322. [Test, Description("CMGE <Vd>.<T>, <Vn>.<T>, #0")]
  323. public void Cmge_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
  324. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  325. {
  326. uint Opcode = 0x2E208820; // CMGE V0.8B, V1.8B, #0
  327. Opcode |= ((size & 3) << 22);
  328. Bits Op = new Bits(Opcode);
  329. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  330. Vector128<float> V1 = MakeVectorE0(A);
  331. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  332. AArch64.V(1, new Bits(A));
  333. SimdFp.Cmge_Zero_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  334. Assert.Multiple(() =>
  335. {
  336. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  337. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  338. });
  339. }
  340. [Test, Pairwise, Description("CMGE <Vd>.<T>, <Vn>.<T>, #0")]
  341. public void Cmge_V_16B_8H_4S_2D([ValueSource("_8B4H2S1D_")] [Random(1)] ulong A0,
  342. [ValueSource("_8B4H2S1D_")] [Random(1)] ulong A1,
  343. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  344. {
  345. uint Opcode = 0x6E208820; // CMGE V0.16B, V1.16B, #0
  346. Opcode |= ((size & 3) << 22);
  347. Bits Op = new Bits(Opcode);
  348. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  349. AThreadState ThreadState = SingleOpcode(Opcode, V1: V1);
  350. AArch64.Vpart(1, 0, new Bits(A0));
  351. AArch64.Vpart(1, 1, new Bits(A1));
  352. SimdFp.Cmge_Zero_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  353. Assert.Multiple(() =>
  354. {
  355. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  356. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  357. });
  358. }
  359. [Test, Description("CMGT <V><d>, <V><n>, #0")]
  360. public void Cmgt_S_D([ValueSource("_1D_")] [Random(1)] ulong A)
  361. {
  362. uint Opcode = 0x5EE08820; // CMGT D0, D1, #0
  363. Bits Op = new Bits(Opcode);
  364. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  365. Vector128<float> V1 = MakeVectorE0(A);
  366. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  367. AArch64.V(1, new Bits(A));
  368. SimdFp.Cmgt_Zero_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  369. Assert.Multiple(() =>
  370. {
  371. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  372. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  373. });
  374. }
  375. [Test, Description("CMGT <Vd>.<T>, <Vn>.<T>, #0")]
  376. public void Cmgt_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
  377. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  378. {
  379. uint Opcode = 0x0E208820; // CMGT V0.8B, V1.8B, #0
  380. Opcode |= ((size & 3) << 22);
  381. Bits Op = new Bits(Opcode);
  382. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  383. Vector128<float> V1 = MakeVectorE0(A);
  384. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  385. AArch64.V(1, new Bits(A));
  386. SimdFp.Cmgt_Zero_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  387. Assert.Multiple(() =>
  388. {
  389. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  390. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  391. });
  392. }
  393. [Test, Pairwise, Description("CMGT <Vd>.<T>, <Vn>.<T>, #0")]
  394. public void Cmgt_V_16B_8H_4S_2D([ValueSource("_8B4H2S1D_")] [Random(1)] ulong A0,
  395. [ValueSource("_8B4H2S1D_")] [Random(1)] ulong A1,
  396. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  397. {
  398. uint Opcode = 0x4E208820; // CMGT V0.16B, V1.16B, #0
  399. Opcode |= ((size & 3) << 22);
  400. Bits Op = new Bits(Opcode);
  401. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  402. AThreadState ThreadState = SingleOpcode(Opcode, V1: V1);
  403. AArch64.Vpart(1, 0, new Bits(A0));
  404. AArch64.Vpart(1, 1, new Bits(A1));
  405. SimdFp.Cmgt_Zero_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  406. Assert.Multiple(() =>
  407. {
  408. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  409. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  410. });
  411. }
  412. [Test, Description("CMLE <V><d>, <V><n>, #0")]
  413. public void Cmle_S_D([ValueSource("_1D_")] [Random(1)] ulong A)
  414. {
  415. uint Opcode = 0x7EE09820; // CMLE D0, D1, #0
  416. Bits Op = new Bits(Opcode);
  417. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  418. Vector128<float> V1 = MakeVectorE0(A);
  419. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  420. AArch64.V(1, new Bits(A));
  421. SimdFp.Cmle_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  422. Assert.Multiple(() =>
  423. {
  424. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  425. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  426. });
  427. }
  428. [Test, Description("CMLE <Vd>.<T>, <Vn>.<T>, #0")]
  429. public void Cmle_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
  430. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  431. {
  432. uint Opcode = 0x2E209820; // CMLE V0.8B, V1.8B, #0
  433. Opcode |= ((size & 3) << 22);
  434. Bits Op = new Bits(Opcode);
  435. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  436. Vector128<float> V1 = MakeVectorE0(A);
  437. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  438. AArch64.V(1, new Bits(A));
  439. SimdFp.Cmle_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  440. Assert.Multiple(() =>
  441. {
  442. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  443. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  444. });
  445. }
  446. [Test, Pairwise, Description("CMLE <Vd>.<T>, <Vn>.<T>, #0")]
  447. public void Cmle_V_16B_8H_4S_2D([ValueSource("_8B4H2S1D_")] [Random(1)] ulong A0,
  448. [ValueSource("_8B4H2S1D_")] [Random(1)] ulong A1,
  449. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  450. {
  451. uint Opcode = 0x6E209820; // CMLE V0.16B, V1.16B, #0
  452. Opcode |= ((size & 3) << 22);
  453. Bits Op = new Bits(Opcode);
  454. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  455. AThreadState ThreadState = SingleOpcode(Opcode, V1: V1);
  456. AArch64.Vpart(1, 0, new Bits(A0));
  457. AArch64.Vpart(1, 1, new Bits(A1));
  458. SimdFp.Cmle_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  459. Assert.Multiple(() =>
  460. {
  461. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  462. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  463. });
  464. }
  465. [Test, Description("CMLT <V><d>, <V><n>, #0")]
  466. public void Cmlt_S_D([ValueSource("_1D_")] [Random(1)] ulong A)
  467. {
  468. uint Opcode = 0x5EE0A820; // CMLT D0, D1, #0
  469. Bits Op = new Bits(Opcode);
  470. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  471. Vector128<float> V1 = MakeVectorE0(A);
  472. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  473. AArch64.V(1, new Bits(A));
  474. SimdFp.Cmlt_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  475. Assert.Multiple(() =>
  476. {
  477. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  478. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  479. });
  480. }
  481. [Test, Description("CMLT <Vd>.<T>, <Vn>.<T>, #0")]
  482. public void Cmlt_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
  483. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  484. {
  485. uint Opcode = 0x0E20A820; // CMLT V0.8B, V1.8B, #0
  486. Opcode |= ((size & 3) << 22);
  487. Bits Op = new Bits(Opcode);
  488. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  489. Vector128<float> V1 = MakeVectorE0(A);
  490. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  491. AArch64.V(1, new Bits(A));
  492. SimdFp.Cmlt_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  493. Assert.Multiple(() =>
  494. {
  495. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  496. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  497. });
  498. }
  499. [Test, Pairwise, Description("CMLT <Vd>.<T>, <Vn>.<T>, #0")]
  500. public void Cmlt_V_16B_8H_4S_2D([ValueSource("_8B4H2S1D_")] [Random(1)] ulong A0,
  501. [ValueSource("_8B4H2S1D_")] [Random(1)] ulong A1,
  502. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  503. {
  504. uint Opcode = 0x4E20A820; // CMLT V0.16B, V1.16B, #0
  505. Opcode |= ((size & 3) << 22);
  506. Bits Op = new Bits(Opcode);
  507. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  508. AThreadState ThreadState = SingleOpcode(Opcode, V1: V1);
  509. AArch64.Vpart(1, 0, new Bits(A0));
  510. AArch64.Vpart(1, 1, new Bits(A1));
  511. SimdFp.Cmlt_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  512. Assert.Multiple(() =>
  513. {
  514. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  515. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  516. });
  517. }
  518. [Test, Description("NEG <V><d>, <V><n>")]
  519. public void Neg_S_D([ValueSource("_1D_")] [Random(1)] ulong A)
  520. {
  521. uint Opcode = 0x7EE0B820; // NEG D0, D1
  522. Bits Op = new Bits(Opcode);
  523. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  524. Vector128<float> V1 = MakeVectorE0(A);
  525. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  526. AArch64.V(1, new Bits(A));
  527. SimdFp.Neg_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  528. Assert.Multiple(() =>
  529. {
  530. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  531. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  532. });
  533. }
  534. [Test, Description("NEG <Vd>.<T>, <Vn>.<T>")]
  535. public void Neg_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
  536. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  537. {
  538. uint Opcode = 0x2E20B820; // NEG V0.8B, V1.8B
  539. Opcode |= ((size & 3) << 22);
  540. Bits Op = new Bits(Opcode);
  541. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  542. Vector128<float> V1 = MakeVectorE0(A);
  543. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  544. AArch64.V(1, new Bits(A));
  545. SimdFp.Neg_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  546. Assert.Multiple(() =>
  547. {
  548. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  549. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  550. });
  551. }
  552. [Test, Pairwise, Description("NEG <Vd>.<T>, <Vn>.<T>")]
  553. public void Neg_V_16B_8H_4S_2D([ValueSource("_8B4H2S1D_")] [Random(1)] ulong A0,
  554. [ValueSource("_8B4H2S1D_")] [Random(1)] ulong A1,
  555. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  556. {
  557. uint Opcode = 0x6E20B820; // NEG V0.16B, V1.16B
  558. Opcode |= ((size & 3) << 22);
  559. Bits Op = new Bits(Opcode);
  560. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  561. AThreadState ThreadState = SingleOpcode(Opcode, V1: V1);
  562. AArch64.Vpart(1, 0, new Bits(A0));
  563. AArch64.Vpart(1, 1, new Bits(A1));
  564. SimdFp.Neg_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  565. Assert.Multiple(() =>
  566. {
  567. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  568. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  569. });
  570. }
  571. [Test, Description("NOT <Vd>.<T>, <Vn>.<T>")]
  572. public void Not_V_8B([ValueSource("_8B_")] [Random(1)] ulong A)
  573. {
  574. uint Opcode = 0x2E205820; // NOT V0.8B, V1.8B
  575. Bits Op = new Bits(Opcode);
  576. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  577. Vector128<float> V1 = MakeVectorE0(A);
  578. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  579. AArch64.V(1, new Bits(A));
  580. SimdFp.Not_V(Op[30], Op[9, 5], Op[4, 0]);
  581. Assert.Multiple(() =>
  582. {
  583. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  584. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  585. });
  586. }
  587. [Test, Pairwise, Description("NOT <Vd>.<T>, <Vn>.<T>")]
  588. public void Not_V_16B([ValueSource("_8B_")] [Random(1)] ulong A0,
  589. [ValueSource("_8B_")] [Random(1)] ulong A1)
  590. {
  591. uint Opcode = 0x6E205820; // NOT V0.16B, V1.16B
  592. Bits Op = new Bits(Opcode);
  593. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  594. AThreadState ThreadState = SingleOpcode(Opcode, V1: V1);
  595. AArch64.Vpart(1, 0, new Bits(A0));
  596. AArch64.Vpart(1, 1, new Bits(A1));
  597. SimdFp.Not_V(Op[30], Op[9, 5], Op[4, 0]);
  598. Assert.Multiple(() =>
  599. {
  600. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  601. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  602. });
  603. }
  604. [Test, Description("SQXTN <Vb><d>, <Va><n>")]
  605. public void Sqxtn_S_HB_SH_DS([ValueSource("_1H1S1D_")] [Random(1)] ulong A,
  606. [Values(0b00u, 0b01u, 0b10u)] uint size) // <HB, SH, DS>
  607. {
  608. uint Opcode = 0x5E214820; // SQXTN B0, H1
  609. Opcode |= ((size & 3) << 22);
  610. Bits Op = new Bits(Opcode);
  611. Vector128<float> V0 = MakeVectorE0E1(TestContext.CurrentContext.Random.NextULong(),
  612. TestContext.CurrentContext.Random.NextULong());
  613. Vector128<float> V1 = MakeVectorE0(A);
  614. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  615. AArch64.Vpart(0, 0, new Bits(TestContext.CurrentContext.Random.NextULong()));
  616. AArch64.V(1, new Bits(A));
  617. SimdFp.Sqxtn_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  618. Assert.Multiple(() =>
  619. {
  620. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  621. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  622. });
  623. Assert.That(((ThreadState.Fpsr >> 27) & 1) != 0, Is.EqualTo(Shared.FPSR[27]));
  624. }
  625. [Test, Pairwise, Description("SQXTN{2} <Vd>.<Tb>, <Vn>.<Ta>")]
  626. public void Sqxtn_V_8H8B_4S4H_2D2S([ValueSource("_4H2S1D_")] [Random(1)] ulong A0,
  627. [ValueSource("_4H2S1D_")] [Random(1)] ulong A1,
  628. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H8B, 4S4H, 2D2S>
  629. {
  630. uint Opcode = 0x0E214820; // SQXTN V0.8B, V1.8H
  631. Opcode |= ((size & 3) << 22);
  632. Bits Op = new Bits(Opcode);
  633. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  634. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  635. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  636. AArch64.Vpart(1, 0, new Bits(A0));
  637. AArch64.Vpart(1, 1, new Bits(A1));
  638. SimdFp.Sqxtn_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  639. Assert.Multiple(() =>
  640. {
  641. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  642. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  643. });
  644. Assert.That(((ThreadState.Fpsr >> 27) & 1) != 0, Is.EqualTo(Shared.FPSR[27]));
  645. }
  646. [Test, Pairwise, Description("SQXTN{2} <Vd>.<Tb>, <Vn>.<Ta>")]
  647. public void Sqxtn_V_8H16B_4S8H_2D4S([ValueSource("_4H2S1D_")] [Random(1)] ulong A0,
  648. [ValueSource("_4H2S1D_")] [Random(1)] ulong A1,
  649. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H16B, 4S8H, 2D4S>
  650. {
  651. uint Opcode = 0x4E214820; // SQXTN2 V0.16B, V1.8H
  652. Opcode |= ((size & 3) << 22);
  653. Bits Op = new Bits(Opcode);
  654. ulong _X0 = TestContext.CurrentContext.Random.NextULong();
  655. Vector128<float> V0 = MakeVectorE0(_X0);
  656. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  657. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  658. AArch64.Vpart(1, 0, new Bits(A0));
  659. AArch64.Vpart(1, 1, new Bits(A1));
  660. SimdFp.Sqxtn_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  661. Assert.Multiple(() =>
  662. {
  663. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(_X0));
  664. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  665. });
  666. Assert.That(((ThreadState.Fpsr >> 27) & 1) != 0, Is.EqualTo(Shared.FPSR[27]));
  667. }
  668. [Test, Description("UQXTN <Vb><d>, <Va><n>")]
  669. public void Uqxtn_S_HB_SH_DS([ValueSource("_1H1S1D_")] [Random(1)] ulong A,
  670. [Values(0b00u, 0b01u, 0b10u)] uint size) // <HB, SH, DS>
  671. {
  672. uint Opcode = 0x7E214820; // UQXTN B0, H1
  673. Opcode |= ((size & 3) << 22);
  674. Bits Op = new Bits(Opcode);
  675. Vector128<float> V0 = MakeVectorE0E1(TestContext.CurrentContext.Random.NextULong(),
  676. TestContext.CurrentContext.Random.NextULong());
  677. Vector128<float> V1 = MakeVectorE0(A);
  678. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  679. AArch64.Vpart(0, 0, new Bits(TestContext.CurrentContext.Random.NextULong()));
  680. AArch64.V(1, new Bits(A));
  681. SimdFp.Uqxtn_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  682. Assert.Multiple(() =>
  683. {
  684. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  685. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  686. });
  687. Assert.That(((ThreadState.Fpsr >> 27) & 1) != 0, Is.EqualTo(Shared.FPSR[27]));
  688. }
  689. [Test, Pairwise, Description("UQXTN{2} <Vd>.<Tb>, <Vn>.<Ta>")]
  690. public void Uqxtn_V_8H8B_4S4H_2D2S([ValueSource("_4H2S1D_")] [Random(1)] ulong A0,
  691. [ValueSource("_4H2S1D_")] [Random(1)] ulong A1,
  692. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H8B, 4S4H, 2D2S>
  693. {
  694. uint Opcode = 0x2E214820; // UQXTN V0.8B, V1.8H
  695. Opcode |= ((size & 3) << 22);
  696. Bits Op = new Bits(Opcode);
  697. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  698. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  699. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  700. AArch64.Vpart(1, 0, new Bits(A0));
  701. AArch64.Vpart(1, 1, new Bits(A1));
  702. SimdFp.Uqxtn_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  703. Assert.Multiple(() =>
  704. {
  705. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  706. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  707. });
  708. Assert.That(((ThreadState.Fpsr >> 27) & 1) != 0, Is.EqualTo(Shared.FPSR[27]));
  709. }
  710. [Test, Pairwise, Description("UQXTN{2} <Vd>.<Tb>, <Vn>.<Ta>")]
  711. public void Uqxtn_V_8H16B_4S8H_2D4S([ValueSource("_4H2S1D_")] [Random(1)] ulong A0,
  712. [ValueSource("_4H2S1D_")] [Random(1)] ulong A1,
  713. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H16B, 4S8H, 2D4S>
  714. {
  715. uint Opcode = 0x6E214820; // UQXTN2 V0.16B, V1.8H
  716. Opcode |= ((size & 3) << 22);
  717. Bits Op = new Bits(Opcode);
  718. ulong _X0 = TestContext.CurrentContext.Random.NextULong();
  719. Vector128<float> V0 = MakeVectorE0(_X0);
  720. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  721. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  722. AArch64.Vpart(1, 0, new Bits(A0));
  723. AArch64.Vpart(1, 1, new Bits(A1));
  724. SimdFp.Uqxtn_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  725. Assert.Multiple(() =>
  726. {
  727. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(_X0));
  728. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  729. });
  730. Assert.That(((ThreadState.Fpsr >> 27) & 1) != 0, Is.EqualTo(Shared.FPSR[27]));
  731. }
  732. #endif
  733. }
  734. }