CpuTestSimdCrypto.cs 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147
  1. // https://www.intel.com/content/dam/doc/white-paper/advanced-encryption-standard-new-instructions-set-paper.pdf
  2. using ChocolArm64.State;
  3. using NUnit.Framework;
  4. using System.Runtime.Intrinsics;
  5. namespace Ryujinx.Tests.Cpu
  6. {
  7. public class CpuTestSimdCrypto : CpuTest
  8. {
  9. [Test, Description("AESD <Vd>.16B, <Vn>.16B")]
  10. public void Aesd_V([Values(0u)] uint rd,
  11. [Values(1u)] uint rn,
  12. [Values(0x7B5B546573745665ul)] ulong valueH,
  13. [Values(0x63746F725D53475Dul)] ulong valueL,
  14. [Random(2)] ulong roundKeyH,
  15. [Random(2)] ulong roundKeyL,
  16. [Values(0x8DCAB9BC035006BCul)] ulong resultH,
  17. [Values(0x8F57161E00CAFD8Dul)] ulong resultL)
  18. {
  19. uint opcode = 0x4E285800; // AESD V0.16B, V0.16B
  20. opcode |= ((rn & 31) << 5) | ((rd & 31) << 0);
  21. Vector128<float> v0 = MakeVectorE0E1(roundKeyL ^ valueL, roundKeyH ^ valueH);
  22. Vector128<float> v1 = MakeVectorE0E1(roundKeyL, roundKeyH);
  23. CpuThreadState threadState = SingleOpcode(opcode, v0: v0, v1: v1);
  24. Assert.Multiple(() =>
  25. {
  26. Assert.That(GetVectorE0(threadState.V0), Is.EqualTo(resultL));
  27. Assert.That(GetVectorE1(threadState.V0), Is.EqualTo(resultH));
  28. });
  29. Assert.Multiple(() =>
  30. {
  31. Assert.That(GetVectorE0(threadState.V1), Is.EqualTo(roundKeyL));
  32. Assert.That(GetVectorE1(threadState.V1), Is.EqualTo(roundKeyH));
  33. });
  34. CompareAgainstUnicorn();
  35. }
  36. [Test, Description("AESE <Vd>.16B, <Vn>.16B")]
  37. public void Aese_V([Values(0u)] uint rd,
  38. [Values(1u)] uint rn,
  39. [Values(0x7B5B546573745665ul)] ulong valueH,
  40. [Values(0x63746F725D53475Dul)] ulong valueL,
  41. [Random(2)] ulong roundKeyH,
  42. [Random(2)] ulong roundKeyL,
  43. [Values(0x8F92A04DFBED204Dul)] ulong resultH,
  44. [Values(0x4C39B1402192A84Cul)] ulong resultL)
  45. {
  46. uint opcode = 0x4E284800; // AESE V0.16B, V0.16B
  47. opcode |= ((rn & 31) << 5) | ((rd & 31) << 0);
  48. Vector128<float> v0 = MakeVectorE0E1(roundKeyL ^ valueL, roundKeyH ^ valueH);
  49. Vector128<float> v1 = MakeVectorE0E1(roundKeyL, roundKeyH);
  50. CpuThreadState threadState = SingleOpcode(opcode, v0: v0, v1: v1);
  51. Assert.Multiple(() =>
  52. {
  53. Assert.That(GetVectorE0(threadState.V0), Is.EqualTo(resultL));
  54. Assert.That(GetVectorE1(threadState.V0), Is.EqualTo(resultH));
  55. });
  56. Assert.Multiple(() =>
  57. {
  58. Assert.That(GetVectorE0(threadState.V1), Is.EqualTo(roundKeyL));
  59. Assert.That(GetVectorE1(threadState.V1), Is.EqualTo(roundKeyH));
  60. });
  61. CompareAgainstUnicorn();
  62. }
  63. [Test, Description("AESIMC <Vd>.16B, <Vn>.16B")]
  64. public void Aesimc_V([Values(0u)] uint rd,
  65. [Values(1u, 0u)] uint rn,
  66. [Values(0x8DCAB9DC035006BCul)] ulong valueH,
  67. [Values(0x8F57161E00CAFD8Dul)] ulong valueL,
  68. [Values(0xD635A667928B5EAEul)] ulong resultH,
  69. [Values(0xEEC9CC3BC55F5777ul)] ulong resultL)
  70. {
  71. uint opcode = 0x4E287800; // AESIMC V0.16B, V0.16B
  72. opcode |= ((rn & 31) << 5) | ((rd & 31) << 0);
  73. Vector128<float> v = MakeVectorE0E1(valueL, valueH);
  74. CpuThreadState threadState = SingleOpcode(
  75. opcode,
  76. v0: rn == 0u ? v : default(Vector128<float>),
  77. v1: rn == 1u ? v : default(Vector128<float>));
  78. Assert.Multiple(() =>
  79. {
  80. Assert.That(GetVectorE0(threadState.V0), Is.EqualTo(resultL));
  81. Assert.That(GetVectorE1(threadState.V0), Is.EqualTo(resultH));
  82. });
  83. if (rn == 1u)
  84. {
  85. Assert.Multiple(() =>
  86. {
  87. Assert.That(GetVectorE0(threadState.V1), Is.EqualTo(valueL));
  88. Assert.That(GetVectorE1(threadState.V1), Is.EqualTo(valueH));
  89. });
  90. }
  91. CompareAgainstUnicorn();
  92. }
  93. [Test, Description("AESMC <Vd>.16B, <Vn>.16B")]
  94. public void Aesmc_V([Values(0u)] uint rd,
  95. [Values(1u, 0u)] uint rn,
  96. [Values(0x627A6F6644B109C8ul)] ulong valueH,
  97. [Values(0x2B18330A81C3B3E5ul)] ulong valueL,
  98. [Values(0x7B5B546573745665ul)] ulong resultH,
  99. [Values(0x63746F725D53475Dul)] ulong resultL)
  100. {
  101. uint opcode = 0x4E286800; // AESMC V0.16B, V0.16B
  102. opcode |= ((rn & 31) << 5) | ((rd & 31) << 0);
  103. Vector128<float> v = MakeVectorE0E1(valueL, valueH);
  104. CpuThreadState threadState = SingleOpcode(
  105. opcode,
  106. v0: rn == 0u ? v : default(Vector128<float>),
  107. v1: rn == 1u ? v : default(Vector128<float>));
  108. Assert.Multiple(() =>
  109. {
  110. Assert.That(GetVectorE0(threadState.V0), Is.EqualTo(resultL));
  111. Assert.That(GetVectorE1(threadState.V0), Is.EqualTo(resultH));
  112. });
  113. if (rn == 1u)
  114. {
  115. Assert.Multiple(() =>
  116. {
  117. Assert.That(GetVectorE0(threadState.V1), Is.EqualTo(valueL));
  118. Assert.That(GetVectorE1(threadState.V1), Is.EqualTo(valueH));
  119. });
  120. }
  121. CompareAgainstUnicorn();
  122. }
  123. }
  124. }