CpuTestMisc.cs 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388
  1. #define Misc
  2. using ChocolArm64.State;
  3. using NUnit.Framework;
  4. using System.Runtime.Intrinsics.X86;
  5. namespace Ryujinx.Tests.Cpu
  6. {
  7. [Category("Misc")]
  8. public sealed class CpuTestMisc : CpuTest
  9. {
  10. #if Misc
  11. private const int RndCnt = 2;
  12. private const int RndCntImm = 2;
  13. #region "AluImm & Csel"
  14. [Test, Pairwise]
  15. public void Adds_Csinc_64bit([Values(0x0000000000000000ul, 0x7FFFFFFFFFFFFFFFul,
  16. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul)] [Random(RndCnt)] ulong xn,
  17. [Values(0u, 4095u)] [Random(0u, 4095u, RndCntImm)] uint imm,
  18. [Values(0b00u, 0b01u)] uint shift, // <LSL #0, LSL #12>
  19. [Values(0b0000u, 0b0001u, 0b0010u, 0b0011u, // <EQ, NE, CS/HS, CC/LO,
  20. 0b0100u, 0b0101u, 0b0110u, 0b0111u, // MI, PL, VS, VC,
  21. 0b1000u, 0b1001u, 0b1010u, 0b1011u, // HI, LS, GE, LT,
  22. 0b1100u, 0b1101u)] uint cond) // GT, LE>
  23. {
  24. uint opCmn = 0xB100001F; // ADDS X31, X0, #0, LSL #0 -> CMN X0, #0, LSL #0
  25. uint opCset = 0x9A9F07E0; // CSINC X0, X31, X31, EQ -> CSET X0, NE
  26. opCmn |= ((shift & 3) << 22) | ((imm & 4095) << 10);
  27. opCset |= ((cond & 15) << 12);
  28. SetThreadState(x0: xn);
  29. Opcode(opCmn);
  30. Opcode(opCset);
  31. Opcode(0xD4200000); // BRK #0
  32. Opcode(0xD65F03C0); // RET
  33. ExecuteOpcodes();
  34. CompareAgainstUnicorn();
  35. }
  36. [Test, Pairwise]
  37. public void Adds_Csinc_32bit([Values(0x00000000u, 0x7FFFFFFFu,
  38. 0x80000000u, 0xFFFFFFFFu)] [Random(RndCnt)] uint wn,
  39. [Values(0u, 4095u)] [Random(0u, 4095u, RndCntImm)] uint imm,
  40. [Values(0b00u, 0b01u)] uint shift, // <LSL #0, LSL #12>
  41. [Values(0b0000u, 0b0001u, 0b0010u, 0b0011u, // <EQ, NE, CS/HS, CC/LO,
  42. 0b0100u, 0b0101u, 0b0110u, 0b0111u, // MI, PL, VS, VC,
  43. 0b1000u, 0b1001u, 0b1010u, 0b1011u, // HI, LS, GE, LT,
  44. 0b1100u, 0b1101u)] uint cond) // GT, LE>
  45. {
  46. uint opCmn = 0x3100001F; // ADDS W31, W0, #0, LSL #0 -> CMN W0, #0, LSL #0
  47. uint opCset = 0x1A9F07E0; // CSINC W0, W31, W31, EQ -> CSET W0, NE
  48. opCmn |= ((shift & 3) << 22) | ((imm & 4095) << 10);
  49. opCset |= ((cond & 15) << 12);
  50. SetThreadState(x0: wn);
  51. Opcode(opCmn);
  52. Opcode(opCset);
  53. Opcode(0xD4200000); // BRK #0
  54. Opcode(0xD65F03C0); // RET
  55. ExecuteOpcodes();
  56. CompareAgainstUnicorn();
  57. }
  58. [Test, Pairwise]
  59. public void Subs_Csinc_64bit([Values(0x0000000000000000ul, 0x7FFFFFFFFFFFFFFFul,
  60. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul)] [Random(RndCnt)] ulong xn,
  61. [Values(0u, 4095u)] [Random(0u, 4095u, RndCntImm)] uint imm,
  62. [Values(0b00u, 0b01u)] uint shift, // <LSL #0, LSL #12>
  63. [Values(0b0000u, 0b0001u, 0b0010u, 0b0011u, // <EQ, NE, CS/HS, CC/LO,
  64. 0b0100u, 0b0101u, 0b0110u, 0b0111u, // MI, PL, VS, VC,
  65. 0b1000u, 0b1001u, 0b1010u, 0b1011u, // HI, LS, GE, LT,
  66. 0b1100u, 0b1101u)] uint cond) // GT, LE>
  67. {
  68. uint opCmp = 0xF100001F; // SUBS X31, X0, #0, LSL #0 -> CMP X0, #0, LSL #0
  69. uint opCset = 0x9A9F07E0; // CSINC X0, X31, X31, EQ -> CSET X0, NE
  70. opCmp |= ((shift & 3) << 22) | ((imm & 4095) << 10);
  71. opCset |= ((cond & 15) << 12);
  72. SetThreadState(x0: xn);
  73. Opcode(opCmp);
  74. Opcode(opCset);
  75. Opcode(0xD4200000); // BRK #0
  76. Opcode(0xD65F03C0); // RET
  77. ExecuteOpcodes();
  78. CompareAgainstUnicorn();
  79. }
  80. [Test, Pairwise]
  81. public void Subs_Csinc_32bit([Values(0x00000000u, 0x7FFFFFFFu,
  82. 0x80000000u, 0xFFFFFFFFu)] [Random(RndCnt)] uint wn,
  83. [Values(0u, 4095u)] [Random(0u, 4095u, RndCntImm)] uint imm,
  84. [Values(0b00u, 0b01u)] uint shift, // <LSL #0, LSL #12>
  85. [Values(0b0000u, 0b0001u, 0b0010u, 0b0011u, // <EQ, NE, CS/HS, CC/LO,
  86. 0b0100u, 0b0101u, 0b0110u, 0b0111u, // MI, PL, VS, VC,
  87. 0b1000u, 0b1001u, 0b1010u, 0b1011u, // HI, LS, GE, LT,
  88. 0b1100u, 0b1101u)] uint cond) // GT, LE>
  89. {
  90. uint opCmp = 0x7100001F; // SUBS W31, W0, #0, LSL #0 -> CMP W0, #0, LSL #0
  91. uint opCset = 0x1A9F07E0; // CSINC W0, W31, W31, EQ -> CSET W0, NE
  92. opCmp |= ((shift & 3) << 22) | ((imm & 4095) << 10);
  93. opCset |= ((cond & 15) << 12);
  94. SetThreadState(x0: wn);
  95. Opcode(opCmp);
  96. Opcode(opCset);
  97. Opcode(0xD4200000); // BRK #0
  98. Opcode(0xD65F03C0); // RET
  99. ExecuteOpcodes();
  100. CompareAgainstUnicorn();
  101. }
  102. #endregion
  103. [Explicit]
  104. [TestCase(0xFFFFFFFDu)] // Roots.
  105. [TestCase(0x00000005u)]
  106. public void Misc1(uint a)
  107. {
  108. // ((a + 3) * (a - 5)) / ((a + 5) * (a - 3)) = 0
  109. /*
  110. ADD W2, W0, 3
  111. SUB W1, W0, #5
  112. MUL W2, W2, W1
  113. ADD W1, W0, 5
  114. SUB W0, W0, #3
  115. MUL W0, W1, W0
  116. SDIV W0, W2, W0
  117. BRK #0
  118. RET
  119. */
  120. SetThreadState(x0: a);
  121. Opcode(0x11000C02);
  122. Opcode(0x51001401);
  123. Opcode(0x1B017C42);
  124. Opcode(0x11001401);
  125. Opcode(0x51000C00);
  126. Opcode(0x1B007C20);
  127. Opcode(0x1AC00C40);
  128. Opcode(0xD4200000);
  129. Opcode(0xD65F03C0);
  130. ExecuteOpcodes();
  131. Assert.That(GetThreadState().X0, Is.Zero);
  132. }
  133. [Explicit]
  134. [TestCase(-20f, -5f)] // 18 integer solutions.
  135. [TestCase(-12f, -6f)]
  136. [TestCase(-12f, 3f)]
  137. [TestCase( -8f, -8f)]
  138. [TestCase( -6f, -12f)]
  139. [TestCase( -5f, -20f)]
  140. [TestCase( -4f, 2f)]
  141. [TestCase( -3f, 12f)]
  142. [TestCase( -2f, 4f)]
  143. [TestCase( 2f, -4f)]
  144. [TestCase( 3f, -12f)]
  145. [TestCase( 4f, -2f)]
  146. [TestCase( 5f, 20f)]
  147. [TestCase( 6f, 12f)]
  148. [TestCase( 8f, 8f)]
  149. [TestCase( 12f, -3f)]
  150. [TestCase( 12f, 6f)]
  151. [TestCase( 20f, 5f)]
  152. public void Misc2(float a, float b)
  153. {
  154. // 1 / ((1 / a + 1 / b) ^ 2) = 16
  155. /*
  156. FMOV S2, 1.0e+0
  157. FDIV S0, S2, S0
  158. FDIV S1, S2, S1
  159. FADD S0, S0, S1
  160. FDIV S0, S2, S0
  161. FMUL S0, S0, S0
  162. BRK #0
  163. RET
  164. */
  165. SetThreadState(
  166. v0: Sse.SetScalarVector128(a),
  167. v1: Sse.SetScalarVector128(b));
  168. Opcode(0x1E2E1002);
  169. Opcode(0x1E201840);
  170. Opcode(0x1E211841);
  171. Opcode(0x1E212800);
  172. Opcode(0x1E201840);
  173. Opcode(0x1E200800);
  174. Opcode(0xD4200000);
  175. Opcode(0xD65F03C0);
  176. ExecuteOpcodes();
  177. Assert.That(Sse41.Extract(GetThreadState().V0, (byte)0), Is.EqualTo(16f));
  178. }
  179. [Explicit]
  180. [TestCase(-20d, -5d)] // 18 integer solutions.
  181. [TestCase(-12d, -6d)]
  182. [TestCase(-12d, 3d)]
  183. [TestCase( -8d, -8d)]
  184. [TestCase( -6d, -12d)]
  185. [TestCase( -5d, -20d)]
  186. [TestCase( -4d, 2d)]
  187. [TestCase( -3d, 12d)]
  188. [TestCase( -2d, 4d)]
  189. [TestCase( 2d, -4d)]
  190. [TestCase( 3d, -12d)]
  191. [TestCase( 4d, -2d)]
  192. [TestCase( 5d, 20d)]
  193. [TestCase( 6d, 12d)]
  194. [TestCase( 8d, 8d)]
  195. [TestCase( 12d, -3d)]
  196. [TestCase( 12d, 6d)]
  197. [TestCase( 20d, 5d)]
  198. public void Misc3(double a, double b)
  199. {
  200. // 1 / ((1 / a + 1 / b) ^ 2) = 16
  201. /*
  202. FMOV D2, 1.0e+0
  203. FDIV D0, D2, D0
  204. FDIV D1, D2, D1
  205. FADD D0, D0, D1
  206. FDIV D0, D2, D0
  207. FMUL D0, D0, D0
  208. BRK #0
  209. RET
  210. */
  211. SetThreadState(
  212. v0: Sse.StaticCast<double, float>(Sse2.SetScalarVector128(a)),
  213. v1: Sse.StaticCast<double, float>(Sse2.SetScalarVector128(b)));
  214. Opcode(0x1E6E1002);
  215. Opcode(0x1E601840);
  216. Opcode(0x1E611841);
  217. Opcode(0x1E612800);
  218. Opcode(0x1E601840);
  219. Opcode(0x1E600800);
  220. Opcode(0xD4200000);
  221. Opcode(0xD65F03C0);
  222. ExecuteOpcodes();
  223. Assert.That(VectorExtractDouble(GetThreadState().V0, (byte)0), Is.EqualTo(16d));
  224. }
  225. [Test, Ignore("The Tester supports only one return point.")]
  226. public void MiscF([Range(0u, 92u, 1u)] uint a)
  227. {
  228. ulong Fn(uint n)
  229. {
  230. ulong x = 0, y = 1, z;
  231. if (n == 0)
  232. {
  233. return x;
  234. }
  235. for (uint i = 2; i <= n; i++)
  236. {
  237. z = x + y;
  238. x = y;
  239. y = z;
  240. }
  241. return y;
  242. }
  243. /*
  244. 0x0000000000001000: MOV W4, W0
  245. 0x0000000000001004: CBZ W0, #0x3C
  246. 0x0000000000001008: CMP W0, #1
  247. 0x000000000000100C: B.LS #0x48
  248. 0x0000000000001010: MOVZ W2, #0x2
  249. 0x0000000000001014: MOVZ X1, #0x1
  250. 0x0000000000001018: MOVZ X3, #0
  251. 0x000000000000101C: ADD X0, X3, X1
  252. 0x0000000000001020: ADD W2, W2, #1
  253. 0x0000000000001024: MOV X3, X1
  254. 0x0000000000001028: MOV X1, X0
  255. 0x000000000000102C: CMP W4, W2
  256. 0x0000000000001030: B.HS #0x1C
  257. 0x0000000000001034: BRK #0
  258. 0x0000000000001038: RET
  259. 0x000000000000103C: MOVZ X0, #0
  260. 0x0000000000001040: BRK #0
  261. 0x0000000000001044: RET
  262. 0x0000000000001048: MOVZ X0, #0x1
  263. 0x000000000000104C: BRK #0
  264. 0x0000000000001050: RET
  265. */
  266. SetThreadState(x0: a);
  267. Opcode(0x2A0003E4);
  268. Opcode(0x340001C0);
  269. Opcode(0x7100041F);
  270. Opcode(0x540001E9);
  271. Opcode(0x52800042);
  272. Opcode(0xD2800021);
  273. Opcode(0xD2800003);
  274. Opcode(0x8B010060);
  275. Opcode(0x11000442);
  276. Opcode(0xAA0103E3);
  277. Opcode(0xAA0003E1);
  278. Opcode(0x6B02009F);
  279. Opcode(0x54FFFF62);
  280. Opcode(0xD4200000);
  281. Opcode(0xD65F03C0);
  282. Opcode(0xD2800000);
  283. Opcode(0xD4200000);
  284. Opcode(0xD65F03C0);
  285. Opcode(0xD2800020);
  286. Opcode(0xD4200000);
  287. Opcode(0xD65F03C0);
  288. ExecuteOpcodes();
  289. Assert.That(GetThreadState().X0, Is.EqualTo(Fn(a)));
  290. }
  291. [Explicit]
  292. [Test]
  293. public void MiscR()
  294. {
  295. const ulong result = 5;
  296. /*
  297. 0x0000000000001000: MOV X0, #2
  298. 0x0000000000001004: MOV X1, #3
  299. 0x0000000000001008: ADD X0, X0, X1
  300. 0x000000000000100C: BRK #0
  301. 0x0000000000001010: RET
  302. */
  303. Opcode(0xD2800040);
  304. Opcode(0xD2800061);
  305. Opcode(0x8B010000);
  306. Opcode(0xD4200000);
  307. Opcode(0xD65F03C0);
  308. ExecuteOpcodes();
  309. Assert.That(GetThreadState().X0, Is.EqualTo(result));
  310. Reset();
  311. /*
  312. 0x0000000000001000: MOV X0, #3
  313. 0x0000000000001004: MOV X1, #2
  314. 0x0000000000001008: ADD X0, X0, X1
  315. 0x000000000000100C: BRK #0
  316. 0x0000000000001010: RET
  317. */
  318. Opcode(0xD2800060);
  319. Opcode(0xD2800041);
  320. Opcode(0x8B010000);
  321. Opcode(0xD4200000);
  322. Opcode(0xD65F03C0);
  323. ExecuteOpcodes();
  324. Assert.That(GetThreadState().X0, Is.EqualTo(result));
  325. }
  326. [Explicit]
  327. [TestCase( 0ul)]
  328. [TestCase( 1ul)]
  329. [TestCase( 2ul)]
  330. [TestCase(42ul)]
  331. public void SanityCheck(ulong a)
  332. {
  333. uint opcode = 0xD503201F; // NOP
  334. CpuThreadState threadState = SingleOpcode(opcode, x0: a);
  335. Assert.That(threadState.X0, Is.EqualTo(a));
  336. }
  337. #endif
  338. }
  339. }