| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388 |
- #define Misc
- using ChocolArm64.State;
- using NUnit.Framework;
- using System.Runtime.Intrinsics.X86;
- namespace Ryujinx.Tests.Cpu
- {
- [Category("Misc")]
- public sealed class CpuTestMisc : CpuTest
- {
- #if Misc
- private const int RndCnt = 2;
- private const int RndCntImm = 2;
- #region "AluImm & Csel"
- [Test, Pairwise]
- public void Adds_Csinc_64bit([Values(0x0000000000000000ul, 0x7FFFFFFFFFFFFFFFul,
- 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul)] [Random(RndCnt)] ulong xn,
- [Values(0u, 4095u)] [Random(0u, 4095u, RndCntImm)] uint imm,
- [Values(0b00u, 0b01u)] uint shift, // <LSL #0, LSL #12>
- [Values(0b0000u, 0b0001u, 0b0010u, 0b0011u, // <EQ, NE, CS/HS, CC/LO,
- 0b0100u, 0b0101u, 0b0110u, 0b0111u, // MI, PL, VS, VC,
- 0b1000u, 0b1001u, 0b1010u, 0b1011u, // HI, LS, GE, LT,
- 0b1100u, 0b1101u)] uint cond) // GT, LE>
- {
- uint opCmn = 0xB100001F; // ADDS X31, X0, #0, LSL #0 -> CMN X0, #0, LSL #0
- uint opCset = 0x9A9F07E0; // CSINC X0, X31, X31, EQ -> CSET X0, NE
- opCmn |= ((shift & 3) << 22) | ((imm & 4095) << 10);
- opCset |= ((cond & 15) << 12);
- SetThreadState(x0: xn);
- Opcode(opCmn);
- Opcode(opCset);
- Opcode(0xD4200000); // BRK #0
- Opcode(0xD65F03C0); // RET
- ExecuteOpcodes();
- CompareAgainstUnicorn();
- }
- [Test, Pairwise]
- public void Adds_Csinc_32bit([Values(0x00000000u, 0x7FFFFFFFu,
- 0x80000000u, 0xFFFFFFFFu)] [Random(RndCnt)] uint wn,
- [Values(0u, 4095u)] [Random(0u, 4095u, RndCntImm)] uint imm,
- [Values(0b00u, 0b01u)] uint shift, // <LSL #0, LSL #12>
- [Values(0b0000u, 0b0001u, 0b0010u, 0b0011u, // <EQ, NE, CS/HS, CC/LO,
- 0b0100u, 0b0101u, 0b0110u, 0b0111u, // MI, PL, VS, VC,
- 0b1000u, 0b1001u, 0b1010u, 0b1011u, // HI, LS, GE, LT,
- 0b1100u, 0b1101u)] uint cond) // GT, LE>
- {
- uint opCmn = 0x3100001F; // ADDS W31, W0, #0, LSL #0 -> CMN W0, #0, LSL #0
- uint opCset = 0x1A9F07E0; // CSINC W0, W31, W31, EQ -> CSET W0, NE
- opCmn |= ((shift & 3) << 22) | ((imm & 4095) << 10);
- opCset |= ((cond & 15) << 12);
- SetThreadState(x0: wn);
- Opcode(opCmn);
- Opcode(opCset);
- Opcode(0xD4200000); // BRK #0
- Opcode(0xD65F03C0); // RET
- ExecuteOpcodes();
- CompareAgainstUnicorn();
- }
- [Test, Pairwise]
- public void Subs_Csinc_64bit([Values(0x0000000000000000ul, 0x7FFFFFFFFFFFFFFFul,
- 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul)] [Random(RndCnt)] ulong xn,
- [Values(0u, 4095u)] [Random(0u, 4095u, RndCntImm)] uint imm,
- [Values(0b00u, 0b01u)] uint shift, // <LSL #0, LSL #12>
- [Values(0b0000u, 0b0001u, 0b0010u, 0b0011u, // <EQ, NE, CS/HS, CC/LO,
- 0b0100u, 0b0101u, 0b0110u, 0b0111u, // MI, PL, VS, VC,
- 0b1000u, 0b1001u, 0b1010u, 0b1011u, // HI, LS, GE, LT,
- 0b1100u, 0b1101u)] uint cond) // GT, LE>
- {
- uint opCmp = 0xF100001F; // SUBS X31, X0, #0, LSL #0 -> CMP X0, #0, LSL #0
- uint opCset = 0x9A9F07E0; // CSINC X0, X31, X31, EQ -> CSET X0, NE
- opCmp |= ((shift & 3) << 22) | ((imm & 4095) << 10);
- opCset |= ((cond & 15) << 12);
- SetThreadState(x0: xn);
- Opcode(opCmp);
- Opcode(opCset);
- Opcode(0xD4200000); // BRK #0
- Opcode(0xD65F03C0); // RET
- ExecuteOpcodes();
- CompareAgainstUnicorn();
- }
- [Test, Pairwise]
- public void Subs_Csinc_32bit([Values(0x00000000u, 0x7FFFFFFFu,
- 0x80000000u, 0xFFFFFFFFu)] [Random(RndCnt)] uint wn,
- [Values(0u, 4095u)] [Random(0u, 4095u, RndCntImm)] uint imm,
- [Values(0b00u, 0b01u)] uint shift, // <LSL #0, LSL #12>
- [Values(0b0000u, 0b0001u, 0b0010u, 0b0011u, // <EQ, NE, CS/HS, CC/LO,
- 0b0100u, 0b0101u, 0b0110u, 0b0111u, // MI, PL, VS, VC,
- 0b1000u, 0b1001u, 0b1010u, 0b1011u, // HI, LS, GE, LT,
- 0b1100u, 0b1101u)] uint cond) // GT, LE>
- {
- uint opCmp = 0x7100001F; // SUBS W31, W0, #0, LSL #0 -> CMP W0, #0, LSL #0
- uint opCset = 0x1A9F07E0; // CSINC W0, W31, W31, EQ -> CSET W0, NE
- opCmp |= ((shift & 3) << 22) | ((imm & 4095) << 10);
- opCset |= ((cond & 15) << 12);
- SetThreadState(x0: wn);
- Opcode(opCmp);
- Opcode(opCset);
- Opcode(0xD4200000); // BRK #0
- Opcode(0xD65F03C0); // RET
- ExecuteOpcodes();
- CompareAgainstUnicorn();
- }
- #endregion
- [Explicit]
- [TestCase(0xFFFFFFFDu)] // Roots.
- [TestCase(0x00000005u)]
- public void Misc1(uint a)
- {
- // ((a + 3) * (a - 5)) / ((a + 5) * (a - 3)) = 0
- /*
- ADD W2, W0, 3
- SUB W1, W0, #5
- MUL W2, W2, W1
- ADD W1, W0, 5
- SUB W0, W0, #3
- MUL W0, W1, W0
- SDIV W0, W2, W0
- BRK #0
- RET
- */
- SetThreadState(x0: a);
- Opcode(0x11000C02);
- Opcode(0x51001401);
- Opcode(0x1B017C42);
- Opcode(0x11001401);
- Opcode(0x51000C00);
- Opcode(0x1B007C20);
- Opcode(0x1AC00C40);
- Opcode(0xD4200000);
- Opcode(0xD65F03C0);
- ExecuteOpcodes();
- Assert.That(GetThreadState().X0, Is.Zero);
- }
- [Explicit]
- [TestCase(-20f, -5f)] // 18 integer solutions.
- [TestCase(-12f, -6f)]
- [TestCase(-12f, 3f)]
- [TestCase( -8f, -8f)]
- [TestCase( -6f, -12f)]
- [TestCase( -5f, -20f)]
- [TestCase( -4f, 2f)]
- [TestCase( -3f, 12f)]
- [TestCase( -2f, 4f)]
- [TestCase( 2f, -4f)]
- [TestCase( 3f, -12f)]
- [TestCase( 4f, -2f)]
- [TestCase( 5f, 20f)]
- [TestCase( 6f, 12f)]
- [TestCase( 8f, 8f)]
- [TestCase( 12f, -3f)]
- [TestCase( 12f, 6f)]
- [TestCase( 20f, 5f)]
- public void Misc2(float a, float b)
- {
- // 1 / ((1 / a + 1 / b) ^ 2) = 16
- /*
- FMOV S2, 1.0e+0
- FDIV S0, S2, S0
- FDIV S1, S2, S1
- FADD S0, S0, S1
- FDIV S0, S2, S0
- FMUL S0, S0, S0
- BRK #0
- RET
- */
- SetThreadState(
- v0: Sse.SetScalarVector128(a),
- v1: Sse.SetScalarVector128(b));
- Opcode(0x1E2E1002);
- Opcode(0x1E201840);
- Opcode(0x1E211841);
- Opcode(0x1E212800);
- Opcode(0x1E201840);
- Opcode(0x1E200800);
- Opcode(0xD4200000);
- Opcode(0xD65F03C0);
- ExecuteOpcodes();
- Assert.That(Sse41.Extract(GetThreadState().V0, (byte)0), Is.EqualTo(16f));
- }
- [Explicit]
- [TestCase(-20d, -5d)] // 18 integer solutions.
- [TestCase(-12d, -6d)]
- [TestCase(-12d, 3d)]
- [TestCase( -8d, -8d)]
- [TestCase( -6d, -12d)]
- [TestCase( -5d, -20d)]
- [TestCase( -4d, 2d)]
- [TestCase( -3d, 12d)]
- [TestCase( -2d, 4d)]
- [TestCase( 2d, -4d)]
- [TestCase( 3d, -12d)]
- [TestCase( 4d, -2d)]
- [TestCase( 5d, 20d)]
- [TestCase( 6d, 12d)]
- [TestCase( 8d, 8d)]
- [TestCase( 12d, -3d)]
- [TestCase( 12d, 6d)]
- [TestCase( 20d, 5d)]
- public void Misc3(double a, double b)
- {
- // 1 / ((1 / a + 1 / b) ^ 2) = 16
- /*
- FMOV D2, 1.0e+0
- FDIV D0, D2, D0
- FDIV D1, D2, D1
- FADD D0, D0, D1
- FDIV D0, D2, D0
- FMUL D0, D0, D0
- BRK #0
- RET
- */
- SetThreadState(
- v0: Sse.StaticCast<double, float>(Sse2.SetScalarVector128(a)),
- v1: Sse.StaticCast<double, float>(Sse2.SetScalarVector128(b)));
- Opcode(0x1E6E1002);
- Opcode(0x1E601840);
- Opcode(0x1E611841);
- Opcode(0x1E612800);
- Opcode(0x1E601840);
- Opcode(0x1E600800);
- Opcode(0xD4200000);
- Opcode(0xD65F03C0);
- ExecuteOpcodes();
- Assert.That(VectorExtractDouble(GetThreadState().V0, (byte)0), Is.EqualTo(16d));
- }
- [Test, Ignore("The Tester supports only one return point.")]
- public void MiscF([Range(0u, 92u, 1u)] uint a)
- {
- ulong Fn(uint n)
- {
- ulong x = 0, y = 1, z;
- if (n == 0)
- {
- return x;
- }
- for (uint i = 2; i <= n; i++)
- {
- z = x + y;
- x = y;
- y = z;
- }
- return y;
- }
- /*
- 0x0000000000001000: MOV W4, W0
- 0x0000000000001004: CBZ W0, #0x3C
- 0x0000000000001008: CMP W0, #1
- 0x000000000000100C: B.LS #0x48
- 0x0000000000001010: MOVZ W2, #0x2
- 0x0000000000001014: MOVZ X1, #0x1
- 0x0000000000001018: MOVZ X3, #0
- 0x000000000000101C: ADD X0, X3, X1
- 0x0000000000001020: ADD W2, W2, #1
- 0x0000000000001024: MOV X3, X1
- 0x0000000000001028: MOV X1, X0
- 0x000000000000102C: CMP W4, W2
- 0x0000000000001030: B.HS #0x1C
- 0x0000000000001034: BRK #0
- 0x0000000000001038: RET
- 0x000000000000103C: MOVZ X0, #0
- 0x0000000000001040: BRK #0
- 0x0000000000001044: RET
- 0x0000000000001048: MOVZ X0, #0x1
- 0x000000000000104C: BRK #0
- 0x0000000000001050: RET
- */
- SetThreadState(x0: a);
- Opcode(0x2A0003E4);
- Opcode(0x340001C0);
- Opcode(0x7100041F);
- Opcode(0x540001E9);
- Opcode(0x52800042);
- Opcode(0xD2800021);
- Opcode(0xD2800003);
- Opcode(0x8B010060);
- Opcode(0x11000442);
- Opcode(0xAA0103E3);
- Opcode(0xAA0003E1);
- Opcode(0x6B02009F);
- Opcode(0x54FFFF62);
- Opcode(0xD4200000);
- Opcode(0xD65F03C0);
- Opcode(0xD2800000);
- Opcode(0xD4200000);
- Opcode(0xD65F03C0);
- Opcode(0xD2800020);
- Opcode(0xD4200000);
- Opcode(0xD65F03C0);
- ExecuteOpcodes();
- Assert.That(GetThreadState().X0, Is.EqualTo(Fn(a)));
- }
- [Explicit]
- [Test]
- public void MiscR()
- {
- const ulong result = 5;
- /*
- 0x0000000000001000: MOV X0, #2
- 0x0000000000001004: MOV X1, #3
- 0x0000000000001008: ADD X0, X0, X1
- 0x000000000000100C: BRK #0
- 0x0000000000001010: RET
- */
- Opcode(0xD2800040);
- Opcode(0xD2800061);
- Opcode(0x8B010000);
- Opcode(0xD4200000);
- Opcode(0xD65F03C0);
- ExecuteOpcodes();
- Assert.That(GetThreadState().X0, Is.EqualTo(result));
- Reset();
- /*
- 0x0000000000001000: MOV X0, #3
- 0x0000000000001004: MOV X1, #2
- 0x0000000000001008: ADD X0, X0, X1
- 0x000000000000100C: BRK #0
- 0x0000000000001010: RET
- */
- Opcode(0xD2800060);
- Opcode(0xD2800041);
- Opcode(0x8B010000);
- Opcode(0xD4200000);
- Opcode(0xD65F03C0);
- ExecuteOpcodes();
- Assert.That(GetThreadState().X0, Is.EqualTo(result));
- }
- [Explicit]
- [TestCase( 0ul)]
- [TestCase( 1ul)]
- [TestCase( 2ul)]
- [TestCase(42ul)]
- public void SanityCheck(ulong a)
- {
- uint opcode = 0xD503201F; // NOP
- CpuThreadState threadState = SingleOpcode(opcode, x0: a);
- Assert.That(threadState.X0, Is.EqualTo(a));
- }
- #endif
- }
- }
|