OpCodeSimdImm.cs 3.1 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798
  1. namespace ARMeilleure.Decoders
  2. {
  3. class OpCodeSimdImm : OpCode, IOpCodeSimd
  4. {
  5. public int Rd { get; private set; }
  6. public long Immediate { get; private set; }
  7. public int Size { get; private set; }
  8. public OpCodeSimdImm(InstDescriptor inst, ulong address, int opCode) : base(inst, address, opCode)
  9. {
  10. Rd = opCode & 0x1f;
  11. int cMode = (opCode >> 12) & 0xf;
  12. int op = (opCode >> 29) & 0x1;
  13. int modeLow = cMode & 1;
  14. int modeHigh = cMode >> 1;
  15. long imm;
  16. imm = ((uint)opCode >> 5) & 0x1f;
  17. imm |= ((uint)opCode >> 11) & 0xe0;
  18. if (modeHigh == 0b111)
  19. {
  20. Size = modeLow != 0 ? op : 3;
  21. switch (op | (modeLow << 1))
  22. {
  23. case 0:
  24. // 64-bits Immediate.
  25. // Transform abcd efgh into abcd efgh abcd efgh ...
  26. imm = (long)((ulong)imm * 0x0101010101010101);
  27. break;
  28. case 1:
  29. // 64-bits Immediate.
  30. // Transform abcd efgh into aaaa aaaa bbbb bbbb ...
  31. imm = (imm & 0xf0) >> 4 | (imm & 0x0f) << 4;
  32. imm = (imm & 0xcc) >> 2 | (imm & 0x33) << 2;
  33. imm = (imm & 0xaa) >> 1 | (imm & 0x55) << 1;
  34. imm = (long)((ulong)imm * 0x8040201008040201);
  35. imm = (long)((ulong)imm & 0x8080808080808080);
  36. imm |= imm >> 4;
  37. imm |= imm >> 2;
  38. imm |= imm >> 1;
  39. break;
  40. case 2:
  41. case 3:
  42. // Floating point Immediate.
  43. imm = DecoderHelper.DecodeImm8Float(imm, Size);
  44. break;
  45. }
  46. }
  47. else if ((modeHigh & 0b110) == 0b100)
  48. {
  49. // 16-bits shifted Immediate.
  50. Size = 1; imm <<= (modeHigh & 1) << 3;
  51. }
  52. else if ((modeHigh & 0b100) == 0b000)
  53. {
  54. // 32-bits shifted Immediate.
  55. Size = 2; imm <<= modeHigh << 3;
  56. }
  57. else if ((modeHigh & 0b111) == 0b110)
  58. {
  59. // 32-bits shifted Immediate (fill with ones).
  60. Size = 2; imm = ShlOnes(imm, 8 << modeLow);
  61. }
  62. else
  63. {
  64. // 8 bits without shift.
  65. Size = 0;
  66. }
  67. Immediate = imm;
  68. RegisterSize = ((opCode >> 30) & 1) != 0
  69. ? RegisterSize.Simd128
  70. : RegisterSize.Simd64;
  71. }
  72. private static long ShlOnes(long value, int shift)
  73. {
  74. if (shift != 0)
  75. {
  76. return value << shift | (long)(ulong.MaxValue >> (64 - shift));
  77. }
  78. else
  79. {
  80. return value;
  81. }
  82. }
  83. }
  84. }