InstEmitSimdArithmetic.cs 128 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819
  1. // https://github.com/intel/ARM_NEON_2_x86_SSE/blob/master/NEON_2_SSE.h
  2. // https://www.agner.org/optimize/#vectorclass @ vectori128.h
  3. using ARMeilleure.Decoders;
  4. using ARMeilleure.IntermediateRepresentation;
  5. using ARMeilleure.State;
  6. using ARMeilleure.Translation;
  7. using System;
  8. using System.Diagnostics;
  9. using static ARMeilleure.Instructions.InstEmitHelper;
  10. using static ARMeilleure.Instructions.InstEmitSimdHelper;
  11. using static ARMeilleure.Instructions.InstEmitSimdHelper32;
  12. using static ARMeilleure.IntermediateRepresentation.OperandHelper;
  13. namespace ARMeilleure.Instructions
  14. {
  15. using Func2I = Func<Operand, Operand, Operand>;
  16. static partial class InstEmit
  17. {
  18. public static void Abs_S(ArmEmitterContext context)
  19. {
  20. EmitScalarUnaryOpSx(context, (op1) => EmitAbs(context, op1));
  21. }
  22. public static void Abs_V(ArmEmitterContext context)
  23. {
  24. EmitVectorUnaryOpSx(context, (op1) => EmitAbs(context, op1));
  25. }
  26. public static void Add_S(ArmEmitterContext context)
  27. {
  28. EmitScalarBinaryOpZx(context, (op1, op2) => context.Add(op1, op2));
  29. }
  30. public static void Add_V(ArmEmitterContext context)
  31. {
  32. if (Optimizations.UseSse2)
  33. {
  34. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  35. Operand n = GetVec(op.Rn);
  36. Operand m = GetVec(op.Rm);
  37. Intrinsic addInst = X86PaddInstruction[op.Size];
  38. Operand res = context.AddIntrinsic(addInst, n, m);
  39. if (op.RegisterSize == RegisterSize.Simd64)
  40. {
  41. res = context.VectorZeroUpper64(res);
  42. }
  43. context.Copy(GetVec(op.Rd), res);
  44. }
  45. else
  46. {
  47. EmitVectorBinaryOpZx(context, (op1, op2) => context.Add(op1, op2));
  48. }
  49. }
  50. public static void Addhn_V(ArmEmitterContext context)
  51. {
  52. EmitHighNarrow(context, (op1, op2) => context.Add(op1, op2), round: false);
  53. }
  54. public static void Addp_S(ArmEmitterContext context)
  55. {
  56. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  57. Operand ne0 = EmitVectorExtractZx(context, op.Rn, 0, op.Size);
  58. Operand ne1 = EmitVectorExtractZx(context, op.Rn, 1, op.Size);
  59. Operand res = context.Add(ne0, ne1);
  60. context.Copy(GetVec(op.Rd), EmitVectorInsert(context, context.VectorZero(), res, 0, op.Size));
  61. }
  62. public static void Addp_V(ArmEmitterContext context)
  63. {
  64. if (Optimizations.UseSsse3)
  65. {
  66. EmitSsse3VectorPairwiseOp(context, X86PaddInstruction);
  67. }
  68. else
  69. {
  70. EmitVectorPairwiseOpZx(context, (op1, op2) => context.Add(op1, op2));
  71. }
  72. }
  73. public static void Addv_V(ArmEmitterContext context)
  74. {
  75. EmitVectorAcrossVectorOpZx(context, (op1, op2) => context.Add(op1, op2));
  76. }
  77. public static void Cls_V(ArmEmitterContext context)
  78. {
  79. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  80. Operand res = context.VectorZero();
  81. int elems = op.GetBytesCount() >> op.Size;
  82. int eSize = 8 << op.Size;
  83. for (int index = 0; index < elems; index++)
  84. {
  85. Operand ne = EmitVectorExtractZx(context, op.Rn, index, op.Size);
  86. Operand de = context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.CountLeadingSigns)), ne, Const(eSize));
  87. res = EmitVectorInsert(context, res, de, index, op.Size);
  88. }
  89. context.Copy(GetVec(op.Rd), res);
  90. }
  91. public static void Clz_V(ArmEmitterContext context)
  92. {
  93. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  94. Operand res = context.VectorZero();
  95. int elems = op.GetBytesCount() >> op.Size;
  96. int eSize = 8 << op.Size;
  97. for (int index = 0; index < elems; index++)
  98. {
  99. Operand ne = EmitVectorExtractZx(context, op.Rn, index, op.Size);
  100. Operand de = context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.CountLeadingZeros)), ne, Const(eSize));
  101. res = EmitVectorInsert(context, res, de, index, op.Size);
  102. }
  103. context.Copy(GetVec(op.Rd), res);
  104. }
  105. public static void Cnt_V(ArmEmitterContext context)
  106. {
  107. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  108. Operand res = context.VectorZero();
  109. int elems = op.RegisterSize == RegisterSize.Simd128 ? 16 : 8;
  110. for (int index = 0; index < elems; index++)
  111. {
  112. Operand ne = EmitVectorExtractZx(context, op.Rn, index, 0);
  113. Operand de;
  114. if (Optimizations.UsePopCnt)
  115. {
  116. de = context.AddIntrinsicLong(Intrinsic.X86Popcnt, ne);
  117. }
  118. else
  119. {
  120. de = context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.CountSetBits8)), ne);
  121. }
  122. res = EmitVectorInsert(context, res, de, index, 0);
  123. }
  124. context.Copy(GetVec(op.Rd), res);
  125. }
  126. public static void Fabd_S(ArmEmitterContext context)
  127. {
  128. if (Optimizations.FastFP && Optimizations.UseSse2)
  129. {
  130. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  131. int sizeF = op.Size & 1;
  132. if (sizeF == 0)
  133. {
  134. Operand res = context.AddIntrinsic(Intrinsic.X86Subss, GetVec(op.Rn), GetVec(op.Rm));
  135. res = EmitFloatAbs(context, res, true, false);
  136. context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
  137. }
  138. else /* if (sizeF == 1) */
  139. {
  140. Operand res = context.AddIntrinsic(Intrinsic.X86Subsd, GetVec(op.Rn), GetVec(op.Rm));
  141. res = EmitFloatAbs(context, res, false, false);
  142. context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
  143. }
  144. }
  145. else
  146. {
  147. EmitScalarBinaryOpF(context, (op1, op2) =>
  148. {
  149. Operand res = EmitSoftFloatCall(context, nameof(SoftFloat32.FPSub), op1, op2);
  150. return EmitUnaryMathCall(context, nameof(Math.Abs), res);
  151. });
  152. }
  153. }
  154. public static void Fabd_V(ArmEmitterContext context)
  155. {
  156. if (Optimizations.FastFP && Optimizations.UseSse2)
  157. {
  158. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  159. int sizeF = op.Size & 1;
  160. if (sizeF == 0)
  161. {
  162. Operand res = context.AddIntrinsic(Intrinsic.X86Subps, GetVec(op.Rn), GetVec(op.Rm));
  163. res = EmitFloatAbs(context, res, true, true);
  164. if (op.RegisterSize == RegisterSize.Simd64)
  165. {
  166. res = context.VectorZeroUpper64(res);
  167. }
  168. context.Copy(GetVec(op.Rd), res);
  169. }
  170. else /* if (sizeF == 1) */
  171. {
  172. Operand res = context.AddIntrinsic(Intrinsic.X86Subpd, GetVec(op.Rn), GetVec(op.Rm));
  173. res = EmitFloatAbs(context, res, false, true);
  174. context.Copy(GetVec(op.Rd), res);
  175. }
  176. }
  177. else
  178. {
  179. EmitVectorBinaryOpF(context, (op1, op2) =>
  180. {
  181. Operand res = EmitSoftFloatCall(context, nameof(SoftFloat32.FPSub), op1, op2);
  182. return EmitUnaryMathCall(context, nameof(Math.Abs), res);
  183. });
  184. }
  185. }
  186. public static void Fabs_S(ArmEmitterContext context)
  187. {
  188. if (Optimizations.UseSse2)
  189. {
  190. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  191. if (op.Size == 0)
  192. {
  193. Operand res = EmitFloatAbs(context, GetVec(op.Rn), true, false);
  194. context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
  195. }
  196. else /* if (op.Size == 1) */
  197. {
  198. Operand res = EmitFloatAbs(context, GetVec(op.Rn), false, false);
  199. context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
  200. }
  201. }
  202. else
  203. {
  204. EmitScalarUnaryOpF(context, (op1) =>
  205. {
  206. return EmitUnaryMathCall(context, nameof(Math.Abs), op1);
  207. });
  208. }
  209. }
  210. public static void Fabs_V(ArmEmitterContext context)
  211. {
  212. if (Optimizations.UseSse2)
  213. {
  214. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  215. int sizeF = op.Size & 1;
  216. if (sizeF == 0)
  217. {
  218. Operand res = EmitFloatAbs(context, GetVec(op.Rn), true, true);
  219. if (op.RegisterSize == RegisterSize.Simd64)
  220. {
  221. res = context.VectorZeroUpper64(res);
  222. }
  223. context.Copy(GetVec(op.Rd), res);
  224. }
  225. else /* if (sizeF == 1) */
  226. {
  227. Operand res = EmitFloatAbs(context, GetVec(op.Rn), false, true);
  228. context.Copy(GetVec(op.Rd), res);
  229. }
  230. }
  231. else
  232. {
  233. EmitVectorUnaryOpF(context, (op1) =>
  234. {
  235. return EmitUnaryMathCall(context, nameof(Math.Abs), op1);
  236. });
  237. }
  238. }
  239. public static void Fadd_S(ArmEmitterContext context)
  240. {
  241. if (Optimizations.FastFP && Optimizations.UseSse2)
  242. {
  243. EmitScalarBinaryOpF(context, Intrinsic.X86Addss, Intrinsic.X86Addsd);
  244. }
  245. else if (Optimizations.FastFP)
  246. {
  247. EmitScalarBinaryOpF(context, (op1, op2) => context.Add(op1, op2));
  248. }
  249. else
  250. {
  251. EmitScalarBinaryOpF(context, (op1, op2) =>
  252. {
  253. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPAdd), op1, op2);
  254. });
  255. }
  256. }
  257. public static void Fadd_V(ArmEmitterContext context)
  258. {
  259. if (Optimizations.FastFP && Optimizations.UseSse2)
  260. {
  261. EmitVectorBinaryOpF(context, Intrinsic.X86Addps, Intrinsic.X86Addpd);
  262. }
  263. else if (Optimizations.FastFP)
  264. {
  265. EmitVectorBinaryOpF(context, (op1, op2) => context.Add(op1, op2));
  266. }
  267. else
  268. {
  269. EmitVectorBinaryOpF(context, (op1, op2) =>
  270. {
  271. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPAdd), op1, op2);
  272. });
  273. }
  274. }
  275. public static void Faddp_S(ArmEmitterContext context)
  276. {
  277. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  278. int sizeF = op.Size & 1;
  279. if (Optimizations.FastFP && Optimizations.UseSse3)
  280. {
  281. if (sizeF == 0)
  282. {
  283. Operand res = context.AddIntrinsic(Intrinsic.X86Haddps, GetVec(op.Rn), GetVec(op.Rn));
  284. context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
  285. }
  286. else /* if (sizeF == 1) */
  287. {
  288. Operand res = context.AddIntrinsic(Intrinsic.X86Haddpd, GetVec(op.Rn), GetVec(op.Rn));
  289. context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
  290. }
  291. }
  292. else
  293. {
  294. OperandType type = sizeF != 0 ? OperandType.FP64 : OperandType.FP32;
  295. Operand ne0 = context.VectorExtract(type, GetVec(op.Rn), 0);
  296. Operand ne1 = context.VectorExtract(type, GetVec(op.Rn), 1);
  297. Operand res = EmitSoftFloatCall(context, nameof(SoftFloat32.FPAdd), ne0, ne1);
  298. context.Copy(GetVec(op.Rd), context.VectorInsert(context.VectorZero(), res, 0));
  299. }
  300. }
  301. public static void Faddp_V(ArmEmitterContext context)
  302. {
  303. if (Optimizations.FastFP && Optimizations.UseSse41)
  304. {
  305. EmitSse2VectorPairwiseOpF(context, (op1, op2) =>
  306. {
  307. return EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
  308. {
  309. return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
  310. {
  311. IOpCodeSimd op = (IOpCodeSimd)context.CurrOp;
  312. Intrinsic addInst = (op.Size & 1) == 0 ? Intrinsic.X86Addps : Intrinsic.X86Addpd;
  313. return context.AddIntrinsic(addInst, op1, op2);
  314. }, scalar: false, op1, op2);
  315. }, scalar: false, op1, op2);
  316. });
  317. }
  318. else
  319. {
  320. EmitVectorPairwiseOpF(context, (op1, op2) =>
  321. {
  322. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPAdd), op1, op2);
  323. });
  324. }
  325. }
  326. public static void Fdiv_S(ArmEmitterContext context)
  327. {
  328. if (Optimizations.FastFP && Optimizations.UseSse2)
  329. {
  330. EmitScalarBinaryOpF(context, Intrinsic.X86Divss, Intrinsic.X86Divsd);
  331. }
  332. else if (Optimizations.FastFP)
  333. {
  334. EmitScalarBinaryOpF(context, (op1, op2) => context.Divide(op1, op2));
  335. }
  336. else
  337. {
  338. EmitScalarBinaryOpF(context, (op1, op2) =>
  339. {
  340. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPDiv), op1, op2);
  341. });
  342. }
  343. }
  344. public static void Fdiv_V(ArmEmitterContext context)
  345. {
  346. if (Optimizations.FastFP && Optimizations.UseSse2)
  347. {
  348. EmitVectorBinaryOpF(context, Intrinsic.X86Divps, Intrinsic.X86Divpd);
  349. }
  350. else if (Optimizations.FastFP)
  351. {
  352. EmitVectorBinaryOpF(context, (op1, op2) => context.Divide(op1, op2));
  353. }
  354. else
  355. {
  356. EmitVectorBinaryOpF(context, (op1, op2) =>
  357. {
  358. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPDiv), op1, op2);
  359. });
  360. }
  361. }
  362. public static void Fmadd_S(ArmEmitterContext context) // Fused.
  363. {
  364. if (Optimizations.FastFP && Optimizations.UseSse2)
  365. {
  366. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  367. Operand d = GetVec(op.Rd);
  368. Operand a = GetVec(op.Ra);
  369. Operand n = GetVec(op.Rn);
  370. Operand m = GetVec(op.Rm);
  371. if (op.Size == 0)
  372. {
  373. Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, n, m);
  374. res = context.AddIntrinsic(Intrinsic.X86Addss, a, res);
  375. context.Copy(d, context.VectorZeroUpper96(res));
  376. }
  377. else /* if (op.Size == 1) */
  378. {
  379. Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, n, m);
  380. res = context.AddIntrinsic(Intrinsic.X86Addsd, a, res);
  381. context.Copy(d, context.VectorZeroUpper64(res));
  382. }
  383. }
  384. else
  385. {
  386. EmitScalarTernaryRaOpF(context, (op1, op2, op3) =>
  387. {
  388. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulAdd), op1, op2, op3);
  389. });
  390. }
  391. }
  392. public static void Fmax_S(ArmEmitterContext context)
  393. {
  394. if (Optimizations.FastFP && Optimizations.UseSse41)
  395. {
  396. EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
  397. {
  398. return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
  399. {
  400. return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: true);
  401. }, scalar: true, op1, op2);
  402. }, scalar: true);
  403. }
  404. else
  405. {
  406. EmitScalarBinaryOpF(context, (op1, op2) =>
  407. {
  408. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMax), op1, op2);
  409. });
  410. }
  411. }
  412. public static void Fmax_V(ArmEmitterContext context)
  413. {
  414. if (Optimizations.FastFP && Optimizations.UseSse41)
  415. {
  416. EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
  417. {
  418. return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
  419. {
  420. return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: true);
  421. }, scalar: false, op1, op2);
  422. }, scalar: false);
  423. }
  424. else
  425. {
  426. EmitVectorBinaryOpF(context, (op1, op2) =>
  427. {
  428. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMax), op1, op2);
  429. });
  430. }
  431. }
  432. public static void Fmaxnm_S(ArmEmitterContext context)
  433. {
  434. if (Optimizations.FastFP && Optimizations.UseSse41)
  435. {
  436. EmitSse41MaxMinNumOpF(context, isMaxNum: true, scalar: true);
  437. }
  438. else
  439. {
  440. EmitScalarBinaryOpF(context, (op1, op2) =>
  441. {
  442. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMaxNum), op1, op2);
  443. });
  444. }
  445. }
  446. public static void Fmaxnm_V(ArmEmitterContext context)
  447. {
  448. if (Optimizations.FastFP && Optimizations.UseSse41)
  449. {
  450. EmitSse41MaxMinNumOpF(context, isMaxNum: true, scalar: false);
  451. }
  452. else
  453. {
  454. EmitVectorBinaryOpF(context, (op1, op2) =>
  455. {
  456. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMaxNum), op1, op2);
  457. });
  458. }
  459. }
  460. public static void Fmaxnmp_V(ArmEmitterContext context)
  461. {
  462. if (Optimizations.FastFP && Optimizations.UseSse41)
  463. {
  464. EmitSse2VectorPairwiseOpF(context, (op1, op2) =>
  465. {
  466. return EmitSse41MaxMinNumOpF(context, isMaxNum: true, scalar: false, op1, op2);
  467. });
  468. }
  469. else
  470. {
  471. EmitVectorPairwiseOpF(context, (op1, op2) =>
  472. {
  473. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMaxNum), op1, op2);
  474. });
  475. }
  476. }
  477. public static void Fmaxnmv_V(ArmEmitterContext context)
  478. {
  479. if (Optimizations.FastFP && Optimizations.UseSse41)
  480. {
  481. EmitSse2VectorAcrossVectorOpF(context, (op1, op2) =>
  482. {
  483. return EmitSse41MaxMinNumOpF(context, isMaxNum: true, scalar: false, op1, op2);
  484. });
  485. }
  486. else
  487. {
  488. EmitVectorAcrossVectorOpF(context, (op1, op2) =>
  489. {
  490. return context.Call(typeof(SoftFloat32).GetMethod(nameof(SoftFloat32.FPMaxNum)), op1, op2);
  491. });
  492. }
  493. }
  494. public static void Fmaxp_V(ArmEmitterContext context)
  495. {
  496. if (Optimizations.FastFP && Optimizations.UseSse41)
  497. {
  498. EmitSse2VectorPairwiseOpF(context, (op1, op2) =>
  499. {
  500. return EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
  501. {
  502. return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
  503. {
  504. return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: true);
  505. }, scalar: false, op1, op2);
  506. }, scalar: false, op1, op2);
  507. });
  508. }
  509. else
  510. {
  511. EmitVectorPairwiseOpF(context, (op1, op2) =>
  512. {
  513. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMax), op1, op2);
  514. });
  515. }
  516. }
  517. public static void Fmaxv_V(ArmEmitterContext context)
  518. {
  519. if (Optimizations.FastFP && Optimizations.UseSse41)
  520. {
  521. EmitSse2VectorAcrossVectorOpF(context, (op1, op2) =>
  522. {
  523. return EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
  524. {
  525. return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
  526. {
  527. return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: true);
  528. }, scalar: false, op1, op2);
  529. }, scalar: false, op1, op2);
  530. });
  531. }
  532. else
  533. {
  534. EmitVectorAcrossVectorOpF(context, (op1, op2) =>
  535. {
  536. return context.Call(typeof(SoftFloat32).GetMethod(nameof(SoftFloat32.FPMax)), op1, op2);
  537. });
  538. }
  539. }
  540. public static void Fmin_S(ArmEmitterContext context)
  541. {
  542. if (Optimizations.FastFP && Optimizations.UseSse41)
  543. {
  544. EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
  545. {
  546. return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
  547. {
  548. return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: false);
  549. }, scalar: true, op1, op2);
  550. }, scalar: true);
  551. }
  552. else
  553. {
  554. EmitScalarBinaryOpF(context, (op1, op2) =>
  555. {
  556. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMin), op1, op2);
  557. });
  558. }
  559. }
  560. public static void Fmin_V(ArmEmitterContext context)
  561. {
  562. if (Optimizations.FastFP && Optimizations.UseSse41)
  563. {
  564. EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
  565. {
  566. return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
  567. {
  568. return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: false);
  569. }, scalar: false, op1, op2);
  570. }, scalar: false);
  571. }
  572. else
  573. {
  574. EmitVectorBinaryOpF(context, (op1, op2) =>
  575. {
  576. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMin), op1, op2);
  577. });
  578. }
  579. }
  580. public static void Fminnm_S(ArmEmitterContext context)
  581. {
  582. if (Optimizations.FastFP && Optimizations.UseSse41)
  583. {
  584. EmitSse41MaxMinNumOpF(context, isMaxNum: false, scalar: true);
  585. }
  586. else
  587. {
  588. EmitScalarBinaryOpF(context, (op1, op2) =>
  589. {
  590. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMinNum), op1, op2);
  591. });
  592. }
  593. }
  594. public static void Fminnm_V(ArmEmitterContext context)
  595. {
  596. if (Optimizations.FastFP && Optimizations.UseSse41)
  597. {
  598. EmitSse41MaxMinNumOpF(context, isMaxNum: false, scalar: false);
  599. }
  600. else
  601. {
  602. EmitVectorBinaryOpF(context, (op1, op2) =>
  603. {
  604. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMinNum), op1, op2);
  605. });
  606. }
  607. }
  608. public static void Fminnmp_V(ArmEmitterContext context)
  609. {
  610. if (Optimizations.FastFP && Optimizations.UseSse41)
  611. {
  612. EmitSse2VectorPairwiseOpF(context, (op1, op2) =>
  613. {
  614. return EmitSse41MaxMinNumOpF(context, isMaxNum: false, scalar: false, op1, op2);
  615. });
  616. }
  617. else
  618. {
  619. EmitVectorPairwiseOpF(context, (op1, op2) =>
  620. {
  621. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMinNum), op1, op2);
  622. });
  623. }
  624. }
  625. public static void Fminnmv_V(ArmEmitterContext context)
  626. {
  627. if (Optimizations.FastFP && Optimizations.UseSse41)
  628. {
  629. EmitSse2VectorAcrossVectorOpF(context, (op1, op2) =>
  630. {
  631. return EmitSse41MaxMinNumOpF(context, isMaxNum: false, scalar: false, op1, op2);
  632. });
  633. }
  634. else
  635. {
  636. EmitVectorAcrossVectorOpF(context, (op1, op2) =>
  637. {
  638. return context.Call(typeof(SoftFloat32).GetMethod(nameof(SoftFloat32.FPMinNum)), op1, op2);
  639. });
  640. }
  641. }
  642. public static void Fminp_V(ArmEmitterContext context)
  643. {
  644. if (Optimizations.FastFP && Optimizations.UseSse41)
  645. {
  646. EmitSse2VectorPairwiseOpF(context, (op1, op2) =>
  647. {
  648. return EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
  649. {
  650. return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
  651. {
  652. return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: false);
  653. }, scalar: false, op1, op2);
  654. }, scalar: false, op1, op2);
  655. });
  656. }
  657. else
  658. {
  659. EmitVectorPairwiseOpF(context, (op1, op2) =>
  660. {
  661. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMin), op1, op2);
  662. });
  663. }
  664. }
  665. public static void Fminv_V(ArmEmitterContext context)
  666. {
  667. if (Optimizations.FastFP && Optimizations.UseSse41)
  668. {
  669. EmitSse2VectorAcrossVectorOpF(context, (op1, op2) =>
  670. {
  671. return EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
  672. {
  673. return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
  674. {
  675. return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: false);
  676. }, scalar: false, op1, op2);
  677. }, scalar: false, op1, op2);
  678. });
  679. }
  680. else
  681. {
  682. EmitVectorAcrossVectorOpF(context, (op1, op2) =>
  683. {
  684. return context.Call(typeof(SoftFloat32).GetMethod(nameof(SoftFloat32.FPMin)), op1, op2);
  685. });
  686. }
  687. }
  688. public static void Fmla_Se(ArmEmitterContext context) // Fused.
  689. {
  690. EmitScalarTernaryOpByElemF(context, (op1, op2, op3) =>
  691. {
  692. return context.Add(op1, context.Multiply(op2, op3));
  693. });
  694. }
  695. public static void Fmla_V(ArmEmitterContext context) // Fused.
  696. {
  697. if (Optimizations.FastFP && Optimizations.UseSse2)
  698. {
  699. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  700. Operand d = GetVec(op.Rd);
  701. Operand n = GetVec(op.Rn);
  702. Operand m = GetVec(op.Rm);
  703. int sizeF = op.Size & 1;
  704. if (sizeF == 0)
  705. {
  706. Operand res = context.AddIntrinsic(Intrinsic.X86Mulps, n, m);
  707. res = context.AddIntrinsic(Intrinsic.X86Addps, d, res);
  708. if (op.RegisterSize == RegisterSize.Simd64)
  709. {
  710. res = context.VectorZeroUpper64(res);
  711. }
  712. context.Copy(d, res);
  713. }
  714. else /* if (sizeF == 1) */
  715. {
  716. Operand res = context.AddIntrinsic(Intrinsic.X86Mulpd, n, m);
  717. res = context.AddIntrinsic(Intrinsic.X86Addpd, d, res);
  718. context.Copy(d, res);
  719. }
  720. }
  721. else
  722. {
  723. EmitVectorTernaryOpF(context, (op1, op2, op3) =>
  724. {
  725. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulAdd), op1, op2, op3);
  726. });
  727. }
  728. }
  729. public static void Fmla_Ve(ArmEmitterContext context) // Fused.
  730. {
  731. if (Optimizations.FastFP && Optimizations.UseSse2)
  732. {
  733. OpCodeSimdRegElemF op = (OpCodeSimdRegElemF)context.CurrOp;
  734. Operand d = GetVec(op.Rd);
  735. Operand n = GetVec(op.Rn);
  736. Operand m = GetVec(op.Rm);
  737. int sizeF = op.Size & 1;
  738. if (sizeF == 0)
  739. {
  740. int shuffleMask = op.Index | op.Index << 2 | op.Index << 4 | op.Index << 6;
  741. Operand res = context.AddIntrinsic(Intrinsic.X86Shufps, m, m, Const(shuffleMask));
  742. res = context.AddIntrinsic(Intrinsic.X86Mulps, n, res);
  743. res = context.AddIntrinsic(Intrinsic.X86Addps, d, res);
  744. if (op.RegisterSize == RegisterSize.Simd64)
  745. {
  746. res = context.VectorZeroUpper64(res);
  747. }
  748. context.Copy(d, res);
  749. }
  750. else /* if (sizeF == 1) */
  751. {
  752. int shuffleMask = op.Index | op.Index << 1;
  753. Operand res = context.AddIntrinsic(Intrinsic.X86Shufpd, m, m, Const(shuffleMask));
  754. res = context.AddIntrinsic(Intrinsic.X86Mulpd, n, res);
  755. res = context.AddIntrinsic(Intrinsic.X86Addpd, d, res);
  756. context.Copy(d, res);
  757. }
  758. }
  759. else
  760. {
  761. EmitVectorTernaryOpByElemF(context, (op1, op2, op3) =>
  762. {
  763. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulAdd), op1, op2, op3);
  764. });
  765. }
  766. }
  767. public static void Fmls_Se(ArmEmitterContext context) // Fused.
  768. {
  769. EmitScalarTernaryOpByElemF(context, (op1, op2, op3) =>
  770. {
  771. return context.Subtract(op1, context.Multiply(op2, op3));
  772. });
  773. }
  774. public static void Fmls_V(ArmEmitterContext context) // Fused.
  775. {
  776. if (Optimizations.FastFP && Optimizations.UseSse2)
  777. {
  778. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  779. Operand d = GetVec(op.Rd);
  780. Operand n = GetVec(op.Rn);
  781. Operand m = GetVec(op.Rm);
  782. int sizeF = op.Size & 1;
  783. if (sizeF == 0)
  784. {
  785. Operand res = context.AddIntrinsic(Intrinsic.X86Mulps, n, m);
  786. res = context.AddIntrinsic(Intrinsic.X86Subps, d, res);
  787. if (op.RegisterSize == RegisterSize.Simd64)
  788. {
  789. res = context.VectorZeroUpper64(res);
  790. }
  791. context.Copy(d, res);
  792. }
  793. else /* if (sizeF == 1) */
  794. {
  795. Operand res = context.AddIntrinsic(Intrinsic.X86Mulpd, n, m);
  796. res = context.AddIntrinsic(Intrinsic.X86Subpd, d, res);
  797. context.Copy(d, res);
  798. }
  799. }
  800. else
  801. {
  802. EmitVectorTernaryOpF(context, (op1, op2, op3) =>
  803. {
  804. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulSub), op1, op2, op3);
  805. });
  806. }
  807. }
  808. public static void Fmls_Ve(ArmEmitterContext context) // Fused.
  809. {
  810. if (Optimizations.FastFP && Optimizations.UseSse2)
  811. {
  812. OpCodeSimdRegElemF op = (OpCodeSimdRegElemF)context.CurrOp;
  813. Operand d = GetVec(op.Rd);
  814. Operand n = GetVec(op.Rn);
  815. Operand m = GetVec(op.Rm);
  816. int sizeF = op.Size & 1;
  817. if (sizeF == 0)
  818. {
  819. int shuffleMask = op.Index | op.Index << 2 | op.Index << 4 | op.Index << 6;
  820. Operand res = context.AddIntrinsic(Intrinsic.X86Shufps, m, m, Const(shuffleMask));
  821. res = context.AddIntrinsic(Intrinsic.X86Mulps, n, res);
  822. res = context.AddIntrinsic(Intrinsic.X86Subps, d, res);
  823. if (op.RegisterSize == RegisterSize.Simd64)
  824. {
  825. res = context.VectorZeroUpper64(res);
  826. }
  827. context.Copy(d, res);
  828. }
  829. else /* if (sizeF == 1) */
  830. {
  831. int shuffleMask = op.Index | op.Index << 1;
  832. Operand res = context.AddIntrinsic(Intrinsic.X86Shufpd, m, m, Const(shuffleMask));
  833. res = context.AddIntrinsic(Intrinsic.X86Mulpd, n, res);
  834. res = context.AddIntrinsic(Intrinsic.X86Subpd, d, res);
  835. context.Copy(d, res);
  836. }
  837. }
  838. else
  839. {
  840. EmitVectorTernaryOpByElemF(context, (op1, op2, op3) =>
  841. {
  842. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulSub), op1, op2, op3);
  843. });
  844. }
  845. }
  846. public static void Fmsub_S(ArmEmitterContext context) // Fused.
  847. {
  848. if (Optimizations.FastFP && Optimizations.UseSse2)
  849. {
  850. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  851. Operand d = GetVec(op.Rd);
  852. Operand a = GetVec(op.Ra);
  853. Operand n = GetVec(op.Rn);
  854. Operand m = GetVec(op.Rm);
  855. if (op.Size == 0)
  856. {
  857. Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, n, m);
  858. res = context.AddIntrinsic(Intrinsic.X86Subss, a, res);
  859. context.Copy(d, context.VectorZeroUpper96(res));
  860. }
  861. else /* if (op.Size == 1) */
  862. {
  863. Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, n, m);
  864. res = context.AddIntrinsic(Intrinsic.X86Subsd, a, res);
  865. context.Copy(d, context.VectorZeroUpper64(res));
  866. }
  867. }
  868. else
  869. {
  870. EmitScalarTernaryRaOpF(context, (op1, op2, op3) =>
  871. {
  872. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulSub), op1, op2, op3);
  873. });
  874. }
  875. }
  876. public static void Fmul_S(ArmEmitterContext context)
  877. {
  878. if (Optimizations.FastFP && Optimizations.UseSse2)
  879. {
  880. EmitScalarBinaryOpF(context, Intrinsic.X86Mulss, Intrinsic.X86Mulsd);
  881. }
  882. else if (Optimizations.FastFP)
  883. {
  884. EmitScalarBinaryOpF(context, (op1, op2) => context.Multiply(op1, op2));
  885. }
  886. else
  887. {
  888. EmitScalarBinaryOpF(context, (op1, op2) =>
  889. {
  890. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMul), op1, op2);
  891. });
  892. }
  893. }
  894. public static void Fmul_Se(ArmEmitterContext context)
  895. {
  896. EmitScalarBinaryOpByElemF(context, (op1, op2) => context.Multiply(op1, op2));
  897. }
  898. public static void Fmul_V(ArmEmitterContext context)
  899. {
  900. if (Optimizations.FastFP && Optimizations.UseSse2)
  901. {
  902. EmitVectorBinaryOpF(context, Intrinsic.X86Mulps, Intrinsic.X86Mulpd);
  903. }
  904. else if (Optimizations.FastFP)
  905. {
  906. EmitVectorBinaryOpF(context, (op1, op2) => context.Multiply(op1, op2));
  907. }
  908. else
  909. {
  910. EmitVectorBinaryOpF(context, (op1, op2) =>
  911. {
  912. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMul), op1, op2);
  913. });
  914. }
  915. }
  916. public static void Fmul_Ve(ArmEmitterContext context)
  917. {
  918. if (Optimizations.FastFP && Optimizations.UseSse2)
  919. {
  920. OpCodeSimdRegElemF op = (OpCodeSimdRegElemF)context.CurrOp;
  921. Operand n = GetVec(op.Rn);
  922. Operand m = GetVec(op.Rm);
  923. int sizeF = op.Size & 1;
  924. if (sizeF == 0)
  925. {
  926. int shuffleMask = op.Index | op.Index << 2 | op.Index << 4 | op.Index << 6;
  927. Operand res = context.AddIntrinsic(Intrinsic.X86Shufps, m, m, Const(shuffleMask));
  928. res = context.AddIntrinsic(Intrinsic.X86Mulps, n, res);
  929. if (op.RegisterSize == RegisterSize.Simd64)
  930. {
  931. res = context.VectorZeroUpper64(res);
  932. }
  933. context.Copy(GetVec(op.Rd), res);
  934. }
  935. else /* if (sizeF == 1) */
  936. {
  937. int shuffleMask = op.Index | op.Index << 1;
  938. Operand res = context.AddIntrinsic(Intrinsic.X86Shufpd, m, m, Const(shuffleMask));
  939. res = context.AddIntrinsic(Intrinsic.X86Mulpd, n, res);
  940. context.Copy(GetVec(op.Rd), res);
  941. }
  942. }
  943. else if (Optimizations.FastFP)
  944. {
  945. EmitVectorBinaryOpByElemF(context, (op1, op2) => context.Multiply(op1, op2));
  946. }
  947. else
  948. {
  949. EmitVectorBinaryOpByElemF(context, (op1, op2) =>
  950. {
  951. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMul), op1, op2);
  952. });
  953. }
  954. }
  955. public static void Fmulx_S(ArmEmitterContext context)
  956. {
  957. EmitScalarBinaryOpF(context, (op1, op2) =>
  958. {
  959. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulX), op1, op2);
  960. });
  961. }
  962. public static void Fmulx_Se(ArmEmitterContext context)
  963. {
  964. EmitScalarBinaryOpByElemF(context, (op1, op2) =>
  965. {
  966. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulX), op1, op2);
  967. });
  968. }
  969. public static void Fmulx_V(ArmEmitterContext context)
  970. {
  971. EmitVectorBinaryOpF(context, (op1, op2) =>
  972. {
  973. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulX), op1, op2);
  974. });
  975. }
  976. public static void Fmulx_Ve(ArmEmitterContext context)
  977. {
  978. EmitVectorBinaryOpByElemF(context, (op1, op2) =>
  979. {
  980. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPMulX), op1, op2);
  981. });
  982. }
  983. public static void Fneg_S(ArmEmitterContext context)
  984. {
  985. if (Optimizations.UseSse2)
  986. {
  987. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  988. if (op.Size == 0)
  989. {
  990. Operand mask = X86GetScalar(context, -0f);
  991. Operand res = context.AddIntrinsic(Intrinsic.X86Xorps, mask, GetVec(op.Rn));
  992. context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
  993. }
  994. else /* if (op.Size == 1) */
  995. {
  996. Operand mask = X86GetScalar(context, -0d);
  997. Operand res = context.AddIntrinsic(Intrinsic.X86Xorpd, mask, GetVec(op.Rn));
  998. context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
  999. }
  1000. }
  1001. else
  1002. {
  1003. EmitScalarUnaryOpF(context, (op1) => context.Negate(op1));
  1004. }
  1005. }
  1006. public static void Fneg_V(ArmEmitterContext context)
  1007. {
  1008. if (Optimizations.UseSse2)
  1009. {
  1010. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1011. int sizeF = op.Size & 1;
  1012. if (sizeF == 0)
  1013. {
  1014. Operand mask = X86GetAllElements(context, -0f);
  1015. Operand res = context.AddIntrinsic(Intrinsic.X86Xorps, mask, GetVec(op.Rn));
  1016. if (op.RegisterSize == RegisterSize.Simd64)
  1017. {
  1018. res = context.VectorZeroUpper64(res);
  1019. }
  1020. context.Copy(GetVec(op.Rd), res);
  1021. }
  1022. else /* if (sizeF == 1) */
  1023. {
  1024. Operand mask = X86GetAllElements(context, -0d);
  1025. Operand res = context.AddIntrinsic(Intrinsic.X86Xorpd, mask, GetVec(op.Rn));
  1026. context.Copy(GetVec(op.Rd), res);
  1027. }
  1028. }
  1029. else
  1030. {
  1031. EmitVectorUnaryOpF(context, (op1) => context.Negate(op1));
  1032. }
  1033. }
  1034. public static void Fnmadd_S(ArmEmitterContext context) // Fused.
  1035. {
  1036. if (Optimizations.FastFP && Optimizations.UseSse2)
  1037. {
  1038. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1039. Operand d = GetVec(op.Rd);
  1040. Operand a = GetVec(op.Ra);
  1041. Operand n = GetVec(op.Rn);
  1042. Operand m = GetVec(op.Rm);
  1043. if (op.Size == 0)
  1044. {
  1045. Operand mask = X86GetScalar(context, -0f);
  1046. Operand aNeg = context.AddIntrinsic(Intrinsic.X86Xorps, mask, a);
  1047. Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, n, m);
  1048. res = context.AddIntrinsic(Intrinsic.X86Subss, aNeg, res);
  1049. context.Copy(d, context.VectorZeroUpper96(res));
  1050. }
  1051. else /* if (op.Size == 1) */
  1052. {
  1053. Operand mask = X86GetScalar(context, -0d);
  1054. Operand aNeg = context.AddIntrinsic(Intrinsic.X86Xorpd, mask, a);
  1055. Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, n, m);
  1056. res = context.AddIntrinsic(Intrinsic.X86Subsd, aNeg, res);
  1057. context.Copy(d, context.VectorZeroUpper64(res));
  1058. }
  1059. }
  1060. else
  1061. {
  1062. EmitScalarTernaryRaOpF(context, (op1, op2, op3) =>
  1063. {
  1064. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPNegMulAdd), op1, op2, op3);
  1065. });
  1066. }
  1067. }
  1068. public static void Fnmsub_S(ArmEmitterContext context) // Fused.
  1069. {
  1070. if (Optimizations.FastFP && Optimizations.UseSse2)
  1071. {
  1072. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1073. Operand d = GetVec(op.Rd);
  1074. Operand a = GetVec(op.Ra);
  1075. Operand n = GetVec(op.Rn);
  1076. Operand m = GetVec(op.Rm);
  1077. if (op.Size == 0)
  1078. {
  1079. Operand mask = X86GetScalar(context, -0f);
  1080. Operand aNeg = context.AddIntrinsic(Intrinsic.X86Xorps, mask, a);
  1081. Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, n, m);
  1082. res = context.AddIntrinsic(Intrinsic.X86Addss, aNeg, res);
  1083. context.Copy(d, context.VectorZeroUpper96(res));
  1084. }
  1085. else /* if (op.Size == 1) */
  1086. {
  1087. Operand mask = X86GetScalar(context, -0d);
  1088. Operand aNeg = context.AddIntrinsic(Intrinsic.X86Xorpd, mask, a);
  1089. Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, n, m);
  1090. res = context.AddIntrinsic(Intrinsic.X86Addsd, aNeg, res);
  1091. context.Copy(d, context.VectorZeroUpper64(res));
  1092. }
  1093. }
  1094. else
  1095. {
  1096. EmitScalarTernaryRaOpF(context, (op1, op2, op3) =>
  1097. {
  1098. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPNegMulSub), op1, op2, op3);
  1099. });
  1100. }
  1101. }
  1102. public static void Fnmul_S(ArmEmitterContext context)
  1103. {
  1104. EmitScalarBinaryOpF(context, (op1, op2) => context.Negate(context.Multiply(op1, op2)));
  1105. }
  1106. public static void Frecpe_S(ArmEmitterContext context)
  1107. {
  1108. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1109. int sizeF = op.Size & 1;
  1110. if (Optimizations.FastFP && Optimizations.UseSse && sizeF == 0)
  1111. {
  1112. EmitScalarUnaryOpF(context, Intrinsic.X86Rcpss, 0);
  1113. }
  1114. else
  1115. {
  1116. EmitScalarUnaryOpF(context, (op1) =>
  1117. {
  1118. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPRecipEstimate), op1);
  1119. });
  1120. }
  1121. }
  1122. public static void Frecpe_V(ArmEmitterContext context)
  1123. {
  1124. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1125. int sizeF = op.Size & 1;
  1126. if (Optimizations.FastFP && Optimizations.UseSse && sizeF == 0)
  1127. {
  1128. EmitVectorUnaryOpF(context, Intrinsic.X86Rcpps, 0);
  1129. }
  1130. else
  1131. {
  1132. EmitVectorUnaryOpF(context, (op1) =>
  1133. {
  1134. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPRecipEstimate), op1);
  1135. });
  1136. }
  1137. }
  1138. public static void Frecps_S(ArmEmitterContext context) // Fused.
  1139. {
  1140. if (Optimizations.FastFP && Optimizations.UseSse2)
  1141. {
  1142. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1143. int sizeF = op.Size & 1;
  1144. if (sizeF == 0)
  1145. {
  1146. Operand mask = X86GetScalar(context, 2f);
  1147. Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, GetVec(op.Rn), GetVec(op.Rm));
  1148. res = context.AddIntrinsic(Intrinsic.X86Subss, mask, res);
  1149. context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
  1150. }
  1151. else /* if (sizeF == 1) */
  1152. {
  1153. Operand mask = X86GetScalar(context, 2d);
  1154. Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, GetVec(op.Rn), GetVec(op.Rm));
  1155. res = context.AddIntrinsic(Intrinsic.X86Subsd, mask, res);
  1156. context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
  1157. }
  1158. }
  1159. else
  1160. {
  1161. EmitScalarBinaryOpF(context, (op1, op2) =>
  1162. {
  1163. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPRecipStepFused), op1, op2);
  1164. });
  1165. }
  1166. }
  1167. public static void Frecps_V(ArmEmitterContext context) // Fused.
  1168. {
  1169. if (Optimizations.FastFP && Optimizations.UseSse2)
  1170. {
  1171. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1172. int sizeF = op.Size & 1;
  1173. if (sizeF == 0)
  1174. {
  1175. Operand mask = X86GetAllElements(context, 2f);
  1176. Operand res = context.AddIntrinsic(Intrinsic.X86Mulps, GetVec(op.Rn), GetVec(op.Rm));
  1177. res = context.AddIntrinsic(Intrinsic.X86Subps, mask, res);
  1178. if (op.RegisterSize == RegisterSize.Simd64)
  1179. {
  1180. res = context.VectorZeroUpper64(res);
  1181. }
  1182. context.Copy(GetVec(op.Rd), res);
  1183. }
  1184. else /* if (sizeF == 1) */
  1185. {
  1186. Operand mask = X86GetAllElements(context, 2d);
  1187. Operand res = context.AddIntrinsic(Intrinsic.X86Mulpd, GetVec(op.Rn), GetVec(op.Rm));
  1188. res = context.AddIntrinsic(Intrinsic.X86Subpd, mask, res);
  1189. context.Copy(GetVec(op.Rd), res);
  1190. }
  1191. }
  1192. else
  1193. {
  1194. EmitVectorBinaryOpF(context, (op1, op2) =>
  1195. {
  1196. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPRecipStepFused), op1, op2);
  1197. });
  1198. }
  1199. }
  1200. public static void Frecpx_S(ArmEmitterContext context)
  1201. {
  1202. EmitScalarUnaryOpF(context, (op1) =>
  1203. {
  1204. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPRecpX), op1);
  1205. });
  1206. }
  1207. public static void Frinta_S(ArmEmitterContext context)
  1208. {
  1209. EmitScalarUnaryOpF(context, (op1) =>
  1210. {
  1211. return EmitRoundMathCall(context, MidpointRounding.AwayFromZero, op1);
  1212. });
  1213. }
  1214. public static void Frinta_V(ArmEmitterContext context)
  1215. {
  1216. EmitVectorUnaryOpF(context, (op1) =>
  1217. {
  1218. return EmitRoundMathCall(context, MidpointRounding.AwayFromZero, op1);
  1219. });
  1220. }
  1221. public static void Frinti_S(ArmEmitterContext context)
  1222. {
  1223. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1224. EmitScalarUnaryOpF(context, (op1) =>
  1225. {
  1226. if (op.Size == 0)
  1227. {
  1228. return context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.RoundF)), op1);
  1229. }
  1230. else /* if (op.Size == 1) */
  1231. {
  1232. return context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.Round)), op1);
  1233. }
  1234. });
  1235. }
  1236. public static void Frinti_V(ArmEmitterContext context)
  1237. {
  1238. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1239. int sizeF = op.Size & 1;
  1240. EmitVectorUnaryOpF(context, (op1) =>
  1241. {
  1242. if (sizeF == 0)
  1243. {
  1244. return context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.RoundF)), op1);
  1245. }
  1246. else /* if (sizeF == 1) */
  1247. {
  1248. return context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.Round)), op1);
  1249. }
  1250. });
  1251. }
  1252. public static void Frintm_S(ArmEmitterContext context)
  1253. {
  1254. if (Optimizations.UseSse41)
  1255. {
  1256. EmitScalarRoundOpF(context, FPRoundingMode.TowardsMinusInfinity);
  1257. }
  1258. else
  1259. {
  1260. EmitScalarUnaryOpF(context, (op1) =>
  1261. {
  1262. return EmitUnaryMathCall(context, nameof(Math.Floor), op1);
  1263. });
  1264. }
  1265. }
  1266. public static void Frintm_V(ArmEmitterContext context)
  1267. {
  1268. if (Optimizations.UseSse41)
  1269. {
  1270. EmitVectorRoundOpF(context, FPRoundingMode.TowardsMinusInfinity);
  1271. }
  1272. else
  1273. {
  1274. EmitVectorUnaryOpF(context, (op1) =>
  1275. {
  1276. return EmitUnaryMathCall(context, nameof(Math.Floor), op1);
  1277. });
  1278. }
  1279. }
  1280. public static void Frintn_S(ArmEmitterContext context)
  1281. {
  1282. if (Optimizations.UseSse41)
  1283. {
  1284. EmitScalarRoundOpF(context, FPRoundingMode.ToNearest);
  1285. }
  1286. else
  1287. {
  1288. EmitScalarUnaryOpF(context, (op1) =>
  1289. {
  1290. return EmitRoundMathCall(context, MidpointRounding.ToEven, op1);
  1291. });
  1292. }
  1293. }
  1294. public static void Frintn_V(ArmEmitterContext context)
  1295. {
  1296. if (Optimizations.UseSse41)
  1297. {
  1298. EmitVectorRoundOpF(context, FPRoundingMode.ToNearest);
  1299. }
  1300. else
  1301. {
  1302. EmitVectorUnaryOpF(context, (op1) =>
  1303. {
  1304. return EmitRoundMathCall(context, MidpointRounding.ToEven, op1);
  1305. });
  1306. }
  1307. }
  1308. public static void Frintp_S(ArmEmitterContext context)
  1309. {
  1310. if (Optimizations.UseSse41)
  1311. {
  1312. EmitScalarRoundOpF(context, FPRoundingMode.TowardsPlusInfinity);
  1313. }
  1314. else
  1315. {
  1316. EmitScalarUnaryOpF(context, (op1) =>
  1317. {
  1318. return EmitUnaryMathCall(context, nameof(Math.Ceiling), op1);
  1319. });
  1320. }
  1321. }
  1322. public static void Frintp_V(ArmEmitterContext context)
  1323. {
  1324. if (Optimizations.UseSse41)
  1325. {
  1326. EmitVectorRoundOpF(context, FPRoundingMode.TowardsPlusInfinity);
  1327. }
  1328. else
  1329. {
  1330. EmitVectorUnaryOpF(context, (op1) =>
  1331. {
  1332. return EmitUnaryMathCall(context, nameof(Math.Ceiling), op1);
  1333. });
  1334. }
  1335. }
  1336. public static void Frintx_S(ArmEmitterContext context)
  1337. {
  1338. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1339. EmitScalarUnaryOpF(context, (op1) =>
  1340. {
  1341. if (op.Size == 0)
  1342. {
  1343. return context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.RoundF)), op1);
  1344. }
  1345. else /* if (op.Size == 1) */
  1346. {
  1347. return context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.Round)), op1);
  1348. }
  1349. });
  1350. }
  1351. public static void Frintx_V(ArmEmitterContext context)
  1352. {
  1353. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1354. int sizeF = op.Size & 1;
  1355. EmitVectorUnaryOpF(context, (op1) =>
  1356. {
  1357. if (sizeF == 0)
  1358. {
  1359. return context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.RoundF)), op1);
  1360. }
  1361. else /* if (sizeF == 1) */
  1362. {
  1363. return context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.Round)), op1);
  1364. }
  1365. });
  1366. }
  1367. public static void Frintz_S(ArmEmitterContext context)
  1368. {
  1369. if (Optimizations.UseSse41)
  1370. {
  1371. EmitScalarRoundOpF(context, FPRoundingMode.TowardsZero);
  1372. }
  1373. else
  1374. {
  1375. EmitScalarUnaryOpF(context, (op1) =>
  1376. {
  1377. return EmitUnaryMathCall(context, nameof(Math.Truncate), op1);
  1378. });
  1379. }
  1380. }
  1381. public static void Frintz_V(ArmEmitterContext context)
  1382. {
  1383. if (Optimizations.UseSse41)
  1384. {
  1385. EmitVectorRoundOpF(context, FPRoundingMode.TowardsZero);
  1386. }
  1387. else
  1388. {
  1389. EmitVectorUnaryOpF(context, (op1) =>
  1390. {
  1391. return EmitUnaryMathCall(context, nameof(Math.Truncate), op1);
  1392. });
  1393. }
  1394. }
  1395. public static void Frsqrte_S(ArmEmitterContext context)
  1396. {
  1397. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1398. int sizeF = op.Size & 1;
  1399. if (Optimizations.FastFP && Optimizations.UseSse && sizeF == 0)
  1400. {
  1401. EmitScalarUnaryOpF(context, Intrinsic.X86Rsqrtss, 0);
  1402. }
  1403. else
  1404. {
  1405. EmitScalarUnaryOpF(context, (op1) =>
  1406. {
  1407. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPRSqrtEstimate), op1);
  1408. });
  1409. }
  1410. }
  1411. public static void Frsqrte_V(ArmEmitterContext context)
  1412. {
  1413. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1414. int sizeF = op.Size & 1;
  1415. if (Optimizations.FastFP && Optimizations.UseSse && sizeF == 0)
  1416. {
  1417. EmitVectorUnaryOpF(context, Intrinsic.X86Rsqrtps, 0);
  1418. }
  1419. else
  1420. {
  1421. EmitVectorUnaryOpF(context, (op1) =>
  1422. {
  1423. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPRSqrtEstimate), op1);
  1424. });
  1425. }
  1426. }
  1427. public static void Frsqrts_S(ArmEmitterContext context) // Fused.
  1428. {
  1429. if (Optimizations.FastFP && Optimizations.UseSse2)
  1430. {
  1431. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1432. int sizeF = op.Size & 1;
  1433. if (sizeF == 0)
  1434. {
  1435. Operand maskHalf = X86GetScalar(context, 0.5f);
  1436. Operand maskThree = X86GetScalar(context, 3f);
  1437. Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, GetVec(op.Rn), GetVec(op.Rm));
  1438. res = context.AddIntrinsic(Intrinsic.X86Subss, maskThree, res);
  1439. res = context.AddIntrinsic(Intrinsic.X86Mulss, maskHalf, res);
  1440. context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
  1441. }
  1442. else /* if (sizeF == 1) */
  1443. {
  1444. Operand maskHalf = X86GetScalar(context, 0.5d);
  1445. Operand maskThree = X86GetScalar(context, 3d);
  1446. Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, GetVec(op.Rn), GetVec(op.Rm));
  1447. res = context.AddIntrinsic(Intrinsic.X86Subsd, maskThree, res);
  1448. res = context.AddIntrinsic(Intrinsic.X86Mulsd, maskHalf, res);
  1449. context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
  1450. }
  1451. }
  1452. else
  1453. {
  1454. EmitScalarBinaryOpF(context, (op1, op2) =>
  1455. {
  1456. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPRSqrtStepFused), op1, op2);
  1457. });
  1458. }
  1459. }
  1460. public static void Frsqrts_V(ArmEmitterContext context) // Fused.
  1461. {
  1462. if (Optimizations.FastFP && Optimizations.UseSse2)
  1463. {
  1464. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1465. int sizeF = op.Size & 1;
  1466. if (sizeF == 0)
  1467. {
  1468. Operand maskHalf = X86GetAllElements(context, 0.5f);
  1469. Operand maskThree = X86GetAllElements(context, 3f);
  1470. Operand res = context.AddIntrinsic(Intrinsic.X86Mulps, GetVec(op.Rn), GetVec(op.Rm));
  1471. res = context.AddIntrinsic(Intrinsic.X86Subps, maskThree, res);
  1472. res = context.AddIntrinsic(Intrinsic.X86Mulps, maskHalf, res);
  1473. if (op.RegisterSize == RegisterSize.Simd64)
  1474. {
  1475. res = context.VectorZeroUpper64(res);
  1476. }
  1477. context.Copy(GetVec(op.Rd), res);
  1478. }
  1479. else /* if (sizeF == 1) */
  1480. {
  1481. Operand maskHalf = X86GetAllElements(context, 0.5d);
  1482. Operand maskThree = X86GetAllElements(context, 3d);
  1483. Operand res = context.AddIntrinsic(Intrinsic.X86Mulpd, GetVec(op.Rn), GetVec(op.Rm));
  1484. res = context.AddIntrinsic(Intrinsic.X86Subpd, maskThree, res);
  1485. res = context.AddIntrinsic(Intrinsic.X86Mulpd, maskHalf, res);
  1486. context.Copy(GetVec(op.Rd), res);
  1487. }
  1488. }
  1489. else
  1490. {
  1491. EmitVectorBinaryOpF(context, (op1, op2) =>
  1492. {
  1493. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPRSqrtStepFused), op1, op2);
  1494. });
  1495. }
  1496. }
  1497. public static void Fsqrt_S(ArmEmitterContext context)
  1498. {
  1499. if (Optimizations.FastFP && Optimizations.UseSse2)
  1500. {
  1501. EmitScalarUnaryOpF(context, Intrinsic.X86Sqrtss, Intrinsic.X86Sqrtsd);
  1502. }
  1503. else
  1504. {
  1505. EmitScalarUnaryOpF(context, (op1) =>
  1506. {
  1507. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPSqrt), op1);
  1508. });
  1509. }
  1510. }
  1511. public static void Fsqrt_V(ArmEmitterContext context)
  1512. {
  1513. if (Optimizations.FastFP && Optimizations.UseSse2)
  1514. {
  1515. EmitVectorUnaryOpF(context, Intrinsic.X86Sqrtps, Intrinsic.X86Sqrtpd);
  1516. }
  1517. else
  1518. {
  1519. EmitVectorUnaryOpF(context, (op1) =>
  1520. {
  1521. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPSqrt), op1);
  1522. });
  1523. }
  1524. }
  1525. public static void Fsub_S(ArmEmitterContext context)
  1526. {
  1527. if (Optimizations.FastFP && Optimizations.UseSse2)
  1528. {
  1529. EmitScalarBinaryOpF(context, Intrinsic.X86Subss, Intrinsic.X86Subsd);
  1530. }
  1531. else if (Optimizations.FastFP)
  1532. {
  1533. EmitScalarBinaryOpF(context, (op1, op2) => context.Subtract(op1, op2));
  1534. }
  1535. else
  1536. {
  1537. EmitScalarBinaryOpF(context, (op1, op2) =>
  1538. {
  1539. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPSub), op1, op2);
  1540. });
  1541. }
  1542. }
  1543. public static void Fsub_V(ArmEmitterContext context)
  1544. {
  1545. if (Optimizations.FastFP && Optimizations.UseSse2)
  1546. {
  1547. EmitVectorBinaryOpF(context, Intrinsic.X86Subps, Intrinsic.X86Subpd);
  1548. }
  1549. else if (Optimizations.FastFP)
  1550. {
  1551. EmitVectorBinaryOpF(context, (op1, op2) => context.Subtract(op1, op2));
  1552. }
  1553. else
  1554. {
  1555. EmitVectorBinaryOpF(context, (op1, op2) =>
  1556. {
  1557. return EmitSoftFloatCall(context, nameof(SoftFloat32.FPSub), op1, op2);
  1558. });
  1559. }
  1560. }
  1561. public static void Mla_V(ArmEmitterContext context)
  1562. {
  1563. if (Optimizations.UseSse41)
  1564. {
  1565. EmitSse41VectorMul_AddSub(context, AddSub.Add);
  1566. }
  1567. else
  1568. {
  1569. EmitVectorTernaryOpZx(context, (op1, op2, op3) =>
  1570. {
  1571. return context.Add(op1, context.Multiply(op2, op3));
  1572. });
  1573. }
  1574. }
  1575. public static void Mla_Ve(ArmEmitterContext context)
  1576. {
  1577. EmitVectorTernaryOpByElemZx(context, (op1, op2, op3) =>
  1578. {
  1579. return context.Add(op1, context.Multiply(op2, op3));
  1580. });
  1581. }
  1582. public static void Mls_V(ArmEmitterContext context)
  1583. {
  1584. if (Optimizations.UseSse41)
  1585. {
  1586. EmitSse41VectorMul_AddSub(context, AddSub.Subtract);
  1587. }
  1588. else
  1589. {
  1590. EmitVectorTernaryOpZx(context, (op1, op2, op3) =>
  1591. {
  1592. return context.Subtract(op1, context.Multiply(op2, op3));
  1593. });
  1594. }
  1595. }
  1596. public static void Mls_Ve(ArmEmitterContext context)
  1597. {
  1598. EmitVectorTernaryOpByElemZx(context, (op1, op2, op3) =>
  1599. {
  1600. return context.Subtract(op1, context.Multiply(op2, op3));
  1601. });
  1602. }
  1603. public static void Mul_V(ArmEmitterContext context)
  1604. {
  1605. if (Optimizations.UseSse41)
  1606. {
  1607. EmitSse41VectorMul_AddSub(context, AddSub.None);
  1608. }
  1609. else
  1610. {
  1611. EmitVectorBinaryOpZx(context, (op1, op2) => context.Multiply(op1, op2));
  1612. }
  1613. }
  1614. public static void Mul_Ve(ArmEmitterContext context)
  1615. {
  1616. EmitVectorBinaryOpByElemZx(context, (op1, op2) => context.Multiply(op1, op2));
  1617. }
  1618. public static void Neg_S(ArmEmitterContext context)
  1619. {
  1620. EmitScalarUnaryOpSx(context, (op1) => context.Negate(op1));
  1621. }
  1622. public static void Neg_V(ArmEmitterContext context)
  1623. {
  1624. if (Optimizations.UseSse2)
  1625. {
  1626. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1627. Intrinsic subInst = X86PsubInstruction[op.Size];
  1628. Operand res = context.AddIntrinsic(subInst, context.VectorZero(), GetVec(op.Rn));
  1629. if (op.RegisterSize == RegisterSize.Simd64)
  1630. {
  1631. res = context.VectorZeroUpper64(res);
  1632. }
  1633. context.Copy(GetVec(op.Rd), res);
  1634. }
  1635. else
  1636. {
  1637. EmitVectorUnaryOpSx(context, (op1) => context.Negate(op1));
  1638. }
  1639. }
  1640. public static void Pmull_V(ArmEmitterContext context)
  1641. {
  1642. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1643. if (Optimizations.UsePclmulqdq && op.Size == 3)
  1644. {
  1645. Operand n = GetVec(op.Rn);
  1646. Operand m = GetVec(op.Rm);
  1647. int imm8 = op.RegisterSize == RegisterSize.Simd64 ? 0b0000_0000 : 0b0001_0001;
  1648. Operand res = context.AddIntrinsic(Intrinsic.X86Pclmulqdq, n, m, Const(imm8));
  1649. context.Copy(GetVec(op.Rd), res);
  1650. }
  1651. else if (Optimizations.UseSse41)
  1652. {
  1653. Operand n = GetVec(op.Rn);
  1654. Operand m = GetVec(op.Rm);
  1655. if (op.RegisterSize == RegisterSize.Simd64)
  1656. {
  1657. n = context.VectorZeroUpper64(n);
  1658. m = context.VectorZeroUpper64(m);
  1659. }
  1660. else /* if (op.RegisterSize == RegisterSize.Simd128) */
  1661. {
  1662. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  1663. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  1664. }
  1665. Operand res = context.VectorZero();
  1666. if (op.Size == 0)
  1667. {
  1668. n = context.AddIntrinsic(Intrinsic.X86Pmovzxbw, n);
  1669. m = context.AddIntrinsic(Intrinsic.X86Pmovzxbw, m);
  1670. for (int i = 0; i < 8; i++)
  1671. {
  1672. Operand mask = context.AddIntrinsic(Intrinsic.X86Psllw, n, Const(15 - i));
  1673. mask = context.AddIntrinsic(Intrinsic.X86Psraw, mask, Const(15));
  1674. Operand tmp = context.AddIntrinsic(Intrinsic.X86Psllw, m, Const(i));
  1675. tmp = context.AddIntrinsic(Intrinsic.X86Pand, tmp, mask);
  1676. res = context.AddIntrinsic(Intrinsic.X86Pxor, res, tmp);
  1677. }
  1678. }
  1679. else /* if (op.Size == 3) */
  1680. {
  1681. Operand zero = context.VectorZero();
  1682. for (int i = 0; i < 64; i++)
  1683. {
  1684. Operand mask = context.AddIntrinsic(Intrinsic.X86Movlhps, n, n);
  1685. mask = context.AddIntrinsic(Intrinsic.X86Psllq, mask, Const(63 - i));
  1686. mask = context.AddIntrinsic(Intrinsic.X86Psrlq, mask, Const(63));
  1687. mask = context.AddIntrinsic(Intrinsic.X86Psubq, zero, mask);
  1688. Operand tmp = EmitSse2Sll_128(context, m, i);
  1689. tmp = context.AddIntrinsic(Intrinsic.X86Pand, tmp, mask);
  1690. res = context.AddIntrinsic(Intrinsic.X86Pxor, res, tmp);
  1691. }
  1692. }
  1693. context.Copy(GetVec(op.Rd), res);
  1694. }
  1695. else
  1696. {
  1697. Operand n = GetVec(op.Rn);
  1698. Operand m = GetVec(op.Rm);
  1699. Operand res;
  1700. if (op.Size == 0)
  1701. {
  1702. res = context.VectorZero();
  1703. int part = op.RegisterSize == RegisterSize.Simd64 ? 0 : 8;
  1704. for (int index = 0; index < 8; index++)
  1705. {
  1706. Operand ne = context.VectorExtract8(n, part + index);
  1707. Operand me = context.VectorExtract8(m, part + index);
  1708. Operand de = EmitPolynomialMultiply(context, ne, me, 8);
  1709. res = EmitVectorInsert(context, res, de, index, 1);
  1710. }
  1711. }
  1712. else /* if (op.Size == 3) */
  1713. {
  1714. int part = op.RegisterSize == RegisterSize.Simd64 ? 0 : 1;
  1715. Operand ne = context.VectorExtract(OperandType.I64, n, part);
  1716. Operand me = context.VectorExtract(OperandType.I64, m, part);
  1717. res = context.Call(typeof(SoftFallback).GetMethod(nameof(SoftFallback.PolynomialMult64_128)), ne, me);
  1718. }
  1719. context.Copy(GetVec(op.Rd), res);
  1720. }
  1721. }
  1722. public static void Raddhn_V(ArmEmitterContext context)
  1723. {
  1724. EmitHighNarrow(context, (op1, op2) => context.Add(op1, op2), round: true);
  1725. }
  1726. public static void Rsubhn_V(ArmEmitterContext context)
  1727. {
  1728. EmitHighNarrow(context, (op1, op2) => context.Subtract(op1, op2), round: true);
  1729. }
  1730. public static void Saba_V(ArmEmitterContext context)
  1731. {
  1732. EmitVectorTernaryOpSx(context, (op1, op2, op3) =>
  1733. {
  1734. return context.Add(op1, EmitAbs(context, context.Subtract(op2, op3)));
  1735. });
  1736. }
  1737. public static void Sabal_V(ArmEmitterContext context)
  1738. {
  1739. EmitVectorWidenRnRmTernaryOpSx(context, (op1, op2, op3) =>
  1740. {
  1741. return context.Add(op1, EmitAbs(context, context.Subtract(op2, op3)));
  1742. });
  1743. }
  1744. public static void Sabd_V(ArmEmitterContext context)
  1745. {
  1746. if (Optimizations.UseSse41)
  1747. {
  1748. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1749. Operand n = GetVec(op.Rn);
  1750. Operand m = GetVec(op.Rm);
  1751. EmitSse41VectorSabdOp(context, op, n, m, isLong: false);
  1752. }
  1753. else
  1754. {
  1755. EmitVectorBinaryOpSx(context, (op1, op2) =>
  1756. {
  1757. return EmitAbs(context, context.Subtract(op1, op2));
  1758. });
  1759. }
  1760. }
  1761. public static void Sabdl_V(ArmEmitterContext context)
  1762. {
  1763. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1764. if (Optimizations.UseSse41 && op.Size < 2)
  1765. {
  1766. Operand n = GetVec(op.Rn);
  1767. Operand m = GetVec(op.Rm);
  1768. if (op.RegisterSize == RegisterSize.Simd128)
  1769. {
  1770. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  1771. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  1772. }
  1773. Intrinsic movInst = op.Size == 0
  1774. ? Intrinsic.X86Pmovsxbw
  1775. : Intrinsic.X86Pmovsxwd;
  1776. n = context.AddIntrinsic(movInst, n);
  1777. m = context.AddIntrinsic(movInst, m);
  1778. EmitSse41VectorSabdOp(context, op, n, m, isLong: true);
  1779. }
  1780. else
  1781. {
  1782. EmitVectorWidenRnRmBinaryOpSx(context, (op1, op2) =>
  1783. {
  1784. return EmitAbs(context, context.Subtract(op1, op2));
  1785. });
  1786. }
  1787. }
  1788. public static void Sadalp_V(ArmEmitterContext context)
  1789. {
  1790. EmitAddLongPairwise(context, signed: true, accumulate: true);
  1791. }
  1792. public static void Saddl_V(ArmEmitterContext context)
  1793. {
  1794. if (Optimizations.UseSse41)
  1795. {
  1796. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1797. Operand n = GetVec(op.Rn);
  1798. Operand m = GetVec(op.Rm);
  1799. if (op.RegisterSize == RegisterSize.Simd128)
  1800. {
  1801. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  1802. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  1803. }
  1804. Intrinsic movInst = X86PmovsxInstruction[op.Size];
  1805. n = context.AddIntrinsic(movInst, n);
  1806. m = context.AddIntrinsic(movInst, m);
  1807. Intrinsic addInst = X86PaddInstruction[op.Size + 1];
  1808. context.Copy(GetVec(op.Rd), context.AddIntrinsic(addInst, n, m));
  1809. }
  1810. else
  1811. {
  1812. EmitVectorWidenRnRmBinaryOpSx(context, (op1, op2) => context.Add(op1, op2));
  1813. }
  1814. }
  1815. public static void Saddlp_V(ArmEmitterContext context)
  1816. {
  1817. EmitAddLongPairwise(context, signed: true, accumulate: false);
  1818. }
  1819. public static void Saddlv_V(ArmEmitterContext context)
  1820. {
  1821. EmitVectorLongAcrossVectorOpSx(context, (op1, op2) => context.Add(op1, op2));
  1822. }
  1823. public static void Saddw_V(ArmEmitterContext context)
  1824. {
  1825. if (Optimizations.UseSse41)
  1826. {
  1827. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1828. Operand n = GetVec(op.Rn);
  1829. Operand m = GetVec(op.Rm);
  1830. if (op.RegisterSize == RegisterSize.Simd128)
  1831. {
  1832. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  1833. }
  1834. Intrinsic movInst = X86PmovsxInstruction[op.Size];
  1835. m = context.AddIntrinsic(movInst, m);
  1836. Intrinsic addInst = X86PaddInstruction[op.Size + 1];
  1837. context.Copy(GetVec(op.Rd), context.AddIntrinsic(addInst, n, m));
  1838. }
  1839. else
  1840. {
  1841. EmitVectorWidenRmBinaryOpSx(context, (op1, op2) => context.Add(op1, op2));
  1842. }
  1843. }
  1844. public static void Shadd_V(ArmEmitterContext context)
  1845. {
  1846. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1847. if (Optimizations.UseSse2 && op.Size > 0)
  1848. {
  1849. Operand n = GetVec(op.Rn);
  1850. Operand m = GetVec(op.Rm);
  1851. Operand res = context.AddIntrinsic(Intrinsic.X86Pand, n, m);
  1852. Operand res2 = context.AddIntrinsic(Intrinsic.X86Pxor, n, m);
  1853. Intrinsic shiftInst = op.Size == 1 ? Intrinsic.X86Psraw : Intrinsic.X86Psrad;
  1854. res2 = context.AddIntrinsic(shiftInst, res2, Const(1));
  1855. Intrinsic addInst = X86PaddInstruction[op.Size];
  1856. res = context.AddIntrinsic(addInst, res, res2);
  1857. if (op.RegisterSize == RegisterSize.Simd64)
  1858. {
  1859. res = context.VectorZeroUpper64(res);
  1860. }
  1861. context.Copy(GetVec(op.Rd), res);
  1862. }
  1863. else
  1864. {
  1865. EmitVectorBinaryOpSx(context, (op1, op2) =>
  1866. {
  1867. return context.ShiftRightSI(context.Add(op1, op2), Const(1));
  1868. });
  1869. }
  1870. }
  1871. public static void Shsub_V(ArmEmitterContext context)
  1872. {
  1873. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1874. if (Optimizations.UseSse2 && op.Size < 2)
  1875. {
  1876. Operand n = GetVec(op.Rn);
  1877. Operand m = GetVec(op.Rm);
  1878. Operand mask = X86GetAllElements(context, (int)(op.Size == 0 ? 0x80808080u : 0x80008000u));
  1879. Intrinsic addInst = X86PaddInstruction[op.Size];
  1880. Operand nPlusMask = context.AddIntrinsic(addInst, n, mask);
  1881. Operand mPlusMask = context.AddIntrinsic(addInst, m, mask);
  1882. Intrinsic avgInst = op.Size == 0 ? Intrinsic.X86Pavgb : Intrinsic.X86Pavgw;
  1883. Operand res = context.AddIntrinsic(avgInst, nPlusMask, mPlusMask);
  1884. Intrinsic subInst = X86PsubInstruction[op.Size];
  1885. res = context.AddIntrinsic(subInst, nPlusMask, res);
  1886. if (op.RegisterSize == RegisterSize.Simd64)
  1887. {
  1888. res = context.VectorZeroUpper64(res);
  1889. }
  1890. context.Copy(GetVec(op.Rd), res);
  1891. }
  1892. else
  1893. {
  1894. EmitVectorBinaryOpSx(context, (op1, op2) =>
  1895. {
  1896. return context.ShiftRightSI(context.Subtract(op1, op2), Const(1));
  1897. });
  1898. }
  1899. }
  1900. public static void Smax_V(ArmEmitterContext context)
  1901. {
  1902. if (Optimizations.UseSse41)
  1903. {
  1904. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1905. Operand n = GetVec(op.Rn);
  1906. Operand m = GetVec(op.Rm);
  1907. Intrinsic maxInst = X86PmaxsInstruction[op.Size];
  1908. Operand res = context.AddIntrinsic(maxInst, n, m);
  1909. if (op.RegisterSize == RegisterSize.Simd64)
  1910. {
  1911. res = context.VectorZeroUpper64(res);
  1912. }
  1913. context.Copy(GetVec(op.Rd), res);
  1914. }
  1915. else
  1916. {
  1917. EmitVectorBinaryOpSx(context, (op1, op2) => EmitMax64Op(context, op1, op2, signed: true));
  1918. }
  1919. }
  1920. public static void Smaxp_V(ArmEmitterContext context)
  1921. {
  1922. if (Optimizations.UseSsse3)
  1923. {
  1924. EmitSsse3VectorPairwiseOp(context, X86PmaxsInstruction);
  1925. }
  1926. else
  1927. {
  1928. EmitVectorPairwiseOpSx(context, (op1, op2) => EmitMax64Op(context, op1, op2, signed: true));
  1929. }
  1930. }
  1931. public static void Smaxv_V(ArmEmitterContext context)
  1932. {
  1933. EmitVectorAcrossVectorOpSx(context, (op1, op2) => EmitMax64Op(context, op1, op2, signed: true));
  1934. }
  1935. public static void Smin_V(ArmEmitterContext context)
  1936. {
  1937. if (Optimizations.UseSse41)
  1938. {
  1939. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1940. Operand n = GetVec(op.Rn);
  1941. Operand m = GetVec(op.Rm);
  1942. Intrinsic minInst = X86PminsInstruction[op.Size];
  1943. Operand res = context.AddIntrinsic(minInst, n, m);
  1944. if (op.RegisterSize == RegisterSize.Simd64)
  1945. {
  1946. res = context.VectorZeroUpper64(res);
  1947. }
  1948. context.Copy(GetVec(op.Rd), res);
  1949. }
  1950. else
  1951. {
  1952. EmitVectorBinaryOpSx(context, (op1, op2) => EmitMin64Op(context, op1, op2, signed: true));
  1953. }
  1954. }
  1955. public static void Sminp_V(ArmEmitterContext context)
  1956. {
  1957. if (Optimizations.UseSsse3)
  1958. {
  1959. EmitSsse3VectorPairwiseOp(context, X86PminsInstruction);
  1960. }
  1961. else
  1962. {
  1963. EmitVectorPairwiseOpSx(context, (op1, op2) => EmitMin64Op(context, op1, op2, signed: true));
  1964. }
  1965. }
  1966. public static void Sminv_V(ArmEmitterContext context)
  1967. {
  1968. EmitVectorAcrossVectorOpSx(context, (op1, op2) => EmitMin64Op(context, op1, op2, signed: true));
  1969. }
  1970. public static void Smlal_V(ArmEmitterContext context)
  1971. {
  1972. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1973. if (Optimizations.UseSse41 && op.Size < 2)
  1974. {
  1975. Operand d = GetVec(op.Rd);
  1976. Operand n = GetVec(op.Rn);
  1977. Operand m = GetVec(op.Rm);
  1978. if (op.RegisterSize == RegisterSize.Simd128)
  1979. {
  1980. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  1981. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  1982. }
  1983. Intrinsic movInst = X86PmovsxInstruction[op.Size];
  1984. n = context.AddIntrinsic(movInst, n);
  1985. m = context.AddIntrinsic(movInst, m);
  1986. Intrinsic mullInst = op.Size == 0 ? Intrinsic.X86Pmullw : Intrinsic.X86Pmulld;
  1987. Operand res = context.AddIntrinsic(mullInst, n, m);
  1988. Intrinsic addInst = X86PaddInstruction[op.Size + 1];
  1989. context.Copy(d, context.AddIntrinsic(addInst, d, res));
  1990. }
  1991. else
  1992. {
  1993. EmitVectorWidenRnRmTernaryOpSx(context, (op1, op2, op3) =>
  1994. {
  1995. return context.Add(op1, context.Multiply(op2, op3));
  1996. });
  1997. }
  1998. }
  1999. public static void Smlal_Ve(ArmEmitterContext context)
  2000. {
  2001. EmitVectorWidenTernaryOpByElemSx(context, (op1, op2, op3) =>
  2002. {
  2003. return context.Add(op1, context.Multiply(op2, op3));
  2004. });
  2005. }
  2006. public static void Smlsl_V(ArmEmitterContext context)
  2007. {
  2008. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2009. if (Optimizations.UseSse41 && op.Size < 2)
  2010. {
  2011. Operand d = GetVec(op.Rd);
  2012. Operand n = GetVec(op.Rn);
  2013. Operand m = GetVec(op.Rm);
  2014. if (op.RegisterSize == RegisterSize.Simd128)
  2015. {
  2016. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  2017. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2018. }
  2019. Intrinsic movInst = op.Size == 0 ? Intrinsic.X86Pmovsxbw : Intrinsic.X86Pmovsxwd;
  2020. n = context.AddIntrinsic(movInst, n);
  2021. m = context.AddIntrinsic(movInst, m);
  2022. Intrinsic mullInst = op.Size == 0 ? Intrinsic.X86Pmullw : Intrinsic.X86Pmulld;
  2023. Operand res = context.AddIntrinsic(mullInst, n, m);
  2024. Intrinsic subInst = X86PsubInstruction[op.Size + 1];
  2025. context.Copy(d, context.AddIntrinsic(subInst, d, res));
  2026. }
  2027. else
  2028. {
  2029. EmitVectorWidenRnRmTernaryOpSx(context, (op1, op2, op3) =>
  2030. {
  2031. return context.Subtract(op1, context.Multiply(op2, op3));
  2032. });
  2033. }
  2034. }
  2035. public static void Smlsl_Ve(ArmEmitterContext context)
  2036. {
  2037. EmitVectorWidenTernaryOpByElemSx(context, (op1, op2, op3) =>
  2038. {
  2039. return context.Subtract(op1, context.Multiply(op2, op3));
  2040. });
  2041. }
  2042. public static void Smull_V(ArmEmitterContext context)
  2043. {
  2044. EmitVectorWidenRnRmBinaryOpSx(context, (op1, op2) => context.Multiply(op1, op2));
  2045. }
  2046. public static void Smull_Ve(ArmEmitterContext context)
  2047. {
  2048. EmitVectorWidenBinaryOpByElemSx(context, (op1, op2) => context.Multiply(op1, op2));
  2049. }
  2050. public static void Sqabs_S(ArmEmitterContext context)
  2051. {
  2052. EmitScalarSaturatingUnaryOpSx(context, (op1) => EmitAbs(context, op1));
  2053. }
  2054. public static void Sqabs_V(ArmEmitterContext context)
  2055. {
  2056. EmitVectorSaturatingUnaryOpSx(context, (op1) => EmitAbs(context, op1));
  2057. }
  2058. public static void Sqadd_S(ArmEmitterContext context)
  2059. {
  2060. EmitScalarSaturatingBinaryOpSx(context, SaturatingFlags.Add);
  2061. }
  2062. public static void Sqadd_V(ArmEmitterContext context)
  2063. {
  2064. EmitVectorSaturatingBinaryOpSx(context, SaturatingFlags.Add);
  2065. }
  2066. public static void Sqdmulh_S(ArmEmitterContext context)
  2067. {
  2068. EmitSaturatingBinaryOp(context, (op1, op2) => EmitDoublingMultiplyHighHalf(context, op1, op2, round: false), SaturatingFlags.ScalarSx);
  2069. }
  2070. public static void Sqdmulh_V(ArmEmitterContext context)
  2071. {
  2072. EmitSaturatingBinaryOp(context, (op1, op2) => EmitDoublingMultiplyHighHalf(context, op1, op2, round: false), SaturatingFlags.VectorSx);
  2073. }
  2074. public static void Sqneg_S(ArmEmitterContext context)
  2075. {
  2076. EmitScalarSaturatingUnaryOpSx(context, (op1) => context.Negate(op1));
  2077. }
  2078. public static void Sqneg_V(ArmEmitterContext context)
  2079. {
  2080. EmitVectorSaturatingUnaryOpSx(context, (op1) => context.Negate(op1));
  2081. }
  2082. public static void Sqrdmulh_S(ArmEmitterContext context)
  2083. {
  2084. EmitSaturatingBinaryOp(context, (op1, op2) => EmitDoublingMultiplyHighHalf(context, op1, op2, round: true), SaturatingFlags.ScalarSx);
  2085. }
  2086. public static void Sqrdmulh_V(ArmEmitterContext context)
  2087. {
  2088. EmitSaturatingBinaryOp(context, (op1, op2) => EmitDoublingMultiplyHighHalf(context, op1, op2, round: true), SaturatingFlags.VectorSx);
  2089. }
  2090. public static void Sqsub_S(ArmEmitterContext context)
  2091. {
  2092. EmitScalarSaturatingBinaryOpSx(context, SaturatingFlags.Sub);
  2093. }
  2094. public static void Sqsub_V(ArmEmitterContext context)
  2095. {
  2096. EmitVectorSaturatingBinaryOpSx(context, SaturatingFlags.Sub);
  2097. }
  2098. public static void Sqxtn_S(ArmEmitterContext context)
  2099. {
  2100. EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.ScalarSxSx);
  2101. }
  2102. public static void Sqxtn_V(ArmEmitterContext context)
  2103. {
  2104. EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.VectorSxSx);
  2105. }
  2106. public static void Sqxtun_S(ArmEmitterContext context)
  2107. {
  2108. EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.ScalarSxZx);
  2109. }
  2110. public static void Sqxtun_V(ArmEmitterContext context)
  2111. {
  2112. EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.VectorSxZx);
  2113. }
  2114. public static void Srhadd_V(ArmEmitterContext context)
  2115. {
  2116. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2117. if (Optimizations.UseSse2 && op.Size < 2)
  2118. {
  2119. Operand n = GetVec(op.Rn);
  2120. Operand m = GetVec(op.Rm);
  2121. Operand mask = X86GetAllElements(context, (int)(op.Size == 0 ? 0x80808080u : 0x80008000u));
  2122. Intrinsic subInst = X86PsubInstruction[op.Size];
  2123. Operand nMinusMask = context.AddIntrinsic(subInst, n, mask);
  2124. Operand mMinusMask = context.AddIntrinsic(subInst, m, mask);
  2125. Intrinsic avgInst = op.Size == 0 ? Intrinsic.X86Pavgb : Intrinsic.X86Pavgw;
  2126. Operand res = context.AddIntrinsic(avgInst, nMinusMask, mMinusMask);
  2127. Intrinsic addInst = X86PaddInstruction[op.Size];
  2128. res = context.AddIntrinsic(addInst, mask, res);
  2129. if (op.RegisterSize == RegisterSize.Simd64)
  2130. {
  2131. res = context.VectorZeroUpper64(res);
  2132. }
  2133. context.Copy(GetVec(op.Rd), res);
  2134. }
  2135. else
  2136. {
  2137. EmitVectorBinaryOpSx(context, (op1, op2) =>
  2138. {
  2139. Operand res = context.Add(op1, op2);
  2140. res = context.Add(res, Const(1L));
  2141. return context.ShiftRightSI(res, Const(1));
  2142. });
  2143. }
  2144. }
  2145. public static void Ssubl_V(ArmEmitterContext context)
  2146. {
  2147. if (Optimizations.UseSse41)
  2148. {
  2149. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2150. Operand n = GetVec(op.Rn);
  2151. Operand m = GetVec(op.Rm);
  2152. if (op.RegisterSize == RegisterSize.Simd128)
  2153. {
  2154. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  2155. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2156. }
  2157. Intrinsic movInst = X86PmovsxInstruction[op.Size];
  2158. n = context.AddIntrinsic(movInst, n);
  2159. m = context.AddIntrinsic(movInst, m);
  2160. Intrinsic subInst = X86PsubInstruction[op.Size + 1];
  2161. context.Copy(GetVec(op.Rd), context.AddIntrinsic(subInst, n, m));
  2162. }
  2163. else
  2164. {
  2165. EmitVectorWidenRnRmBinaryOpSx(context, (op1, op2) => context.Subtract(op1, op2));
  2166. }
  2167. }
  2168. public static void Ssubw_V(ArmEmitterContext context)
  2169. {
  2170. if (Optimizations.UseSse41)
  2171. {
  2172. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2173. Operand n = GetVec(op.Rn);
  2174. Operand m = GetVec(op.Rm);
  2175. if (op.RegisterSize == RegisterSize.Simd128)
  2176. {
  2177. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2178. }
  2179. Intrinsic movInst = X86PmovsxInstruction[op.Size];
  2180. m = context.AddIntrinsic(movInst, m);
  2181. Intrinsic subInst = X86PsubInstruction[op.Size + 1];
  2182. context.Copy(GetVec(op.Rd), context.AddIntrinsic(subInst, n, m));
  2183. }
  2184. else
  2185. {
  2186. EmitVectorWidenRmBinaryOpSx(context, (op1, op2) => context.Subtract(op1, op2));
  2187. }
  2188. }
  2189. public static void Sub_S(ArmEmitterContext context)
  2190. {
  2191. EmitScalarBinaryOpZx(context, (op1, op2) => context.Subtract(op1, op2));
  2192. }
  2193. public static void Sub_V(ArmEmitterContext context)
  2194. {
  2195. if (Optimizations.UseSse2)
  2196. {
  2197. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2198. Operand n = GetVec(op.Rn);
  2199. Operand m = GetVec(op.Rm);
  2200. Intrinsic subInst = X86PsubInstruction[op.Size];
  2201. Operand res = context.AddIntrinsic(subInst, n, m);
  2202. if (op.RegisterSize == RegisterSize.Simd64)
  2203. {
  2204. res = context.VectorZeroUpper64(res);
  2205. }
  2206. context.Copy(GetVec(op.Rd), res);
  2207. }
  2208. else
  2209. {
  2210. EmitVectorBinaryOpZx(context, (op1, op2) => context.Subtract(op1, op2));
  2211. }
  2212. }
  2213. public static void Subhn_V(ArmEmitterContext context)
  2214. {
  2215. EmitHighNarrow(context, (op1, op2) => context.Subtract(op1, op2), round: false);
  2216. }
  2217. public static void Suqadd_S(ArmEmitterContext context)
  2218. {
  2219. EmitScalarSaturatingBinaryOpSx(context, SaturatingFlags.Accumulate);
  2220. }
  2221. public static void Suqadd_V(ArmEmitterContext context)
  2222. {
  2223. EmitVectorSaturatingBinaryOpSx(context, SaturatingFlags.Accumulate);
  2224. }
  2225. public static void Uaba_V(ArmEmitterContext context)
  2226. {
  2227. EmitVectorTernaryOpZx(context, (op1, op2, op3) =>
  2228. {
  2229. return context.Add(op1, EmitAbs(context, context.Subtract(op2, op3)));
  2230. });
  2231. }
  2232. public static void Uabal_V(ArmEmitterContext context)
  2233. {
  2234. EmitVectorWidenRnRmTernaryOpZx(context, (op1, op2, op3) =>
  2235. {
  2236. return context.Add(op1, EmitAbs(context, context.Subtract(op2, op3)));
  2237. });
  2238. }
  2239. public static void Uabd_V(ArmEmitterContext context)
  2240. {
  2241. if (Optimizations.UseSse41)
  2242. {
  2243. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2244. Operand n = GetVec(op.Rn);
  2245. Operand m = GetVec(op.Rm);
  2246. EmitSse41VectorUabdOp(context, op, n, m, isLong: false);
  2247. }
  2248. else
  2249. {
  2250. EmitVectorBinaryOpZx(context, (op1, op2) =>
  2251. {
  2252. return EmitAbs(context, context.Subtract(op1, op2));
  2253. });
  2254. }
  2255. }
  2256. public static void Uabdl_V(ArmEmitterContext context)
  2257. {
  2258. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2259. if (Optimizations.UseSse41 && op.Size < 2)
  2260. {
  2261. Operand n = GetVec(op.Rn);
  2262. Operand m = GetVec(op.Rm);
  2263. if (op.RegisterSize == RegisterSize.Simd128)
  2264. {
  2265. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  2266. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2267. }
  2268. Intrinsic movInst = op.Size == 0
  2269. ? Intrinsic.X86Pmovzxbw
  2270. : Intrinsic.X86Pmovzxwd;
  2271. n = context.AddIntrinsic(movInst, n);
  2272. m = context.AddIntrinsic(movInst, m);
  2273. EmitSse41VectorUabdOp(context, op, n, m, isLong: true);
  2274. }
  2275. else
  2276. {
  2277. EmitVectorWidenRnRmBinaryOpZx(context, (op1, op2) =>
  2278. {
  2279. return EmitAbs(context, context.Subtract(op1, op2));
  2280. });
  2281. }
  2282. }
  2283. public static void Uadalp_V(ArmEmitterContext context)
  2284. {
  2285. EmitAddLongPairwise(context, signed: false, accumulate: true);
  2286. }
  2287. public static void Uaddl_V(ArmEmitterContext context)
  2288. {
  2289. if (Optimizations.UseSse41)
  2290. {
  2291. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2292. Operand n = GetVec(op.Rn);
  2293. Operand m = GetVec(op.Rm);
  2294. if (op.RegisterSize == RegisterSize.Simd128)
  2295. {
  2296. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  2297. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2298. }
  2299. Intrinsic movInst = X86PmovzxInstruction[op.Size];
  2300. n = context.AddIntrinsic(movInst, n);
  2301. m = context.AddIntrinsic(movInst, m);
  2302. Intrinsic addInst = X86PaddInstruction[op.Size + 1];
  2303. context.Copy(GetVec(op.Rd), context.AddIntrinsic(addInst, n, m));
  2304. }
  2305. else
  2306. {
  2307. EmitVectorWidenRnRmBinaryOpZx(context, (op1, op2) => context.Add(op1, op2));
  2308. }
  2309. }
  2310. public static void Uaddlp_V(ArmEmitterContext context)
  2311. {
  2312. EmitAddLongPairwise(context, signed: false, accumulate: false);
  2313. }
  2314. public static void Uaddlv_V(ArmEmitterContext context)
  2315. {
  2316. EmitVectorLongAcrossVectorOpZx(context, (op1, op2) => context.Add(op1, op2));
  2317. }
  2318. public static void Uaddw_V(ArmEmitterContext context)
  2319. {
  2320. if (Optimizations.UseSse41)
  2321. {
  2322. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2323. Operand n = GetVec(op.Rn);
  2324. Operand m = GetVec(op.Rm);
  2325. if (op.RegisterSize == RegisterSize.Simd128)
  2326. {
  2327. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2328. }
  2329. Intrinsic movInst = X86PmovzxInstruction[op.Size];
  2330. m = context.AddIntrinsic(movInst, m);
  2331. Intrinsic addInst = X86PaddInstruction[op.Size + 1];
  2332. context.Copy(GetVec(op.Rd), context.AddIntrinsic(addInst, n, m));
  2333. }
  2334. else
  2335. {
  2336. EmitVectorWidenRmBinaryOpZx(context, (op1, op2) => context.Add(op1, op2));
  2337. }
  2338. }
  2339. public static void Uhadd_V(ArmEmitterContext context)
  2340. {
  2341. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2342. if (Optimizations.UseSse2 && op.Size > 0)
  2343. {
  2344. Operand n = GetVec(op.Rn);
  2345. Operand m = GetVec(op.Rm);
  2346. Operand res = context.AddIntrinsic(Intrinsic.X86Pand, n, m);
  2347. Operand res2 = context.AddIntrinsic(Intrinsic.X86Pxor, n, m);
  2348. Intrinsic shiftInst = op.Size == 1 ? Intrinsic.X86Psrlw : Intrinsic.X86Psrld;
  2349. res2 = context.AddIntrinsic(shiftInst, res2, Const(1));
  2350. Intrinsic addInst = X86PaddInstruction[op.Size];
  2351. res = context.AddIntrinsic(addInst, res, res2);
  2352. if (op.RegisterSize == RegisterSize.Simd64)
  2353. {
  2354. res = context.VectorZeroUpper64(res);
  2355. }
  2356. context.Copy(GetVec(op.Rd), res);
  2357. }
  2358. else
  2359. {
  2360. EmitVectorBinaryOpZx(context, (op1, op2) =>
  2361. {
  2362. return context.ShiftRightUI(context.Add(op1, op2), Const(1));
  2363. });
  2364. }
  2365. }
  2366. public static void Uhsub_V(ArmEmitterContext context)
  2367. {
  2368. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2369. if (Optimizations.UseSse2 && op.Size < 2)
  2370. {
  2371. Operand n = GetVec(op.Rn);
  2372. Operand m = GetVec(op.Rm);
  2373. Intrinsic avgInst = op.Size == 0 ? Intrinsic.X86Pavgb : Intrinsic.X86Pavgw;
  2374. Operand res = context.AddIntrinsic(avgInst, n, m);
  2375. Intrinsic subInst = X86PsubInstruction[op.Size];
  2376. res = context.AddIntrinsic(subInst, n, res);
  2377. if (op.RegisterSize == RegisterSize.Simd64)
  2378. {
  2379. res = context.VectorZeroUpper64(res);
  2380. }
  2381. context.Copy(GetVec(op.Rd), res);
  2382. }
  2383. else
  2384. {
  2385. EmitVectorBinaryOpZx(context, (op1, op2) =>
  2386. {
  2387. return context.ShiftRightUI(context.Subtract(op1, op2), Const(1));
  2388. });
  2389. }
  2390. }
  2391. public static void Umax_V(ArmEmitterContext context)
  2392. {
  2393. if (Optimizations.UseSse41)
  2394. {
  2395. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2396. Operand n = GetVec(op.Rn);
  2397. Operand m = GetVec(op.Rm);
  2398. Intrinsic maxInst = X86PmaxuInstruction[op.Size];
  2399. Operand res = context.AddIntrinsic(maxInst, n, m);
  2400. if (op.RegisterSize == RegisterSize.Simd64)
  2401. {
  2402. res = context.VectorZeroUpper64(res);
  2403. }
  2404. context.Copy(GetVec(op.Rd), res);
  2405. }
  2406. else
  2407. {
  2408. EmitVectorBinaryOpZx(context, (op1, op2) => EmitMax64Op(context, op1, op2, signed: false));
  2409. }
  2410. }
  2411. public static void Umaxp_V(ArmEmitterContext context)
  2412. {
  2413. if (Optimizations.UseSsse3)
  2414. {
  2415. EmitSsse3VectorPairwiseOp(context, X86PmaxuInstruction);
  2416. }
  2417. else
  2418. {
  2419. EmitVectorPairwiseOpZx(context, (op1, op2) => EmitMax64Op(context, op1, op2, signed: false));
  2420. }
  2421. }
  2422. public static void Umaxv_V(ArmEmitterContext context)
  2423. {
  2424. EmitVectorAcrossVectorOpZx(context, (op1, op2) => EmitMax64Op(context, op1, op2, signed: false));
  2425. }
  2426. public static void Umin_V(ArmEmitterContext context)
  2427. {
  2428. if (Optimizations.UseSse41)
  2429. {
  2430. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2431. Operand n = GetVec(op.Rn);
  2432. Operand m = GetVec(op.Rm);
  2433. Intrinsic minInst = X86PminuInstruction[op.Size];
  2434. Operand res = context.AddIntrinsic(minInst, n, m);
  2435. if (op.RegisterSize == RegisterSize.Simd64)
  2436. {
  2437. res = context.VectorZeroUpper64(res);
  2438. }
  2439. context.Copy(GetVec(op.Rd), res);
  2440. }
  2441. else
  2442. {
  2443. EmitVectorBinaryOpZx(context, (op1, op2) => EmitMin64Op(context, op1, op2, signed: false));
  2444. }
  2445. }
  2446. public static void Uminp_V(ArmEmitterContext context)
  2447. {
  2448. if (Optimizations.UseSsse3)
  2449. {
  2450. EmitSsse3VectorPairwiseOp(context, X86PminuInstruction);
  2451. }
  2452. else
  2453. {
  2454. EmitVectorPairwiseOpZx(context, (op1, op2) => EmitMin64Op(context, op1, op2, signed: false));
  2455. }
  2456. }
  2457. public static void Uminv_V(ArmEmitterContext context)
  2458. {
  2459. EmitVectorAcrossVectorOpZx(context, (op1, op2) => EmitMin64Op(context, op1, op2, signed: false));
  2460. }
  2461. public static void Umlal_V(ArmEmitterContext context)
  2462. {
  2463. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2464. if (Optimizations.UseSse41 && op.Size < 2)
  2465. {
  2466. Operand d = GetVec(op.Rd);
  2467. Operand n = GetVec(op.Rn);
  2468. Operand m = GetVec(op.Rm);
  2469. if (op.RegisterSize == RegisterSize.Simd128)
  2470. {
  2471. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  2472. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2473. }
  2474. Intrinsic movInst = X86PmovzxInstruction[op.Size];
  2475. n = context.AddIntrinsic(movInst, n);
  2476. m = context.AddIntrinsic(movInst, m);
  2477. Intrinsic mullInst = op.Size == 0 ? Intrinsic.X86Pmullw : Intrinsic.X86Pmulld;
  2478. Operand res = context.AddIntrinsic(mullInst, n, m);
  2479. Intrinsic addInst = X86PaddInstruction[op.Size + 1];
  2480. context.Copy(d, context.AddIntrinsic(addInst, d, res));
  2481. }
  2482. else
  2483. {
  2484. EmitVectorWidenRnRmTernaryOpZx(context, (op1, op2, op3) =>
  2485. {
  2486. return context.Add(op1, context.Multiply(op2, op3));
  2487. });
  2488. }
  2489. }
  2490. public static void Umlal_Ve(ArmEmitterContext context)
  2491. {
  2492. EmitVectorWidenTernaryOpByElemZx(context, (op1, op2, op3) =>
  2493. {
  2494. return context.Add(op1, context.Multiply(op2, op3));
  2495. });
  2496. }
  2497. public static void Umlsl_V(ArmEmitterContext context)
  2498. {
  2499. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2500. if (Optimizations.UseSse41 && op.Size < 2)
  2501. {
  2502. Operand d = GetVec(op.Rd);
  2503. Operand n = GetVec(op.Rn);
  2504. Operand m = GetVec(op.Rm);
  2505. if (op.RegisterSize == RegisterSize.Simd128)
  2506. {
  2507. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  2508. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2509. }
  2510. Intrinsic movInst = op.Size == 0 ? Intrinsic.X86Pmovzxbw : Intrinsic.X86Pmovzxwd;
  2511. n = context.AddIntrinsic(movInst, n);
  2512. m = context.AddIntrinsic(movInst, m);
  2513. Intrinsic mullInst = op.Size == 0 ? Intrinsic.X86Pmullw : Intrinsic.X86Pmulld;
  2514. Operand res = context.AddIntrinsic(mullInst, n, m);
  2515. Intrinsic subInst = X86PsubInstruction[op.Size + 1];
  2516. context.Copy(d, context.AddIntrinsic(subInst, d, res));
  2517. }
  2518. else
  2519. {
  2520. EmitVectorWidenRnRmTernaryOpZx(context, (op1, op2, op3) =>
  2521. {
  2522. return context.Subtract(op1, context.Multiply(op2, op3));
  2523. });
  2524. }
  2525. }
  2526. public static void Umlsl_Ve(ArmEmitterContext context)
  2527. {
  2528. EmitVectorWidenTernaryOpByElemZx(context, (op1, op2, op3) =>
  2529. {
  2530. return context.Subtract(op1, context.Multiply(op2, op3));
  2531. });
  2532. }
  2533. public static void Umull_V(ArmEmitterContext context)
  2534. {
  2535. EmitVectorWidenRnRmBinaryOpZx(context, (op1, op2) => context.Multiply(op1, op2));
  2536. }
  2537. public static void Umull_Ve(ArmEmitterContext context)
  2538. {
  2539. EmitVectorWidenBinaryOpByElemZx(context, (op1, op2) => context.Multiply(op1, op2));
  2540. }
  2541. public static void Uqadd_S(ArmEmitterContext context)
  2542. {
  2543. EmitScalarSaturatingBinaryOpZx(context, SaturatingFlags.Add);
  2544. }
  2545. public static void Uqadd_V(ArmEmitterContext context)
  2546. {
  2547. EmitVectorSaturatingBinaryOpZx(context, SaturatingFlags.Add);
  2548. }
  2549. public static void Uqsub_S(ArmEmitterContext context)
  2550. {
  2551. EmitScalarSaturatingBinaryOpZx(context, SaturatingFlags.Sub);
  2552. }
  2553. public static void Uqsub_V(ArmEmitterContext context)
  2554. {
  2555. EmitVectorSaturatingBinaryOpZx(context, SaturatingFlags.Sub);
  2556. }
  2557. public static void Uqxtn_S(ArmEmitterContext context)
  2558. {
  2559. EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.ScalarZxZx);
  2560. }
  2561. public static void Uqxtn_V(ArmEmitterContext context)
  2562. {
  2563. EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.VectorZxZx);
  2564. }
  2565. public static void Urhadd_V(ArmEmitterContext context)
  2566. {
  2567. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2568. if (Optimizations.UseSse2 && op.Size < 2)
  2569. {
  2570. Operand n = GetVec(op.Rn);
  2571. Operand m = GetVec(op.Rm);
  2572. Intrinsic avgInst = op.Size == 0 ? Intrinsic.X86Pavgb : Intrinsic.X86Pavgw;
  2573. Operand res = context.AddIntrinsic(avgInst, n, m);
  2574. if (op.RegisterSize == RegisterSize.Simd64)
  2575. {
  2576. res = context.VectorZeroUpper64(res);
  2577. }
  2578. context.Copy(GetVec(op.Rd), res);
  2579. }
  2580. else
  2581. {
  2582. EmitVectorBinaryOpZx(context, (op1, op2) =>
  2583. {
  2584. Operand res = context.Add(op1, op2);
  2585. res = context.Add(res, Const(1L));
  2586. return context.ShiftRightUI(res, Const(1));
  2587. });
  2588. }
  2589. }
  2590. public static void Usqadd_S(ArmEmitterContext context)
  2591. {
  2592. EmitScalarSaturatingBinaryOpZx(context, SaturatingFlags.Accumulate);
  2593. }
  2594. public static void Usqadd_V(ArmEmitterContext context)
  2595. {
  2596. EmitVectorSaturatingBinaryOpZx(context, SaturatingFlags.Accumulate);
  2597. }
  2598. public static void Usubl_V(ArmEmitterContext context)
  2599. {
  2600. if (Optimizations.UseSse41)
  2601. {
  2602. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2603. Operand n = GetVec(op.Rn);
  2604. Operand m = GetVec(op.Rm);
  2605. if (op.RegisterSize == RegisterSize.Simd128)
  2606. {
  2607. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  2608. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2609. }
  2610. Intrinsic movInst = X86PmovzxInstruction[op.Size];
  2611. n = context.AddIntrinsic(movInst, n);
  2612. m = context.AddIntrinsic(movInst, m);
  2613. Intrinsic subInst = X86PsubInstruction[op.Size + 1];
  2614. context.Copy(GetVec(op.Rd), context.AddIntrinsic(subInst, n, m));
  2615. }
  2616. else
  2617. {
  2618. EmitVectorWidenRnRmBinaryOpZx(context, (op1, op2) => context.Subtract(op1, op2));
  2619. }
  2620. }
  2621. public static void Usubw_V(ArmEmitterContext context)
  2622. {
  2623. if (Optimizations.UseSse41)
  2624. {
  2625. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2626. Operand n = GetVec(op.Rn);
  2627. Operand m = GetVec(op.Rm);
  2628. if (op.RegisterSize == RegisterSize.Simd128)
  2629. {
  2630. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2631. }
  2632. Intrinsic movInst = X86PmovzxInstruction[op.Size];
  2633. m = context.AddIntrinsic(movInst, m);
  2634. Intrinsic subInst = X86PsubInstruction[op.Size + 1];
  2635. context.Copy(GetVec(op.Rd), context.AddIntrinsic(subInst, n, m));
  2636. }
  2637. else
  2638. {
  2639. EmitVectorWidenRmBinaryOpZx(context, (op1, op2) => context.Subtract(op1, op2));
  2640. }
  2641. }
  2642. private static Operand EmitAbs(ArmEmitterContext context, Operand value)
  2643. {
  2644. Operand isPositive = context.ICompareGreaterOrEqual(value, Const(value.Type, 0));
  2645. return context.ConditionalSelect(isPositive, value, context.Negate(value));
  2646. }
  2647. private static void EmitAddLongPairwise(ArmEmitterContext context, bool signed, bool accumulate)
  2648. {
  2649. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  2650. Operand res = context.VectorZero();
  2651. int pairs = op.GetPairsCount() >> op.Size;
  2652. for (int index = 0; index < pairs; index++)
  2653. {
  2654. int pairIndex = index << 1;
  2655. Operand ne0 = EmitVectorExtract(context, op.Rn, pairIndex, op.Size, signed);
  2656. Operand ne1 = EmitVectorExtract(context, op.Rn, pairIndex + 1, op.Size, signed);
  2657. Operand e = context.Add(ne0, ne1);
  2658. if (accumulate)
  2659. {
  2660. Operand de = EmitVectorExtract(context, op.Rd, index, op.Size + 1, signed);
  2661. e = context.Add(e, de);
  2662. }
  2663. res = EmitVectorInsert(context, res, e, index, op.Size + 1);
  2664. }
  2665. context.Copy(GetVec(op.Rd), res);
  2666. }
  2667. private static Operand EmitDoublingMultiplyHighHalf(
  2668. ArmEmitterContext context,
  2669. Operand n,
  2670. Operand m,
  2671. bool round)
  2672. {
  2673. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2674. int eSize = 8 << op.Size;
  2675. Operand res = context.Multiply(n, m);
  2676. if (!round)
  2677. {
  2678. res = context.ShiftRightSI(res, Const(eSize - 1));
  2679. }
  2680. else
  2681. {
  2682. long roundConst = 1L << (eSize - 1);
  2683. res = context.ShiftLeft(res, Const(1));
  2684. res = context.Add(res, Const(roundConst));
  2685. res = context.ShiftRightSI(res, Const(eSize));
  2686. Operand isIntMin = context.ICompareEqual(res, Const((long)int.MinValue));
  2687. res = context.ConditionalSelect(isIntMin, context.Negate(res), res);
  2688. }
  2689. return res;
  2690. }
  2691. private static void EmitHighNarrow(ArmEmitterContext context, Func2I emit, bool round)
  2692. {
  2693. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2694. int elems = 8 >> op.Size;
  2695. int eSize = 8 << op.Size;
  2696. int part = op.RegisterSize == RegisterSize.Simd128 ? elems : 0;
  2697. Operand d = GetVec(op.Rd);
  2698. Operand res = part == 0 ? context.VectorZero() : context.Copy(d);
  2699. long roundConst = 1L << (eSize - 1);
  2700. for (int index = 0; index < elems; index++)
  2701. {
  2702. Operand ne = EmitVectorExtractZx(context, op.Rn, index, op.Size + 1);
  2703. Operand me = EmitVectorExtractZx(context, op.Rm, index, op.Size + 1);
  2704. Operand de = emit(ne, me);
  2705. if (round)
  2706. {
  2707. de = context.Add(de, Const(roundConst));
  2708. }
  2709. de = context.ShiftRightUI(de, Const(eSize));
  2710. res = EmitVectorInsert(context, res, de, part + index, op.Size);
  2711. }
  2712. context.Copy(d, res);
  2713. }
  2714. private static Operand EmitMax64Op(ArmEmitterContext context, Operand op1, Operand op2, bool signed)
  2715. {
  2716. Debug.Assert(op1.Type == OperandType.I64 && op2.Type == OperandType.I64);
  2717. Operand cmp = signed
  2718. ? context.ICompareGreaterOrEqual (op1, op2)
  2719. : context.ICompareGreaterOrEqualUI(op1, op2);
  2720. return context.ConditionalSelect(cmp, op1, op2);
  2721. }
  2722. private static Operand EmitMin64Op(ArmEmitterContext context, Operand op1, Operand op2, bool signed)
  2723. {
  2724. Debug.Assert(op1.Type == OperandType.I64 && op2.Type == OperandType.I64);
  2725. Operand cmp = signed
  2726. ? context.ICompareLessOrEqual (op1, op2)
  2727. : context.ICompareLessOrEqualUI(op1, op2);
  2728. return context.ConditionalSelect(cmp, op1, op2);
  2729. }
  2730. private static void EmitScalarRoundOpF(ArmEmitterContext context, FPRoundingMode roundMode)
  2731. {
  2732. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  2733. Operand n = GetVec(op.Rn);
  2734. Intrinsic inst = (op.Size & 1) != 0 ? Intrinsic.X86Roundsd : Intrinsic.X86Roundss;
  2735. Operand res = context.AddIntrinsic(inst, n, Const(X86GetRoundControl(roundMode)));
  2736. if ((op.Size & 1) != 0)
  2737. {
  2738. res = context.VectorZeroUpper64(res);
  2739. }
  2740. else
  2741. {
  2742. res = context.VectorZeroUpper96(res);
  2743. }
  2744. context.Copy(GetVec(op.Rd), res);
  2745. }
  2746. private static void EmitVectorRoundOpF(ArmEmitterContext context, FPRoundingMode roundMode)
  2747. {
  2748. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  2749. Operand n = GetVec(op.Rn);
  2750. Intrinsic inst = (op.Size & 1) != 0 ? Intrinsic.X86Roundpd : Intrinsic.X86Roundps;
  2751. Operand res = context.AddIntrinsic(inst, n, Const(X86GetRoundControl(roundMode)));
  2752. if (op.RegisterSize == RegisterSize.Simd64)
  2753. {
  2754. res = context.VectorZeroUpper64(res);
  2755. }
  2756. context.Copy(GetVec(op.Rd), res);
  2757. }
  2758. public static void EmitSse2VectorIsNaNOpF(
  2759. ArmEmitterContext context,
  2760. Operand opF,
  2761. out Operand qNaNMask,
  2762. out Operand sNaNMask,
  2763. bool? isQNaN = null)
  2764. {
  2765. IOpCodeSimd op = (IOpCodeSimd)context.CurrOp;
  2766. if ((op.Size & 1) == 0)
  2767. {
  2768. const int QBit = 22;
  2769. Operand qMask = X86GetAllElements(context, 1 << QBit);
  2770. Operand mask1 = context.AddIntrinsic(Intrinsic.X86Cmpps, opF, opF, Const((int)CmpCondition.UnorderedQ));
  2771. Operand mask2 = context.AddIntrinsic(Intrinsic.X86Pand, opF, qMask);
  2772. mask2 = context.AddIntrinsic(Intrinsic.X86Cmpps, mask2, qMask, Const((int)CmpCondition.Equal));
  2773. qNaNMask = isQNaN == null || (bool)isQNaN ? context.AddIntrinsic(Intrinsic.X86Andps, mask2, mask1) : null;
  2774. sNaNMask = isQNaN == null || !(bool)isQNaN ? context.AddIntrinsic(Intrinsic.X86Andnps, mask2, mask1) : null;
  2775. }
  2776. else /* if ((op.Size & 1) == 1) */
  2777. {
  2778. const int QBit = 51;
  2779. Operand qMask = X86GetAllElements(context, 1L << QBit);
  2780. Operand mask1 = context.AddIntrinsic(Intrinsic.X86Cmppd, opF, opF, Const((int)CmpCondition.UnorderedQ));
  2781. Operand mask2 = context.AddIntrinsic(Intrinsic.X86Pand, opF, qMask);
  2782. mask2 = context.AddIntrinsic(Intrinsic.X86Cmppd, mask2, qMask, Const((int)CmpCondition.Equal));
  2783. qNaNMask = isQNaN == null || (bool)isQNaN ? context.AddIntrinsic(Intrinsic.X86Andpd, mask2, mask1) : null;
  2784. sNaNMask = isQNaN == null || !(bool)isQNaN ? context.AddIntrinsic(Intrinsic.X86Andnpd, mask2, mask1) : null;
  2785. }
  2786. }
  2787. public static Operand EmitSse41ProcessNaNsOpF(
  2788. ArmEmitterContext context,
  2789. Func2I emit,
  2790. bool scalar,
  2791. Operand n = null,
  2792. Operand m = null)
  2793. {
  2794. Operand nCopy = n ?? context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rn));
  2795. Operand mCopy = m ?? context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rm));
  2796. EmitSse2VectorIsNaNOpF(context, nCopy, out Operand nQNaNMask, out Operand nSNaNMask);
  2797. EmitSse2VectorIsNaNOpF(context, mCopy, out _, out Operand mSNaNMask, isQNaN: false);
  2798. int sizeF = ((IOpCodeSimd)context.CurrOp).Size & 1;
  2799. if (sizeF == 0)
  2800. {
  2801. const int QBit = 22;
  2802. Operand qMask = scalar ? X86GetScalar(context, 1 << QBit) : X86GetAllElements(context, 1 << QBit);
  2803. Operand resNaNMask = context.AddIntrinsic(Intrinsic.X86Pandn, mSNaNMask, nQNaNMask);
  2804. resNaNMask = context.AddIntrinsic(Intrinsic.X86Por, resNaNMask, nSNaNMask);
  2805. Operand resNaN = context.AddIntrinsic(Intrinsic.X86Blendvps, mCopy, nCopy, resNaNMask);
  2806. resNaN = context.AddIntrinsic(Intrinsic.X86Por, resNaN, qMask);
  2807. Operand resMask = context.AddIntrinsic(Intrinsic.X86Cmpps, nCopy, mCopy, Const((int)CmpCondition.OrderedQ));
  2808. Operand res = context.AddIntrinsic(Intrinsic.X86Blendvps, resNaN, emit(nCopy, mCopy), resMask);
  2809. if (n != null || m != null)
  2810. {
  2811. return res;
  2812. }
  2813. if (scalar)
  2814. {
  2815. res = context.VectorZeroUpper96(res);
  2816. }
  2817. else if (((OpCodeSimdReg)context.CurrOp).RegisterSize == RegisterSize.Simd64)
  2818. {
  2819. res = context.VectorZeroUpper64(res);
  2820. }
  2821. context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rd), res);
  2822. return null;
  2823. }
  2824. else /* if (sizeF == 1) */
  2825. {
  2826. const int QBit = 51;
  2827. Operand qMask = scalar ? X86GetScalar(context, 1L << QBit) : X86GetAllElements(context, 1L << QBit);
  2828. Operand resNaNMask = context.AddIntrinsic(Intrinsic.X86Pandn, mSNaNMask, nQNaNMask);
  2829. resNaNMask = context.AddIntrinsic(Intrinsic.X86Por, resNaNMask, nSNaNMask);
  2830. Operand resNaN = context.AddIntrinsic(Intrinsic.X86Blendvpd, mCopy, nCopy, resNaNMask);
  2831. resNaN = context.AddIntrinsic(Intrinsic.X86Por, resNaN, qMask);
  2832. Operand resMask = context.AddIntrinsic(Intrinsic.X86Cmppd, nCopy, mCopy, Const((int)CmpCondition.OrderedQ));
  2833. Operand res = context.AddIntrinsic(Intrinsic.X86Blendvpd, resNaN, emit(nCopy, mCopy), resMask);
  2834. if (n != null || m != null)
  2835. {
  2836. return res;
  2837. }
  2838. if (scalar)
  2839. {
  2840. res = context.VectorZeroUpper64(res);
  2841. }
  2842. context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rd), res);
  2843. return null;
  2844. }
  2845. }
  2846. public static Operand EmitSseOrAvxHandleFzModeOpF(
  2847. ArmEmitterContext context,
  2848. Func2I emit,
  2849. bool scalar,
  2850. Operand n = null,
  2851. Operand m = null)
  2852. {
  2853. Operand nCopy = n ?? context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rn));
  2854. Operand mCopy = m ?? context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rm));
  2855. EmitSseOrAvxEnterFtzAndDazModesOpF(context, out Operand isTrue);
  2856. Operand res = emit(nCopy, mCopy);
  2857. EmitSseOrAvxExitFtzAndDazModesOpF(context, isTrue);
  2858. if (n != null || m != null)
  2859. {
  2860. return res;
  2861. }
  2862. int sizeF = ((IOpCodeSimd)context.CurrOp).Size & 1;
  2863. if (sizeF == 0)
  2864. {
  2865. if (scalar)
  2866. {
  2867. res = context.VectorZeroUpper96(res);
  2868. }
  2869. else if (((OpCodeSimdReg)context.CurrOp).RegisterSize == RegisterSize.Simd64)
  2870. {
  2871. res = context.VectorZeroUpper64(res);
  2872. }
  2873. }
  2874. else /* if (sizeF == 1) */
  2875. {
  2876. if (scalar)
  2877. {
  2878. res = context.VectorZeroUpper64(res);
  2879. }
  2880. }
  2881. context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rd), res);
  2882. return null;
  2883. }
  2884. private static Operand EmitSse2VectorMaxMinOpF(ArmEmitterContext context, Operand n, Operand m, bool isMax)
  2885. {
  2886. IOpCodeSimd op = (IOpCodeSimd)context.CurrOp;
  2887. if ((op.Size & 1) == 0)
  2888. {
  2889. Operand mask = X86GetAllElements(context, -0f);
  2890. Operand res = context.AddIntrinsic(isMax ? Intrinsic.X86Maxps : Intrinsic.X86Minps, n, m);
  2891. res = context.AddIntrinsic(Intrinsic.X86Andnps, mask, res);
  2892. Operand resSign = context.AddIntrinsic(isMax ? Intrinsic.X86Pand : Intrinsic.X86Por, n, m);
  2893. resSign = context.AddIntrinsic(Intrinsic.X86Andps, mask, resSign);
  2894. return context.AddIntrinsic(Intrinsic.X86Por, res, resSign);
  2895. }
  2896. else /* if ((op.Size & 1) == 1) */
  2897. {
  2898. Operand mask = X86GetAllElements(context, -0d);
  2899. Operand res = context.AddIntrinsic(isMax ? Intrinsic.X86Maxpd : Intrinsic.X86Minpd, n, m);
  2900. res = context.AddIntrinsic(Intrinsic.X86Andnpd, mask, res);
  2901. Operand resSign = context.AddIntrinsic(isMax ? Intrinsic.X86Pand : Intrinsic.X86Por, n, m);
  2902. resSign = context.AddIntrinsic(Intrinsic.X86Andpd, mask, resSign);
  2903. return context.AddIntrinsic(Intrinsic.X86Por, res, resSign);
  2904. }
  2905. }
  2906. private static Operand EmitSse41MaxMinNumOpF(
  2907. ArmEmitterContext context,
  2908. bool isMaxNum,
  2909. bool scalar,
  2910. Operand n = null,
  2911. Operand m = null)
  2912. {
  2913. Operand nCopy = n ?? context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rn));
  2914. Operand mCopy = m ?? context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rm));
  2915. EmitSse2VectorIsNaNOpF(context, nCopy, out Operand nQNaNMask, out _, isQNaN: true);
  2916. EmitSse2VectorIsNaNOpF(context, mCopy, out Operand mQNaNMask, out _, isQNaN: true);
  2917. int sizeF = ((IOpCodeSimd)context.CurrOp).Size & 1;
  2918. if (sizeF == 0)
  2919. {
  2920. Operand negInfMask = scalar
  2921. ? X86GetScalar (context, isMaxNum ? float.NegativeInfinity : float.PositiveInfinity)
  2922. : X86GetAllElements(context, isMaxNum ? float.NegativeInfinity : float.PositiveInfinity);
  2923. Operand nMask = context.AddIntrinsic(Intrinsic.X86Andnps, mQNaNMask, nQNaNMask);
  2924. Operand mMask = context.AddIntrinsic(Intrinsic.X86Andnps, nQNaNMask, mQNaNMask);
  2925. nCopy = context.AddIntrinsic(Intrinsic.X86Blendvps, nCopy, negInfMask, nMask);
  2926. mCopy = context.AddIntrinsic(Intrinsic.X86Blendvps, mCopy, negInfMask, mMask);
  2927. Operand res = EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
  2928. {
  2929. return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
  2930. {
  2931. return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: isMaxNum);
  2932. }, scalar: scalar, op1, op2);
  2933. }, scalar: scalar, nCopy, mCopy);
  2934. if (n != null || m != null)
  2935. {
  2936. return res;
  2937. }
  2938. if (scalar)
  2939. {
  2940. res = context.VectorZeroUpper96(res);
  2941. }
  2942. else if (((OpCodeSimdReg)context.CurrOp).RegisterSize == RegisterSize.Simd64)
  2943. {
  2944. res = context.VectorZeroUpper64(res);
  2945. }
  2946. context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rd), res);
  2947. return null;
  2948. }
  2949. else /* if (sizeF == 1) */
  2950. {
  2951. Operand negInfMask = scalar
  2952. ? X86GetScalar (context, isMaxNum ? double.NegativeInfinity : double.PositiveInfinity)
  2953. : X86GetAllElements(context, isMaxNum ? double.NegativeInfinity : double.PositiveInfinity);
  2954. Operand nMask = context.AddIntrinsic(Intrinsic.X86Andnpd, mQNaNMask, nQNaNMask);
  2955. Operand mMask = context.AddIntrinsic(Intrinsic.X86Andnpd, nQNaNMask, mQNaNMask);
  2956. nCopy = context.AddIntrinsic(Intrinsic.X86Blendvpd, nCopy, negInfMask, nMask);
  2957. mCopy = context.AddIntrinsic(Intrinsic.X86Blendvpd, mCopy, negInfMask, mMask);
  2958. Operand res = EmitSse41ProcessNaNsOpF(context, (op1, op2) =>
  2959. {
  2960. return EmitSseOrAvxHandleFzModeOpF(context, (op1, op2) =>
  2961. {
  2962. return EmitSse2VectorMaxMinOpF(context, op1, op2, isMax: isMaxNum);
  2963. }, scalar: scalar, op1, op2);
  2964. }, scalar: scalar, nCopy, mCopy);
  2965. if (n != null || m != null)
  2966. {
  2967. return res;
  2968. }
  2969. if (scalar)
  2970. {
  2971. res = context.VectorZeroUpper64(res);
  2972. }
  2973. context.Copy(GetVec(((OpCodeSimdReg)context.CurrOp).Rd), res);
  2974. return null;
  2975. }
  2976. }
  2977. private enum AddSub
  2978. {
  2979. None,
  2980. Add,
  2981. Subtract
  2982. }
  2983. private static void EmitSse41VectorMul_AddSub(ArmEmitterContext context, AddSub addSub)
  2984. {
  2985. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2986. Operand n = GetVec(op.Rn);
  2987. Operand m = GetVec(op.Rm);
  2988. Operand res;
  2989. if (op.Size == 0)
  2990. {
  2991. Operand ns8 = context.AddIntrinsic(Intrinsic.X86Psrlw, n, Const(8));
  2992. Operand ms8 = context.AddIntrinsic(Intrinsic.X86Psrlw, m, Const(8));
  2993. res = context.AddIntrinsic(Intrinsic.X86Pmullw, ns8, ms8);
  2994. res = context.AddIntrinsic(Intrinsic.X86Psllw, res, Const(8));
  2995. Operand res2 = context.AddIntrinsic(Intrinsic.X86Pmullw, n, m);
  2996. Operand mask = X86GetAllElements(context, 0x00FF00FF);
  2997. res = context.AddIntrinsic(Intrinsic.X86Pblendvb, res, res2, mask);
  2998. }
  2999. else if (op.Size == 1)
  3000. {
  3001. res = context.AddIntrinsic(Intrinsic.X86Pmullw, n, m);
  3002. }
  3003. else
  3004. {
  3005. res = context.AddIntrinsic(Intrinsic.X86Pmulld, n, m);
  3006. }
  3007. Operand d = GetVec(op.Rd);
  3008. if (addSub == AddSub.Add)
  3009. {
  3010. Intrinsic addInst = X86PaddInstruction[op.Size];
  3011. res = context.AddIntrinsic(addInst, d, res);
  3012. }
  3013. else if (addSub == AddSub.Subtract)
  3014. {
  3015. Intrinsic subInst = X86PsubInstruction[op.Size];
  3016. res = context.AddIntrinsic(subInst, d, res);
  3017. }
  3018. if (op.RegisterSize == RegisterSize.Simd64)
  3019. {
  3020. res = context.VectorZeroUpper64(res);
  3021. }
  3022. context.Copy(d, res);
  3023. }
  3024. private static void EmitSse41VectorSabdOp(
  3025. ArmEmitterContext context,
  3026. OpCodeSimdReg op,
  3027. Operand n,
  3028. Operand m,
  3029. bool isLong)
  3030. {
  3031. int size = isLong ? op.Size + 1 : op.Size;
  3032. Intrinsic cmpgtInst = X86PcmpgtInstruction[size];
  3033. Operand cmpMask = context.AddIntrinsic(cmpgtInst, n, m);
  3034. Intrinsic subInst = X86PsubInstruction[size];
  3035. Operand res = context.AddIntrinsic(subInst, n, m);
  3036. res = context.AddIntrinsic(Intrinsic.X86Pand, cmpMask, res);
  3037. Operand res2 = context.AddIntrinsic(subInst, m, n);
  3038. res2 = context.AddIntrinsic(Intrinsic.X86Pandn, cmpMask, res2);
  3039. res = context.AddIntrinsic(Intrinsic.X86Por, res, res2);
  3040. if (!isLong && op.RegisterSize == RegisterSize.Simd64)
  3041. {
  3042. res = context.VectorZeroUpper64(res);
  3043. }
  3044. context.Copy(GetVec(op.Rd), res);
  3045. }
  3046. private static void EmitSse41VectorUabdOp(
  3047. ArmEmitterContext context,
  3048. OpCodeSimdReg op,
  3049. Operand n,
  3050. Operand m,
  3051. bool isLong)
  3052. {
  3053. int size = isLong ? op.Size + 1 : op.Size;
  3054. Intrinsic maxInst = X86PmaxuInstruction[size];
  3055. Operand max = context.AddIntrinsic(maxInst, m, n);
  3056. Intrinsic cmpeqInst = X86PcmpeqInstruction[size];
  3057. Operand cmpMask = context.AddIntrinsic(cmpeqInst, max, m);
  3058. Operand onesMask = X86GetAllElements(context, -1L);
  3059. cmpMask = context.AddIntrinsic(Intrinsic.X86Pandn, cmpMask, onesMask);
  3060. Intrinsic subInst = X86PsubInstruction[size];
  3061. Operand res = context.AddIntrinsic(subInst, n, m);
  3062. Operand res2 = context.AddIntrinsic(subInst, m, n);
  3063. res = context.AddIntrinsic(Intrinsic.X86Pand, cmpMask, res);
  3064. res2 = context.AddIntrinsic(Intrinsic.X86Pandn, cmpMask, res2);
  3065. res = context.AddIntrinsic(Intrinsic.X86Por, res, res2);
  3066. if (!isLong && op.RegisterSize == RegisterSize.Simd64)
  3067. {
  3068. res = context.VectorZeroUpper64(res);
  3069. }
  3070. context.Copy(GetVec(op.Rd), res);
  3071. }
  3072. private static Operand EmitSse2Sll_128(ArmEmitterContext context, Operand op, int shift)
  3073. {
  3074. // The upper part of op is assumed to be zero.
  3075. Debug.Assert(shift >= 0 && shift < 64);
  3076. if (shift == 0)
  3077. {
  3078. return op;
  3079. }
  3080. Operand high = context.AddIntrinsic(Intrinsic.X86Pslldq, op, Const(8));
  3081. high = context.AddIntrinsic(Intrinsic.X86Psrlq, high, Const(64 - shift));
  3082. Operand low = context.AddIntrinsic(Intrinsic.X86Psllq, op, Const(shift));
  3083. return context.AddIntrinsic(Intrinsic.X86Por, high, low);
  3084. }
  3085. }
  3086. }