AOpCodeSimdMemMs.cs 1.5 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849
  1. using ChocolArm64.Instruction;
  2. using ChocolArm64.State;
  3. namespace ChocolArm64.Decoder
  4. {
  5. class AOpCodeSimdMemMs : AOpCodeMemReg, IAOpCodeSimd
  6. {
  7. public int Reps { get; private set; }
  8. public int SElems { get; private set; }
  9. public int Elems { get; private set; }
  10. public bool WBack { get; private set; }
  11. public AOpCodeSimdMemMs(AInst Inst, long Position, int OpCode) : base(Inst, Position, OpCode)
  12. {
  13. switch ((OpCode >> 12) & 0xf)
  14. {
  15. case 0b0000: Reps = 1; SElems = 4; break;
  16. case 0b0010: Reps = 4; SElems = 1; break;
  17. case 0b0100: Reps = 1; SElems = 3; break;
  18. case 0b0110: Reps = 3; SElems = 1; break;
  19. case 0b0111: Reps = 1; SElems = 1; break;
  20. case 0b1000: Reps = 1; SElems = 2; break;
  21. case 0b1010: Reps = 2; SElems = 1; break;
  22. default: Inst = AInst.Undefined; return;
  23. }
  24. Size = (OpCode >> 10) & 0x3;
  25. WBack = ((OpCode >> 23) & 0x1) != 0;
  26. bool Q = ((OpCode >> 30) & 1) != 0;
  27. if (!Q && Size == 3 && SElems != 1)
  28. {
  29. Inst = AInst.Undefined;
  30. return;
  31. }
  32. Extend64 = false;
  33. RegisterSize = Q
  34. ? ARegisterSize.SIMD128
  35. : ARegisterSize.SIMD64;
  36. Elems = (GetBitsCount() >> 3) >> Size;
  37. }
  38. }
  39. }