CpuTestSimdReg.cs 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869
  1. #define SimdReg
  2. using ChocolArm64.State;
  3. using NUnit.Framework;
  4. using System.Runtime.Intrinsics;
  5. namespace Ryujinx.Tests.Cpu
  6. {
  7. using Tester;
  8. using Tester.Types;
  9. [Category("SimdReg")]
  10. public sealed class CpuTestSimdReg : CpuTest
  11. {
  12. #if SimdReg
  13. [SetUp]
  14. public void SetupTester()
  15. {
  16. AArch64.TakeReset(false);
  17. }
  18. #region "ValueSource"
  19. private static ulong[] _1D_()
  20. {
  21. return new ulong[] { 0x0000000000000000ul, 0x7FFFFFFFFFFFFFFFul,
  22. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
  23. }
  24. private static ulong[] _4H2S1D_()
  25. {
  26. return new ulong[] { 0x0000000000000000ul, 0x7FFF7FFF7FFF7FFFul,
  27. 0x8000800080008000ul, 0x7FFFFFFF7FFFFFFFul,
  28. 0x8000000080000000ul, 0x7FFFFFFFFFFFFFFFul,
  29. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
  30. }
  31. private static ulong[] _8B_()
  32. {
  33. return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
  34. 0x8080808080808080ul, 0xFFFFFFFFFFFFFFFFul };
  35. }
  36. private static ulong[] _8B4H2S_()
  37. {
  38. return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
  39. 0x8080808080808080ul, 0x7FFF7FFF7FFF7FFFul,
  40. 0x8000800080008000ul, 0x7FFFFFFF7FFFFFFFul,
  41. 0x8000000080000000ul, 0xFFFFFFFFFFFFFFFFul };
  42. }
  43. private static ulong[] _8B4H2S1D_()
  44. {
  45. return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
  46. 0x8080808080808080ul, 0x7FFF7FFF7FFF7FFFul,
  47. 0x8000800080008000ul, 0x7FFFFFFF7FFFFFFFul,
  48. 0x8000000080000000ul, 0x7FFFFFFFFFFFFFFFul,
  49. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
  50. }
  51. #endregion
  52. [Test, Description("ADD <V><d>, <V><n>, <V><m>")]
  53. public void Add_S_D([ValueSource("_1D_")] [Random(1)] ulong A,
  54. [ValueSource("_1D_")] [Random(1)] ulong B)
  55. {
  56. uint Opcode = 0x5EE28420; // ADD D0, D1, D2
  57. Bits Op = new Bits(Opcode);
  58. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  59. Vector128<float> V1 = MakeVectorE0(A);
  60. Vector128<float> V2 = MakeVectorE0(B);
  61. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  62. AArch64.V(1, new Bits(A));
  63. AArch64.V(2, new Bits(B));
  64. SimdFp.Add_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  65. Assert.Multiple(() =>
  66. {
  67. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  68. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  69. });
  70. }
  71. [Test, Description("ADD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  72. public void Add_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
  73. [ValueSource("_8B4H2S_")] [Random(1)] ulong B,
  74. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  75. {
  76. uint Opcode = 0x0E228420; // ADD V0.8B, V1.8B, V2.8B
  77. Opcode |= ((size & 3) << 22);
  78. Bits Op = new Bits(Opcode);
  79. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  80. Vector128<float> V1 = MakeVectorE0(A);
  81. Vector128<float> V2 = MakeVectorE0(B);
  82. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  83. AArch64.V(1, new Bits(A));
  84. AArch64.V(2, new Bits(B));
  85. SimdFp.Add_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  86. Assert.Multiple(() =>
  87. {
  88. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  89. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  90. });
  91. }
  92. [Test, Pairwise, Description("ADD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  93. public void Add_V_16B_8H_4S_2D([ValueSource("_8B4H2S1D_")] [Random(1)] ulong A0,
  94. [ValueSource("_8B4H2S1D_")] [Random(1)] ulong A1,
  95. [ValueSource("_8B4H2S1D_")] [Random(1)] ulong B0,
  96. [ValueSource("_8B4H2S1D_")] [Random(1)] ulong B1,
  97. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  98. {
  99. uint Opcode = 0x4E228420; // ADD V0.16B, V1.16B, V2.16B
  100. Opcode |= ((size & 3) << 22);
  101. Bits Op = new Bits(Opcode);
  102. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  103. Vector128<float> V2 = MakeVectorE0E1(B0, B1);
  104. AThreadState ThreadState = SingleOpcode(Opcode, V1: V1, V2: V2);
  105. AArch64.Vpart(1, 0, new Bits(A0));
  106. AArch64.Vpart(1, 1, new Bits(A1));
  107. AArch64.Vpart(2, 0, new Bits(B0));
  108. AArch64.Vpart(2, 1, new Bits(B1));
  109. SimdFp.Add_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  110. Assert.Multiple(() =>
  111. {
  112. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  113. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  114. });
  115. }
  116. [Test, Pairwise, Description("ADDHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
  117. public void Addhn_V_8H8B_4S4H_2D2S([ValueSource("_4H2S1D_")] [Random(1)] ulong A0,
  118. [ValueSource("_4H2S1D_")] [Random(1)] ulong A1,
  119. [ValueSource("_4H2S1D_")] [Random(1)] ulong B0,
  120. [ValueSource("_4H2S1D_")] [Random(1)] ulong B1,
  121. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H8B, 4S4H, 2D2S>
  122. {
  123. uint Opcode = 0x0E224020; // ADDHN V0.8B, V1.8H, V2.8H
  124. Opcode |= ((size & 3) << 22);
  125. Bits Op = new Bits(Opcode);
  126. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  127. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  128. Vector128<float> V2 = MakeVectorE0E1(B0, B1);
  129. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  130. AArch64.Vpart(1, 0, new Bits(A0));
  131. AArch64.Vpart(1, 1, new Bits(A1));
  132. AArch64.Vpart(2, 0, new Bits(B0));
  133. AArch64.Vpart(2, 1, new Bits(B1));
  134. SimdFp.Addhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  135. Assert.Multiple(() =>
  136. {
  137. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  138. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  139. });
  140. }
  141. [Test, Pairwise, Description("ADDHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
  142. public void Addhn_V_8H16B_4S8H_2D4S([ValueSource("_4H2S1D_")] [Random(1)] ulong A0,
  143. [ValueSource("_4H2S1D_")] [Random(1)] ulong A1,
  144. [ValueSource("_4H2S1D_")] [Random(1)] ulong B0,
  145. [ValueSource("_4H2S1D_")] [Random(1)] ulong B1,
  146. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H16B, 4S8H, 2D4S>
  147. {
  148. uint Opcode = 0x4E224020; // ADDHN2 V0.16B, V1.8H, V2.8H
  149. Opcode |= ((size & 3) << 22);
  150. Bits Op = new Bits(Opcode);
  151. ulong _X0 = TestContext.CurrentContext.Random.NextULong();
  152. Vector128<float> V0 = MakeVectorE0(_X0);
  153. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  154. Vector128<float> V2 = MakeVectorE0E1(B0, B1);
  155. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  156. AArch64.Vpart(1, 0, new Bits(A0));
  157. AArch64.Vpart(1, 1, new Bits(A1));
  158. AArch64.Vpart(2, 0, new Bits(B0));
  159. AArch64.Vpart(2, 1, new Bits(B1));
  160. SimdFp.Addhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  161. Assert.Multiple(() =>
  162. {
  163. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(_X0));
  164. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  165. });
  166. }
  167. [Test, Description("ADDP <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  168. public void Addp_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
  169. [ValueSource("_8B4H2S_")] [Random(1)] ulong B,
  170. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  171. {
  172. uint Opcode = 0x0E22BC20; // ADDP V0.8B, V1.8B, V2.8B
  173. Opcode |= ((size & 3) << 22);
  174. Bits Op = new Bits(Opcode);
  175. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  176. Vector128<float> V1 = MakeVectorE0(A);
  177. Vector128<float> V2 = MakeVectorE0(B);
  178. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  179. AArch64.V(1, new Bits(A));
  180. AArch64.V(2, new Bits(B));
  181. SimdFp.Addp_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  182. Assert.Multiple(() =>
  183. {
  184. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  185. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  186. });
  187. }
  188. [Test, Pairwise, Description("ADDP <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  189. public void Addp_V_16B_8H_4S_2D([ValueSource("_8B4H2S1D_")] [Random(1)] ulong A0,
  190. [ValueSource("_8B4H2S1D_")] [Random(1)] ulong A1,
  191. [ValueSource("_8B4H2S1D_")] [Random(1)] ulong B0,
  192. [ValueSource("_8B4H2S1D_")] [Random(1)] ulong B1,
  193. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  194. {
  195. uint Opcode = 0x4E22BC20; // ADDP V0.16B, V1.16B, V2.16B
  196. Opcode |= ((size & 3) << 22);
  197. Bits Op = new Bits(Opcode);
  198. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  199. Vector128<float> V2 = MakeVectorE0E1(B0, B1);
  200. AThreadState ThreadState = SingleOpcode(Opcode, V1: V1, V2: V2);
  201. AArch64.Vpart(1, 0, new Bits(A0));
  202. AArch64.Vpart(1, 1, new Bits(A1));
  203. AArch64.Vpart(2, 0, new Bits(B0));
  204. AArch64.Vpart(2, 1, new Bits(B1));
  205. SimdFp.Addp_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  206. Assert.Multiple(() =>
  207. {
  208. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  209. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  210. });
  211. }
  212. [Test, Description("AND <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  213. public void And_V_8B([ValueSource("_8B_")] [Random(1)] ulong A,
  214. [ValueSource("_8B_")] [Random(1)] ulong B)
  215. {
  216. uint Opcode = 0x0E221C20; // AND V0.8B, V1.8B, V2.8B
  217. Bits Op = new Bits(Opcode);
  218. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  219. Vector128<float> V1 = MakeVectorE0(A);
  220. Vector128<float> V2 = MakeVectorE0(B);
  221. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  222. AArch64.V(1, new Bits(A));
  223. AArch64.V(2, new Bits(B));
  224. SimdFp.And_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  225. Assert.Multiple(() =>
  226. {
  227. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  228. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  229. });
  230. }
  231. [Test, Pairwise, Description("AND <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  232. public void And_V_16B([ValueSource("_8B_")] [Random(1)] ulong A0,
  233. [ValueSource("_8B_")] [Random(1)] ulong A1,
  234. [ValueSource("_8B_")] [Random(1)] ulong B0,
  235. [ValueSource("_8B_")] [Random(1)] ulong B1)
  236. {
  237. uint Opcode = 0x4E221C20; // AND V0.16B, V1.16B, V2.16B
  238. Bits Op = new Bits(Opcode);
  239. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  240. Vector128<float> V2 = MakeVectorE0E1(B0, B1);
  241. AThreadState ThreadState = SingleOpcode(Opcode, V1: V1, V2: V2);
  242. AArch64.Vpart(1, 0, new Bits(A0));
  243. AArch64.Vpart(1, 1, new Bits(A1));
  244. AArch64.Vpart(2, 0, new Bits(B0));
  245. AArch64.Vpart(2, 1, new Bits(B1));
  246. SimdFp.And_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  247. Assert.Multiple(() =>
  248. {
  249. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  250. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  251. });
  252. }
  253. [Test, Description("BIC <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  254. public void Bic_V_8B([ValueSource("_8B_")] [Random(1)] ulong A,
  255. [ValueSource("_8B_")] [Random(1)] ulong B)
  256. {
  257. uint Opcode = 0x0E621C20; // BIC V0.8B, V1.8B, V2.8B
  258. Bits Op = new Bits(Opcode);
  259. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  260. Vector128<float> V1 = MakeVectorE0(A);
  261. Vector128<float> V2 = MakeVectorE0(B);
  262. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  263. AArch64.V(1, new Bits(A));
  264. AArch64.V(2, new Bits(B));
  265. SimdFp.Bic_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  266. Assert.Multiple(() =>
  267. {
  268. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  269. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  270. });
  271. }
  272. [Test, Pairwise, Description("BIC <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  273. public void Bic_V_16B([ValueSource("_8B_")] [Random(1)] ulong A0,
  274. [ValueSource("_8B_")] [Random(1)] ulong A1,
  275. [ValueSource("_8B_")] [Random(1)] ulong B0,
  276. [ValueSource("_8B_")] [Random(1)] ulong B1)
  277. {
  278. uint Opcode = 0x4E621C20; // BIC V0.16B, V1.16B, V2.16B
  279. Bits Op = new Bits(Opcode);
  280. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  281. Vector128<float> V2 = MakeVectorE0E1(B0, B1);
  282. AThreadState ThreadState = SingleOpcode(Opcode, V1: V1, V2: V2);
  283. AArch64.Vpart(1, 0, new Bits(A0));
  284. AArch64.Vpart(1, 1, new Bits(A1));
  285. AArch64.Vpart(2, 0, new Bits(B0));
  286. AArch64.Vpart(2, 1, new Bits(B1));
  287. SimdFp.Bic_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  288. Assert.Multiple(() =>
  289. {
  290. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  291. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  292. });
  293. }
  294. [Test, Description("BIF <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  295. public void Bif_V_8B([ValueSource("_8B_")] [Random(1)] ulong _Z,
  296. [ValueSource("_8B_")] [Random(1)] ulong A,
  297. [ValueSource("_8B_")] [Random(1)] ulong B)
  298. {
  299. uint Opcode = 0x2EE21C20; // BIF V0.8B, V1.8B, V2.8B
  300. Bits Op = new Bits(Opcode);
  301. Vector128<float> V0 = MakeVectorE0E1(_Z, TestContext.CurrentContext.Random.NextULong());
  302. Vector128<float> V1 = MakeVectorE0(A);
  303. Vector128<float> V2 = MakeVectorE0(B);
  304. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  305. AArch64.Vpart(0, 0, new Bits(_Z));
  306. AArch64.V(1, new Bits(A));
  307. AArch64.V(2, new Bits(B));
  308. SimdFp.Bif_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  309. Assert.Multiple(() =>
  310. {
  311. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  312. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  313. });
  314. }
  315. [Test, Pairwise, Description("BIF <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  316. public void Bif_V_16B([ValueSource("_8B_")] [Random(1)] ulong _Z0,
  317. [ValueSource("_8B_")] [Random(1)] ulong _Z1,
  318. [ValueSource("_8B_")] [Random(1)] ulong A0,
  319. [ValueSource("_8B_")] [Random(1)] ulong A1,
  320. [ValueSource("_8B_")] [Random(1)] ulong B0,
  321. [ValueSource("_8B_")] [Random(1)] ulong B1)
  322. {
  323. uint Opcode = 0x6EE21C20; // BIF V0.16B, V1.16B, V2.16B
  324. Bits Op = new Bits(Opcode);
  325. Vector128<float> V0 = MakeVectorE0E1(_Z0, _Z1);
  326. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  327. Vector128<float> V2 = MakeVectorE0E1(B0, B1);
  328. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  329. AArch64.Vpart(0, 0, new Bits(_Z0));
  330. AArch64.Vpart(0, 1, new Bits(_Z1));
  331. AArch64.Vpart(1, 0, new Bits(A0));
  332. AArch64.Vpart(1, 1, new Bits(A1));
  333. AArch64.Vpart(2, 0, new Bits(B0));
  334. AArch64.Vpart(2, 1, new Bits(B1));
  335. SimdFp.Bif_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  336. Assert.Multiple(() =>
  337. {
  338. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  339. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  340. });
  341. }
  342. [Test, Description("BIT <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  343. public void Bit_V_8B([ValueSource("_8B_")] [Random(1)] ulong _Z,
  344. [ValueSource("_8B_")] [Random(1)] ulong A,
  345. [ValueSource("_8B_")] [Random(1)] ulong B)
  346. {
  347. uint Opcode = 0x2EA21C20; // BIT V0.8B, V1.8B, V2.8B
  348. Bits Op = new Bits(Opcode);
  349. Vector128<float> V0 = MakeVectorE0E1(_Z, TestContext.CurrentContext.Random.NextULong());
  350. Vector128<float> V1 = MakeVectorE0(A);
  351. Vector128<float> V2 = MakeVectorE0(B);
  352. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  353. AArch64.Vpart(0, 0, new Bits(_Z));
  354. AArch64.V(1, new Bits(A));
  355. AArch64.V(2, new Bits(B));
  356. SimdFp.Bit_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  357. Assert.Multiple(() =>
  358. {
  359. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  360. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  361. });
  362. }
  363. [Test, Pairwise, Description("BIT <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  364. public void Bit_V_16B([ValueSource("_8B_")] [Random(1)] ulong _Z0,
  365. [ValueSource("_8B_")] [Random(1)] ulong _Z1,
  366. [ValueSource("_8B_")] [Random(1)] ulong A0,
  367. [ValueSource("_8B_")] [Random(1)] ulong A1,
  368. [ValueSource("_8B_")] [Random(1)] ulong B0,
  369. [ValueSource("_8B_")] [Random(1)] ulong B1)
  370. {
  371. uint Opcode = 0x6EA21C20; // BIT V0.16B, V1.16B, V2.16B
  372. Bits Op = new Bits(Opcode);
  373. Vector128<float> V0 = MakeVectorE0E1(_Z0, _Z1);
  374. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  375. Vector128<float> V2 = MakeVectorE0E1(B0, B1);
  376. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  377. AArch64.Vpart(0, 0, new Bits(_Z0));
  378. AArch64.Vpart(0, 1, new Bits(_Z1));
  379. AArch64.Vpart(1, 0, new Bits(A0));
  380. AArch64.Vpart(1, 1, new Bits(A1));
  381. AArch64.Vpart(2, 0, new Bits(B0));
  382. AArch64.Vpart(2, 1, new Bits(B1));
  383. SimdFp.Bit_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  384. Assert.Multiple(() =>
  385. {
  386. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  387. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  388. });
  389. }
  390. [Test, Description("BSL <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  391. public void Bsl_V_8B([ValueSource("_8B_")] [Random(1)] ulong _Z,
  392. [ValueSource("_8B_")] [Random(1)] ulong A,
  393. [ValueSource("_8B_")] [Random(1)] ulong B)
  394. {
  395. uint Opcode = 0x2E621C20; // BSL V0.8B, V1.8B, V2.8B
  396. Bits Op = new Bits(Opcode);
  397. Vector128<float> V0 = MakeVectorE0E1(_Z, TestContext.CurrentContext.Random.NextULong());
  398. Vector128<float> V1 = MakeVectorE0(A);
  399. Vector128<float> V2 = MakeVectorE0(B);
  400. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  401. AArch64.Vpart(0, 0, new Bits(_Z));
  402. AArch64.V(1, new Bits(A));
  403. AArch64.V(2, new Bits(B));
  404. SimdFp.Bsl_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  405. Assert.Multiple(() =>
  406. {
  407. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  408. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  409. });
  410. }
  411. [Test, Pairwise, Description("BSL <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  412. public void Bsl_V_16B([ValueSource("_8B_")] [Random(1)] ulong _Z0,
  413. [ValueSource("_8B_")] [Random(1)] ulong _Z1,
  414. [ValueSource("_8B_")] [Random(1)] ulong A0,
  415. [ValueSource("_8B_")] [Random(1)] ulong A1,
  416. [ValueSource("_8B_")] [Random(1)] ulong B0,
  417. [ValueSource("_8B_")] [Random(1)] ulong B1)
  418. {
  419. uint Opcode = 0x6E621C20; // BSL V0.16B, V1.16B, V2.16B
  420. Bits Op = new Bits(Opcode);
  421. Vector128<float> V0 = MakeVectorE0E1(_Z0, _Z1);
  422. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  423. Vector128<float> V2 = MakeVectorE0E1(B0, B1);
  424. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  425. AArch64.Vpart(0, 0, new Bits(_Z0));
  426. AArch64.Vpart(0, 1, new Bits(_Z1));
  427. AArch64.Vpart(1, 0, new Bits(A0));
  428. AArch64.Vpart(1, 1, new Bits(A1));
  429. AArch64.Vpart(2, 0, new Bits(B0));
  430. AArch64.Vpart(2, 1, new Bits(B1));
  431. SimdFp.Bsl_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  432. Assert.Multiple(() =>
  433. {
  434. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  435. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  436. });
  437. }
  438. [Test, Description("ORN <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  439. public void Orn_V_8B([ValueSource("_8B_")] [Random(1)] ulong A,
  440. [ValueSource("_8B_")] [Random(1)] ulong B)
  441. {
  442. uint Opcode = 0x0EE21C20; // ORN V0.8B, V1.8B, V2.8B
  443. Bits Op = new Bits(Opcode);
  444. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  445. Vector128<float> V1 = MakeVectorE0(A);
  446. Vector128<float> V2 = MakeVectorE0(B);
  447. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  448. AArch64.V(1, new Bits(A));
  449. AArch64.V(2, new Bits(B));
  450. SimdFp.Orn_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  451. Assert.Multiple(() =>
  452. {
  453. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  454. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  455. });
  456. }
  457. [Test, Pairwise, Description("ORN <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  458. public void Orn_V_16B([ValueSource("_8B_")] [Random(1)] ulong A0,
  459. [ValueSource("_8B_")] [Random(1)] ulong A1,
  460. [ValueSource("_8B_")] [Random(1)] ulong B0,
  461. [ValueSource("_8B_")] [Random(1)] ulong B1)
  462. {
  463. uint Opcode = 0x4EE21C20; // ORN V0.16B, V1.16B, V2.16B
  464. Bits Op = new Bits(Opcode);
  465. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  466. Vector128<float> V2 = MakeVectorE0E1(B0, B1);
  467. AThreadState ThreadState = SingleOpcode(Opcode, V1: V1, V2: V2);
  468. AArch64.Vpart(1, 0, new Bits(A0));
  469. AArch64.Vpart(1, 1, new Bits(A1));
  470. AArch64.Vpart(2, 0, new Bits(B0));
  471. AArch64.Vpart(2, 1, new Bits(B1));
  472. SimdFp.Orn_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  473. Assert.Multiple(() =>
  474. {
  475. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  476. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  477. });
  478. }
  479. [Test, Description("ORR <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  480. public void Orr_V_8B([ValueSource("_8B_")] [Random(1)] ulong A,
  481. [ValueSource("_8B_")] [Random(1)] ulong B)
  482. {
  483. uint Opcode = 0x0EA21C20; // ORR V0.8B, V1.8B, V2.8B
  484. Bits Op = new Bits(Opcode);
  485. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  486. Vector128<float> V1 = MakeVectorE0(A);
  487. Vector128<float> V2 = MakeVectorE0(B);
  488. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  489. AArch64.V(1, new Bits(A));
  490. AArch64.V(2, new Bits(B));
  491. SimdFp.Orr_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  492. Assert.Multiple(() =>
  493. {
  494. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  495. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  496. });
  497. }
  498. [Test, Pairwise, Description("ORR <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  499. public void Orr_V_16B([ValueSource("_8B_")] [Random(1)] ulong A0,
  500. [ValueSource("_8B_")] [Random(1)] ulong A1,
  501. [ValueSource("_8B_")] [Random(1)] ulong B0,
  502. [ValueSource("_8B_")] [Random(1)] ulong B1)
  503. {
  504. uint Opcode = 0x4EA21C20; // ORR V0.16B, V1.16B, V2.16B
  505. Bits Op = new Bits(Opcode);
  506. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  507. Vector128<float> V2 = MakeVectorE0E1(B0, B1);
  508. AThreadState ThreadState = SingleOpcode(Opcode, V1: V1, V2: V2);
  509. AArch64.Vpart(1, 0, new Bits(A0));
  510. AArch64.Vpart(1, 1, new Bits(A1));
  511. AArch64.Vpart(2, 0, new Bits(B0));
  512. AArch64.Vpart(2, 1, new Bits(B1));
  513. SimdFp.Orr_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  514. Assert.Multiple(() =>
  515. {
  516. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  517. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  518. });
  519. }
  520. [Test, Pairwise, Description("RADDHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
  521. public void Raddhn_V_8H8B_4S4H_2D2S([ValueSource("_4H2S1D_")] [Random(1)] ulong A0,
  522. [ValueSource("_4H2S1D_")] [Random(1)] ulong A1,
  523. [ValueSource("_4H2S1D_")] [Random(1)] ulong B0,
  524. [ValueSource("_4H2S1D_")] [Random(1)] ulong B1,
  525. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H8B, 4S4H, 2D2S>
  526. {
  527. uint Opcode = 0x2E224020; // RADDHN V0.8B, V1.8H, V2.8H
  528. Opcode |= ((size & 3) << 22);
  529. Bits Op = new Bits(Opcode);
  530. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  531. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  532. Vector128<float> V2 = MakeVectorE0E1(B0, B1);
  533. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  534. AArch64.Vpart(1, 0, new Bits(A0));
  535. AArch64.Vpart(1, 1, new Bits(A1));
  536. AArch64.Vpart(2, 0, new Bits(B0));
  537. AArch64.Vpart(2, 1, new Bits(B1));
  538. SimdFp.Raddhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  539. Assert.Multiple(() =>
  540. {
  541. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  542. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  543. });
  544. }
  545. [Test, Pairwise, Description("RADDHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
  546. public void Raddhn_V_8H16B_4S8H_2D4S([ValueSource("_4H2S1D_")] [Random(1)] ulong A0,
  547. [ValueSource("_4H2S1D_")] [Random(1)] ulong A1,
  548. [ValueSource("_4H2S1D_")] [Random(1)] ulong B0,
  549. [ValueSource("_4H2S1D_")] [Random(1)] ulong B1,
  550. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H16B, 4S8H, 2D4S>
  551. {
  552. uint Opcode = 0x6E224020; // RADDHN2 V0.16B, V1.8H, V2.8H
  553. Opcode |= ((size & 3) << 22);
  554. Bits Op = new Bits(Opcode);
  555. ulong _X0 = TestContext.CurrentContext.Random.NextULong();
  556. Vector128<float> V0 = MakeVectorE0(_X0);
  557. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  558. Vector128<float> V2 = MakeVectorE0E1(B0, B1);
  559. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  560. AArch64.Vpart(1, 0, new Bits(A0));
  561. AArch64.Vpart(1, 1, new Bits(A1));
  562. AArch64.Vpart(2, 0, new Bits(B0));
  563. AArch64.Vpart(2, 1, new Bits(B1));
  564. SimdFp.Raddhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  565. Assert.Multiple(() =>
  566. {
  567. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(_X0));
  568. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  569. });
  570. }
  571. [Test, Pairwise, Description("RSUBHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
  572. public void Rsubhn_V_8H8B_4S4H_2D2S([ValueSource("_4H2S1D_")] [Random(1)] ulong A0,
  573. [ValueSource("_4H2S1D_")] [Random(1)] ulong A1,
  574. [ValueSource("_4H2S1D_")] [Random(1)] ulong B0,
  575. [ValueSource("_4H2S1D_")] [Random(1)] ulong B1,
  576. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H8B, 4S4H, 2D2S>
  577. {
  578. uint Opcode = 0x2E226020; // RSUBHN V0.8B, V1.8H, V2.8H
  579. Opcode |= ((size & 3) << 22);
  580. Bits Op = new Bits(Opcode);
  581. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  582. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  583. Vector128<float> V2 = MakeVectorE0E1(B0, B1);
  584. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  585. AArch64.Vpart(1, 0, new Bits(A0));
  586. AArch64.Vpart(1, 1, new Bits(A1));
  587. AArch64.Vpart(2, 0, new Bits(B0));
  588. AArch64.Vpart(2, 1, new Bits(B1));
  589. SimdFp.Rsubhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  590. Assert.Multiple(() =>
  591. {
  592. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  593. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  594. });
  595. }
  596. [Test, Pairwise, Description("RSUBHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
  597. public void Rsubhn_V_8H16B_4S8H_2D4S([ValueSource("_4H2S1D_")] [Random(1)] ulong A0,
  598. [ValueSource("_4H2S1D_")] [Random(1)] ulong A1,
  599. [ValueSource("_4H2S1D_")] [Random(1)] ulong B0,
  600. [ValueSource("_4H2S1D_")] [Random(1)] ulong B1,
  601. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H16B, 4S8H, 2D4S>
  602. {
  603. uint Opcode = 0x6E226020; // RSUBHN2 V0.16B, V1.8H, V2.8H
  604. Opcode |= ((size & 3) << 22);
  605. Bits Op = new Bits(Opcode);
  606. ulong _X0 = TestContext.CurrentContext.Random.NextULong();
  607. Vector128<float> V0 = MakeVectorE0(_X0);
  608. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  609. Vector128<float> V2 = MakeVectorE0E1(B0, B1);
  610. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  611. AArch64.Vpart(1, 0, new Bits(A0));
  612. AArch64.Vpart(1, 1, new Bits(A1));
  613. AArch64.Vpart(2, 0, new Bits(B0));
  614. AArch64.Vpart(2, 1, new Bits(B1));
  615. SimdFp.Rsubhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  616. Assert.Multiple(() =>
  617. {
  618. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(_X0));
  619. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  620. });
  621. }
  622. [Test, Description("SUB <V><d>, <V><n>, <V><m>")]
  623. public void Sub_S_D([ValueSource("_1D_")] [Random(1)] ulong A,
  624. [ValueSource("_1D_")] [Random(1)] ulong B)
  625. {
  626. uint Opcode = 0x7EE28420; // SUB D0, D1, D2
  627. Bits Op = new Bits(Opcode);
  628. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  629. Vector128<float> V1 = MakeVectorE0(A);
  630. Vector128<float> V2 = MakeVectorE0(B);
  631. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  632. AArch64.V(1, new Bits(A));
  633. AArch64.V(2, new Bits(B));
  634. SimdFp.Sub_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  635. Assert.Multiple(() =>
  636. {
  637. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  638. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  639. });
  640. }
  641. [Test, Description("SUB <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  642. public void Sub_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
  643. [ValueSource("_8B4H2S_")] [Random(1)] ulong B,
  644. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  645. {
  646. uint Opcode = 0x2E228420; // SUB V0.8B, V1.8B, V2.8B
  647. Opcode |= ((size & 3) << 22);
  648. Bits Op = new Bits(Opcode);
  649. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  650. Vector128<float> V1 = MakeVectorE0(A);
  651. Vector128<float> V2 = MakeVectorE0(B);
  652. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  653. AArch64.V(1, new Bits(A));
  654. AArch64.V(2, new Bits(B));
  655. SimdFp.Sub_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  656. Assert.Multiple(() =>
  657. {
  658. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  659. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  660. });
  661. }
  662. [Test, Pairwise, Description("SUB <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  663. public void Sub_V_16B_8H_4S_2D([ValueSource("_8B4H2S1D_")] [Random(1)] ulong A0,
  664. [ValueSource("_8B4H2S1D_")] [Random(1)] ulong A1,
  665. [ValueSource("_8B4H2S1D_")] [Random(1)] ulong B0,
  666. [ValueSource("_8B4H2S1D_")] [Random(1)] ulong B1,
  667. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  668. {
  669. uint Opcode = 0x6E228420; // SUB V0.16B, V1.16B, V2.16B
  670. Opcode |= ((size & 3) << 22);
  671. Bits Op = new Bits(Opcode);
  672. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  673. Vector128<float> V2 = MakeVectorE0E1(B0, B1);
  674. AThreadState ThreadState = SingleOpcode(Opcode, V1: V1, V2: V2);
  675. AArch64.Vpart(1, 0, new Bits(A0));
  676. AArch64.Vpart(1, 1, new Bits(A1));
  677. AArch64.Vpart(2, 0, new Bits(B0));
  678. AArch64.Vpart(2, 1, new Bits(B1));
  679. SimdFp.Sub_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  680. Assert.Multiple(() =>
  681. {
  682. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  683. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  684. });
  685. }
  686. [Test, Pairwise, Description("SUBHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
  687. public void Subhn_V_8H8B_4S4H_2D2S([ValueSource("_4H2S1D_")] [Random(1)] ulong A0,
  688. [ValueSource("_4H2S1D_")] [Random(1)] ulong A1,
  689. [ValueSource("_4H2S1D_")] [Random(1)] ulong B0,
  690. [ValueSource("_4H2S1D_")] [Random(1)] ulong B1,
  691. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H8B, 4S4H, 2D2S>
  692. {
  693. uint Opcode = 0x0E226020; // SUBHN V0.8B, V1.8H, V2.8H
  694. Opcode |= ((size & 3) << 22);
  695. Bits Op = new Bits(Opcode);
  696. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  697. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  698. Vector128<float> V2 = MakeVectorE0E1(B0, B1);
  699. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  700. AArch64.Vpart(1, 0, new Bits(A0));
  701. AArch64.Vpart(1, 1, new Bits(A1));
  702. AArch64.Vpart(2, 0, new Bits(B0));
  703. AArch64.Vpart(2, 1, new Bits(B1));
  704. SimdFp.Subhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  705. Assert.Multiple(() =>
  706. {
  707. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  708. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  709. });
  710. }
  711. [Test, Pairwise, Description("SUBHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
  712. public void Subhn_V_8H16B_4S8H_2D4S([ValueSource("_4H2S1D_")] [Random(1)] ulong A0,
  713. [ValueSource("_4H2S1D_")] [Random(1)] ulong A1,
  714. [ValueSource("_4H2S1D_")] [Random(1)] ulong B0,
  715. [ValueSource("_4H2S1D_")] [Random(1)] ulong B1,
  716. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H16B, 4S8H, 2D4S>
  717. {
  718. uint Opcode = 0x4E226020; // SUBHN2 V0.16B, V1.8H, V2.8H
  719. Opcode |= ((size & 3) << 22);
  720. Bits Op = new Bits(Opcode);
  721. ulong _X0 = TestContext.CurrentContext.Random.NextULong();
  722. Vector128<float> V0 = MakeVectorE0(_X0);
  723. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  724. Vector128<float> V2 = MakeVectorE0E1(B0, B1);
  725. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  726. AArch64.Vpart(1, 0, new Bits(A0));
  727. AArch64.Vpart(1, 1, new Bits(A1));
  728. AArch64.Vpart(2, 0, new Bits(B0));
  729. AArch64.Vpart(2, 1, new Bits(B1));
  730. SimdFp.Subhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  731. Assert.Multiple(() =>
  732. {
  733. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(_X0));
  734. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  735. });
  736. }
  737. #endif
  738. }
  739. }