CpuTestSimd.cs 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518
  1. #define Simd
  2. using ChocolArm64.State;
  3. using NUnit.Framework;
  4. using System.Runtime.Intrinsics;
  5. namespace Ryujinx.Tests.Cpu
  6. {
  7. using Tester;
  8. using Tester.Types;
  9. [Category("Simd")]
  10. public sealed class CpuTestSimd : CpuTest
  11. {
  12. #if Simd
  13. [SetUp]
  14. public void SetupTester()
  15. {
  16. AArch64.TakeReset(false);
  17. }
  18. #region "ValueSource"
  19. private static ulong[] _1D_()
  20. {
  21. return new ulong[] { 0x0000000000000000ul, 0x7FFFFFFFFFFFFFFFul,
  22. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
  23. }
  24. private static ulong[] _1H1S1D_()
  25. {
  26. return new ulong[] { 0x0000000000000000ul, 0x0000000000007FFFul,
  27. 0x0000000000008000ul, 0x000000000000FFFFul,
  28. 0x000000007FFFFFFFul, 0x0000000080000000ul,
  29. 0x00000000FFFFFFFFul, 0x7FFFFFFFFFFFFFFFul,
  30. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
  31. }
  32. private static ulong[] _4H2S1D_()
  33. {
  34. return new ulong[] { 0x0000000000000000ul, 0x7FFF7FFF7FFF7FFFul,
  35. 0x8000800080008000ul, 0x7FFFFFFF7FFFFFFFul,
  36. 0x8000000080000000ul, 0x7FFFFFFFFFFFFFFFul,
  37. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
  38. }
  39. private static ulong[] _8B4H_()
  40. {
  41. return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
  42. 0x8080808080808080ul, 0x7FFF7FFF7FFF7FFFul,
  43. 0x8000800080008000ul, 0xFFFFFFFFFFFFFFFFul };
  44. }
  45. private static ulong[] _8B4H2S_()
  46. {
  47. return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
  48. 0x8080808080808080ul, 0x7FFF7FFF7FFF7FFFul,
  49. 0x8000800080008000ul, 0x7FFFFFFF7FFFFFFFul,
  50. 0x8000000080000000ul, 0xFFFFFFFFFFFFFFFFul };
  51. }
  52. private static ulong[] _8B4H2S1D_()
  53. {
  54. return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
  55. 0x8080808080808080ul, 0x7FFF7FFF7FFF7FFFul,
  56. 0x8000800080008000ul, 0x7FFFFFFF7FFFFFFFul,
  57. 0x8000000080000000ul, 0x7FFFFFFFFFFFFFFFul,
  58. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
  59. }
  60. #endregion
  61. [Test, Description("ABS <V><d>, <V><n>")]
  62. public void Abs_S_D([ValueSource("_1D_")] [Random(1)] ulong A)
  63. {
  64. uint Opcode = 0x5EE0B820; // ABS D0, D1
  65. Bits Op = new Bits(Opcode);
  66. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  67. Vector128<float> V1 = MakeVectorE0(A);
  68. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  69. AArch64.V(1, new Bits(A));
  70. SimdFp.Abs_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  71. Assert.Multiple(() =>
  72. {
  73. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  74. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  75. });
  76. }
  77. [Test, Description("ABS <Vd>.<T>, <Vn>.<T>")]
  78. public void Abs_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
  79. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  80. {
  81. uint Opcode = 0x0E20B820; // ABS V0.8B, V1.8B
  82. Opcode |= ((size & 3) << 22);
  83. Bits Op = new Bits(Opcode);
  84. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  85. Vector128<float> V1 = MakeVectorE0(A);
  86. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  87. AArch64.V(1, new Bits(A));
  88. SimdFp.Abs_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  89. Assert.Multiple(() =>
  90. {
  91. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  92. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  93. });
  94. }
  95. [Test, Pairwise, Description("ABS <Vd>.<T>, <Vn>.<T>")]
  96. public void Abs_V_16B_8H_4S_2D([ValueSource("_8B4H2S1D_")] [Random(1)] ulong A0,
  97. [ValueSource("_8B4H2S1D_")] [Random(1)] ulong A1,
  98. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  99. {
  100. uint Opcode = 0x4E20B820; // ABS V0.16B, V1.16B
  101. Opcode |= ((size & 3) << 22);
  102. Bits Op = new Bits(Opcode);
  103. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  104. AThreadState ThreadState = SingleOpcode(Opcode, V1: V1);
  105. AArch64.Vpart(1, 0, new Bits(A0));
  106. AArch64.Vpart(1, 1, new Bits(A1));
  107. SimdFp.Abs_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  108. Assert.Multiple(() =>
  109. {
  110. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  111. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  112. });
  113. }
  114. [Test, Pairwise, Description("ADDP <V><d>, <Vn>.<T>")]
  115. public void Addp_S_2DD([ValueSource("_1D_")] [Random(1)] ulong A0,
  116. [ValueSource("_1D_")] [Random(1)] ulong A1)
  117. {
  118. uint Opcode = 0x5EF1B820; // ADDP D0, V1.2D
  119. Bits Op = new Bits(Opcode);
  120. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  121. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  122. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  123. AArch64.Vpart(1, 0, new Bits(A0));
  124. AArch64.Vpart(1, 1, new Bits(A1));
  125. SimdFp.Addp_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  126. Assert.Multiple(() =>
  127. {
  128. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  129. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  130. });
  131. }
  132. [Test, Description("ADDV <V><d>, <Vn>.<T>")]
  133. public void Addv_V_8BB_4HH([ValueSource("_8B4H_")] [Random(1)] ulong A,
  134. [Values(0b00u, 0b01u)] uint size) // <8B, 4H>
  135. {
  136. uint Opcode = 0x0E31B820; // ADDV B0, V1.8B
  137. Opcode |= ((size & 3) << 22);
  138. Bits Op = new Bits(Opcode);
  139. Vector128<float> V0 = MakeVectorE0E1(TestContext.CurrentContext.Random.NextULong(),
  140. TestContext.CurrentContext.Random.NextULong());
  141. Vector128<float> V1 = MakeVectorE0(A);
  142. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  143. AArch64.Vpart(0, 0, new Bits(TestContext.CurrentContext.Random.NextULong()));
  144. AArch64.V(1, new Bits(A));
  145. SimdFp.Addv_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  146. Assert.Multiple(() =>
  147. {
  148. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  149. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  150. });
  151. }
  152. [Test, Pairwise, Description("ADDV <V><d>, <Vn>.<T>")]
  153. public void Addv_V_16BB_8HH_4SS([ValueSource("_8B4H2S_")] [Random(1)] ulong A0,
  154. [ValueSource("_8B4H2S_")] [Random(1)] ulong A1,
  155. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  156. {
  157. uint Opcode = 0x4E31B820; // ADDV B0, V1.16B
  158. Opcode |= ((size & 3) << 22);
  159. Bits Op = new Bits(Opcode);
  160. Vector128<float> V0 = MakeVectorE0E1(TestContext.CurrentContext.Random.NextULong(),
  161. TestContext.CurrentContext.Random.NextULong());
  162. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  163. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  164. AArch64.Vpart(0, 0, new Bits(TestContext.CurrentContext.Random.NextULong()));
  165. AArch64.Vpart(1, 0, new Bits(A0));
  166. AArch64.Vpart(1, 1, new Bits(A1));
  167. SimdFp.Addv_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  168. Assert.Multiple(() =>
  169. {
  170. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  171. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  172. });
  173. }
  174. [Test, Description("CLS <Vd>.<T>, <Vn>.<T>")]
  175. public void Cls_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
  176. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  177. {
  178. uint Opcode = 0x0E204820; // CLS V0.8B, V1.8B
  179. Opcode |= ((size & 3) << 22);
  180. Bits Op = new Bits(Opcode);
  181. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  182. Vector128<float> V1 = MakeVectorE0(A);
  183. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  184. AArch64.V(1, new Bits(A));
  185. SimdFp.Cls_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  186. Assert.Multiple(() =>
  187. {
  188. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  189. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  190. });
  191. }
  192. [Test, Pairwise, Description("CLS <Vd>.<T>, <Vn>.<T>")]
  193. public void Cls_V_16B_8H_4S([ValueSource("_8B4H2S_")] [Random(1)] ulong A0,
  194. [ValueSource("_8B4H2S_")] [Random(1)] ulong A1,
  195. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  196. {
  197. uint Opcode = 0x4E204820; // CLS V0.16B, V1.16B
  198. Opcode |= ((size & 3) << 22);
  199. Bits Op = new Bits(Opcode);
  200. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  201. AThreadState ThreadState = SingleOpcode(Opcode, V1: V1);
  202. AArch64.Vpart(1, 0, new Bits(A0));
  203. AArch64.Vpart(1, 1, new Bits(A1));
  204. SimdFp.Cls_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  205. Assert.Multiple(() =>
  206. {
  207. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  208. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  209. });
  210. }
  211. [Test, Description("CLZ <Vd>.<T>, <Vn>.<T>")]
  212. public void Clz_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
  213. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  214. {
  215. uint Opcode = 0x2E204820; // CLZ V0.8B, V1.8B
  216. Opcode |= ((size & 3) << 22);
  217. Bits Op = new Bits(Opcode);
  218. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  219. Vector128<float> V1 = MakeVectorE0(A);
  220. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  221. AArch64.V(1, new Bits(A));
  222. SimdFp.Clz_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  223. Assert.Multiple(() =>
  224. {
  225. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  226. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  227. });
  228. }
  229. [Test, Pairwise, Description("CLZ <Vd>.<T>, <Vn>.<T>")]
  230. public void Clz_V_16B_8H_4S([ValueSource("_8B4H2S_")] [Random(1)] ulong A0,
  231. [ValueSource("_8B4H2S_")] [Random(1)] ulong A1,
  232. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  233. {
  234. uint Opcode = 0x6E204820; // CLZ V0.16B, V1.16B
  235. Opcode |= ((size & 3) << 22);
  236. Bits Op = new Bits(Opcode);
  237. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  238. AThreadState ThreadState = SingleOpcode(Opcode, V1: V1);
  239. AArch64.Vpart(1, 0, new Bits(A0));
  240. AArch64.Vpart(1, 1, new Bits(A1));
  241. SimdFp.Clz_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  242. Assert.Multiple(() =>
  243. {
  244. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  245. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  246. });
  247. }
  248. [Test, Description("NEG <V><d>, <V><n>")]
  249. public void Neg_S_D([ValueSource("_1D_")] [Random(1)] ulong A)
  250. {
  251. uint Opcode = 0x7EE0B820; // NEG D0, D1
  252. Bits Op = new Bits(Opcode);
  253. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  254. Vector128<float> V1 = MakeVectorE0(A);
  255. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  256. AArch64.V(1, new Bits(A));
  257. SimdFp.Neg_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  258. Assert.Multiple(() =>
  259. {
  260. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  261. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  262. });
  263. }
  264. [Test, Description("NEG <Vd>.<T>, <Vn>.<T>")]
  265. public void Neg_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
  266. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  267. {
  268. uint Opcode = 0x2E20B820; // NEG V0.8B, V1.8B
  269. Opcode |= ((size & 3) << 22);
  270. Bits Op = new Bits(Opcode);
  271. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  272. Vector128<float> V1 = MakeVectorE0(A);
  273. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  274. AArch64.V(1, new Bits(A));
  275. SimdFp.Neg_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  276. Assert.Multiple(() =>
  277. {
  278. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  279. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  280. });
  281. }
  282. [Test, Pairwise, Description("NEG <Vd>.<T>, <Vn>.<T>")]
  283. public void Neg_V_16B_8H_4S_2D([ValueSource("_8B4H2S1D_")] [Random(1)] ulong A0,
  284. [ValueSource("_8B4H2S1D_")] [Random(1)] ulong A1,
  285. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  286. {
  287. uint Opcode = 0x6E20B820; // NEG V0.16B, V1.16B
  288. Opcode |= ((size & 3) << 22);
  289. Bits Op = new Bits(Opcode);
  290. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  291. AThreadState ThreadState = SingleOpcode(Opcode, V1: V1);
  292. AArch64.Vpart(1, 0, new Bits(A0));
  293. AArch64.Vpart(1, 1, new Bits(A1));
  294. SimdFp.Neg_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  295. Assert.Multiple(() =>
  296. {
  297. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  298. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  299. });
  300. }
  301. [Test, Description("SQXTN <Vb><d>, <Va><n>")]
  302. public void Sqxtn_S_HB_SH_DS([ValueSource("_1H1S1D_")] [Random(1)] ulong A,
  303. [Values(0b00u, 0b01u, 0b10u)] uint size) // <HB, SH, DS>
  304. {
  305. uint Opcode = 0x5E214820; // SQXTN B0, H1
  306. Opcode |= ((size & 3) << 22);
  307. Bits Op = new Bits(Opcode);
  308. Vector128<float> V0 = MakeVectorE0E1(TestContext.CurrentContext.Random.NextULong(),
  309. TestContext.CurrentContext.Random.NextULong());
  310. Vector128<float> V1 = MakeVectorE0(A);
  311. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  312. AArch64.Vpart(0, 0, new Bits(TestContext.CurrentContext.Random.NextULong()));
  313. AArch64.V(1, new Bits(A));
  314. SimdFp.Sqxtn_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  315. Assert.Multiple(() =>
  316. {
  317. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  318. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  319. });
  320. Assert.That(((ThreadState.Fpsr >> 27) & 1) != 0, Is.EqualTo(Shared.FPSR[27])); // FIXME: Temporary solution.
  321. }
  322. [Test, Pairwise, Description("SQXTN{2} <Vd>.<Tb>, <Vn>.<Ta>")]
  323. public void Sqxtn_V_8H8B_4S4H_2D2S([ValueSource("_4H2S1D_")] [Random(1)] ulong A0,
  324. [ValueSource("_4H2S1D_")] [Random(1)] ulong A1,
  325. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H8B, 4S4H, 2D2S>
  326. {
  327. uint Opcode = 0x0E214820; // SQXTN V0.8B, V1.8H
  328. Opcode |= ((size & 3) << 22);
  329. Bits Op = new Bits(Opcode);
  330. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  331. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  332. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  333. AArch64.Vpart(1, 0, new Bits(A0));
  334. AArch64.Vpart(1, 1, new Bits(A1));
  335. SimdFp.Sqxtn_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  336. Assert.Multiple(() =>
  337. {
  338. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  339. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  340. });
  341. Assert.That(((ThreadState.Fpsr >> 27) & 1) != 0, Is.EqualTo(Shared.FPSR[27])); // FIXME: Temporary solution.
  342. }
  343. [Test, Pairwise, Description("SQXTN{2} <Vd>.<Tb>, <Vn>.<Ta>")]
  344. public void Sqxtn_V_8H16B_4S8H_2D4S([ValueSource("_4H2S1D_")] [Random(1)] ulong A0,
  345. [ValueSource("_4H2S1D_")] [Random(1)] ulong A1,
  346. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H16B, 4S8H, 2D4S>
  347. {
  348. uint Opcode = 0x4E214820; // SQXTN2 V0.16B, V1.8H
  349. Opcode |= ((size & 3) << 22);
  350. Bits Op = new Bits(Opcode);
  351. ulong _X0 = TestContext.CurrentContext.Random.NextULong();
  352. Vector128<float> V0 = MakeVectorE0(_X0);
  353. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  354. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  355. AArch64.Vpart(1, 0, new Bits(A0));
  356. AArch64.Vpart(1, 1, new Bits(A1));
  357. SimdFp.Sqxtn_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  358. Assert.Multiple(() =>
  359. {
  360. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(_X0));
  361. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  362. });
  363. Assert.That(((ThreadState.Fpsr >> 27) & 1) != 0, Is.EqualTo(Shared.FPSR[27])); // FIXME: Temporary solution.
  364. }
  365. [Test, Description("UQXTN <Vb><d>, <Va><n>")]
  366. public void Uqxtn_S_HB_SH_DS([ValueSource("_1H1S1D_")] [Random(1)] ulong A,
  367. [Values(0b00u, 0b01u, 0b10u)] uint size) // <HB, SH, DS>
  368. {
  369. uint Opcode = 0x7E214820; // UQXTN B0, H1
  370. Opcode |= ((size & 3) << 22);
  371. Bits Op = new Bits(Opcode);
  372. Vector128<float> V0 = MakeVectorE0E1(TestContext.CurrentContext.Random.NextULong(),
  373. TestContext.CurrentContext.Random.NextULong());
  374. Vector128<float> V1 = MakeVectorE0(A);
  375. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  376. AArch64.Vpart(0, 0, new Bits(TestContext.CurrentContext.Random.NextULong()));
  377. AArch64.V(1, new Bits(A));
  378. SimdFp.Uqxtn_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  379. Assert.Multiple(() =>
  380. {
  381. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  382. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  383. });
  384. Assert.That(((ThreadState.Fpsr >> 27) & 1) != 0, Is.EqualTo(Shared.FPSR[27])); // FIXME: Temporary solution.
  385. }
  386. [Test, Pairwise, Description("UQXTN{2} <Vd>.<Tb>, <Vn>.<Ta>")]
  387. public void Uqxtn_V_8H8B_4S4H_2D2S([ValueSource("_4H2S1D_")] [Random(1)] ulong A0,
  388. [ValueSource("_4H2S1D_")] [Random(1)] ulong A1,
  389. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H8B, 4S4H, 2D2S>
  390. {
  391. uint Opcode = 0x2E214820; // UQXTN V0.8B, V1.8H
  392. Opcode |= ((size & 3) << 22);
  393. Bits Op = new Bits(Opcode);
  394. Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
  395. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  396. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  397. AArch64.Vpart(1, 0, new Bits(A0));
  398. AArch64.Vpart(1, 1, new Bits(A1));
  399. SimdFp.Uqxtn_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  400. Assert.Multiple(() =>
  401. {
  402. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  403. Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
  404. });
  405. Assert.That(((ThreadState.Fpsr >> 27) & 1) != 0, Is.EqualTo(Shared.FPSR[27])); // FIXME: Temporary solution.
  406. }
  407. [Test, Pairwise, Description("UQXTN{2} <Vd>.<Tb>, <Vn>.<Ta>")]
  408. public void Uqxtn_V_8H16B_4S8H_2D4S([ValueSource("_4H2S1D_")] [Random(1)] ulong A0,
  409. [ValueSource("_4H2S1D_")] [Random(1)] ulong A1,
  410. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H16B, 4S8H, 2D4S>
  411. {
  412. uint Opcode = 0x6E214820; // UQXTN2 V0.16B, V1.8H
  413. Opcode |= ((size & 3) << 22);
  414. Bits Op = new Bits(Opcode);
  415. ulong _X0 = TestContext.CurrentContext.Random.NextULong();
  416. Vector128<float> V0 = MakeVectorE0(_X0);
  417. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  418. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  419. AArch64.Vpart(1, 0, new Bits(A0));
  420. AArch64.Vpart(1, 1, new Bits(A1));
  421. SimdFp.Uqxtn_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  422. Assert.Multiple(() =>
  423. {
  424. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(_X0));
  425. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  426. });
  427. Assert.That(((ThreadState.Fpsr >> 27) & 1) != 0, Is.EqualTo(Shared.FPSR[27])); // FIXME: Temporary solution.
  428. }
  429. #endif
  430. }
  431. }