CpuTestCcmpReg.cs 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158
  1. //#define CcmpReg
  2. using NUnit.Framework;
  3. namespace Ryujinx.Tests.Cpu
  4. {
  5. [Category("CcmpReg"), Ignore("Tested: first half of 2018.")]
  6. public sealed class CpuTestCcmpReg : CpuTest
  7. {
  8. #if CcmpReg
  9. [SetUp]
  10. public void SetupTester()
  11. {
  12. AArch64.TakeReset(false);
  13. }
  14. [Test, Description("CCMN <Xn>, <Xm>, #<nzcv>, <cond>")]
  15. public void Ccmn_64bit([Values(1u, 31u)] uint Rn,
  16. [Values(2u, 31u)] uint Rm,
  17. [Values(0x0000000000000000ul, 0x7FFFFFFFFFFFFFFFul,
  18. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul)] [Random(1)] ulong Xn,
  19. [Values(0x0000000000000000ul, 0x7FFFFFFFFFFFFFFFul,
  20. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul)] [Random(1)] ulong Xm,
  21. [Random(0u, 15u, 1)] uint nzcv,
  22. [Values(0b0000u, 0b0001u, 0b0010u, 0b0011u, // <EQ, NE, CS/HS, CC/LO,
  23. 0b0100u, 0b0101u, 0b0110u, 0b0111u, // MI, PL, VS, VC,
  24. 0b1000u, 0b1001u, 0b1010u, 0b1011u, // HI, LS, GE, LT,
  25. 0b1100u, 0b1101u, 0b1110u, 0b1111u)] uint cond) // GT, LE, AL, NV>
  26. {
  27. uint Opcode = 0xBA400000; // CCMN X0, X0, #0, EQ
  28. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5);
  29. Opcode |= ((cond & 15) << 12) | ((nzcv & 15) << 0);
  30. ulong _X31 = TestContext.CurrentContext.Random.NextULong();
  31. AThreadState ThreadState = SingleOpcode(Opcode, X1: Xn, X2: Xm, X31: _X31);
  32. Bits Op = new Bits(Opcode);
  33. AArch64.X((int)Rn, new Bits(Xn));
  34. AArch64.X((int)Rm, new Bits(Xm));
  35. Base.Ccmn_Reg(Op[31], Op[20, 16], Op[15, 12], Op[9, 5], Op[3, 0]);
  36. Assert.Multiple(() =>
  37. {
  38. Assert.That(ThreadState.Negative, Is.EqualTo(Shared.PSTATE.N));
  39. Assert.That(ThreadState.Zero, Is.EqualTo(Shared.PSTATE.Z));
  40. Assert.That(ThreadState.Carry, Is.EqualTo(Shared.PSTATE.C));
  41. Assert.That(ThreadState.Overflow, Is.EqualTo(Shared.PSTATE.V));
  42. });
  43. }
  44. [Test, Description("CCMN <Wn>, <Wm>, #<nzcv>, <cond>")]
  45. public void Ccmn_32bit([Values(1u, 31u)] uint Rn,
  46. [Values(2u, 31u)] uint Rm,
  47. [Values(0x00000000u, 0x7FFFFFFFu,
  48. 0x80000000u, 0xFFFFFFFFu)] [Random(1)] uint Wn,
  49. [Values(0x00000000u, 0x7FFFFFFFu,
  50. 0x80000000u, 0xFFFFFFFFu)] [Random(1)] uint Wm,
  51. [Random(0u, 15u, 1)] uint nzcv,
  52. [Values(0b0000u, 0b0001u, 0b0010u, 0b0011u, // <EQ, NE, CS/HS, CC/LO,
  53. 0b0100u, 0b0101u, 0b0110u, 0b0111u, // MI, PL, VS, VC,
  54. 0b1000u, 0b1001u, 0b1010u, 0b1011u, // HI, LS, GE, LT,
  55. 0b1100u, 0b1101u, 0b1110u, 0b1111u)] uint cond) // GT, LE, AL, NV>
  56. {
  57. uint Opcode = 0x3A400000; // CCMN W0, W0, #0, EQ
  58. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5);
  59. Opcode |= ((cond & 15) << 12) | ((nzcv & 15) << 0);
  60. uint _W31 = TestContext.CurrentContext.Random.NextUInt();
  61. AThreadState ThreadState = SingleOpcode(Opcode, X1: Wn, X2: Wm, X31: _W31);
  62. Bits Op = new Bits(Opcode);
  63. AArch64.X((int)Rn, new Bits(Wn));
  64. AArch64.X((int)Rm, new Bits(Wm));
  65. Base.Ccmn_Reg(Op[31], Op[20, 16], Op[15, 12], Op[9, 5], Op[3, 0]);
  66. Assert.Multiple(() =>
  67. {
  68. Assert.That(ThreadState.Negative, Is.EqualTo(Shared.PSTATE.N));
  69. Assert.That(ThreadState.Zero, Is.EqualTo(Shared.PSTATE.Z));
  70. Assert.That(ThreadState.Carry, Is.EqualTo(Shared.PSTATE.C));
  71. Assert.That(ThreadState.Overflow, Is.EqualTo(Shared.PSTATE.V));
  72. });
  73. }
  74. [Test, Description("CCMP <Xn>, <Xm>, #<nzcv>, <cond>")]
  75. public void Ccmp_64bit([Values(1u, 31u)] uint Rn,
  76. [Values(2u, 31u)] uint Rm,
  77. [Values(0x0000000000000000ul, 0x7FFFFFFFFFFFFFFFul,
  78. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul)] [Random(1)] ulong Xn,
  79. [Values(0x0000000000000000ul, 0x7FFFFFFFFFFFFFFFul,
  80. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul)] [Random(1)] ulong Xm,
  81. [Random(0u, 15u, 1)] uint nzcv,
  82. [Values(0b0000u, 0b0001u, 0b0010u, 0b0011u, // <EQ, NE, CS/HS, CC/LO,
  83. 0b0100u, 0b0101u, 0b0110u, 0b0111u, // MI, PL, VS, VC,
  84. 0b1000u, 0b1001u, 0b1010u, 0b1011u, // HI, LS, GE, LT,
  85. 0b1100u, 0b1101u, 0b1110u, 0b1111u)] uint cond) // GT, LE, AL, NV>
  86. {
  87. uint Opcode = 0xFA400000; // CCMP X0, X0, #0, EQ
  88. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5);
  89. Opcode |= ((cond & 15) << 12) | ((nzcv & 15) << 0);
  90. ulong _X31 = TestContext.CurrentContext.Random.NextULong();
  91. AThreadState ThreadState = SingleOpcode(Opcode, X1: Xn, X2: Xm, X31: _X31);
  92. Bits Op = new Bits(Opcode);
  93. AArch64.X((int)Rn, new Bits(Xn));
  94. AArch64.X((int)Rm, new Bits(Xm));
  95. Base.Ccmp_Reg(Op[31], Op[20, 16], Op[15, 12], Op[9, 5], Op[3, 0]);
  96. Assert.Multiple(() =>
  97. {
  98. Assert.That(ThreadState.Negative, Is.EqualTo(Shared.PSTATE.N));
  99. Assert.That(ThreadState.Zero, Is.EqualTo(Shared.PSTATE.Z));
  100. Assert.That(ThreadState.Carry, Is.EqualTo(Shared.PSTATE.C));
  101. Assert.That(ThreadState.Overflow, Is.EqualTo(Shared.PSTATE.V));
  102. });
  103. }
  104. [Test, Description("CCMP <Wn>, <Wm>, #<nzcv>, <cond>")]
  105. public void Ccmp_32bit([Values(1u, 31u)] uint Rn,
  106. [Values(2u, 31u)] uint Rm,
  107. [Values(0x00000000u, 0x7FFFFFFFu,
  108. 0x80000000u, 0xFFFFFFFFu)] [Random(1)] uint Wn,
  109. [Values(0x00000000u, 0x7FFFFFFFu,
  110. 0x80000000u, 0xFFFFFFFFu)] [Random(1)] uint Wm,
  111. [Random(0u, 15u, 1)] uint nzcv,
  112. [Values(0b0000u, 0b0001u, 0b0010u, 0b0011u, // <EQ, NE, CS/HS, CC/LO,
  113. 0b0100u, 0b0101u, 0b0110u, 0b0111u, // MI, PL, VS, VC,
  114. 0b1000u, 0b1001u, 0b1010u, 0b1011u, // HI, LS, GE, LT,
  115. 0b1100u, 0b1101u, 0b1110u, 0b1111u)] uint cond) // GT, LE, AL, NV>
  116. {
  117. uint Opcode = 0x7A400000; // CCMP W0, W0, #0, EQ
  118. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5);
  119. Opcode |= ((cond & 15) << 12) | ((nzcv & 15) << 0);
  120. uint _W31 = TestContext.CurrentContext.Random.NextUInt();
  121. AThreadState ThreadState = SingleOpcode(Opcode, X1: Wn, X2: Wm, X31: _W31);
  122. Bits Op = new Bits(Opcode);
  123. AArch64.X((int)Rn, new Bits(Wn));
  124. AArch64.X((int)Rm, new Bits(Wm));
  125. Base.Ccmp_Reg(Op[31], Op[20, 16], Op[15, 12], Op[9, 5], Op[3, 0]);
  126. Assert.Multiple(() =>
  127. {
  128. Assert.That(ThreadState.Negative, Is.EqualTo(Shared.PSTATE.N));
  129. Assert.That(ThreadState.Zero, Is.EqualTo(Shared.PSTATE.Z));
  130. Assert.That(ThreadState.Carry, Is.EqualTo(Shared.PSTATE.C));
  131. Assert.That(ThreadState.Overflow, Is.EqualTo(Shared.PSTATE.V));
  132. });
  133. }
  134. #endif
  135. }
  136. }