| 12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826 |
- #define SimdReg
- using ChocolArm64.State;
- using NUnit.Framework;
- using System.Runtime.Intrinsics;
- namespace Ryujinx.Tests.Cpu
- {
- using Tester;
- using Tester.Types;
- [Category("SimdReg")/*, Ignore("Tested: second half of 2018.")*/]
- public sealed class CpuTestSimdReg : CpuTest
- {
- #if SimdReg
- [SetUp]
- public void SetupTester()
- {
- AArch64.TakeReset(false);
- }
- #region "ValueSource"
- private static ulong[] _1D_()
- {
- return new ulong[] { 0x0000000000000000ul, 0x7FFFFFFFFFFFFFFFul,
- 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
- }
- private static ulong[] _4H2S1D_()
- {
- return new ulong[] { 0x0000000000000000ul, 0x7FFF7FFF7FFF7FFFul,
- 0x8000800080008000ul, 0x7FFFFFFF7FFFFFFFul,
- 0x8000000080000000ul, 0x7FFFFFFFFFFFFFFFul,
- 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
- }
- private static ulong[] _8B_()
- {
- return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
- 0x8080808080808080ul, 0xFFFFFFFFFFFFFFFFul };
- }
- private static ulong[] _8B4H2S_()
- {
- return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
- 0x8080808080808080ul, 0x7FFF7FFF7FFF7FFFul,
- 0x8000800080008000ul, 0x7FFFFFFF7FFFFFFFul,
- 0x8000000080000000ul, 0xFFFFFFFFFFFFFFFFul };
- }
- private static ulong[] _8B4H2S1D_()
- {
- return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
- 0x8080808080808080ul, 0x7FFF7FFF7FFF7FFFul,
- 0x8000800080008000ul, 0x7FFFFFFF7FFFFFFFul,
- 0x8000000080000000ul, 0x7FFFFFFFFFFFFFFFul,
- 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
- }
- #endregion
- [Test, Description("ADD <V><d>, <V><n>, <V><m>")]
- public void Add_S_D([ValueSource("_1D_")] [Random(1)] ulong A,
- [ValueSource("_1D_")] [Random(1)] ulong B)
- {
- uint Opcode = 0x5EE28420; // ADD D0, D1, D2
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE0(A);
- Vector128<float> V2 = MakeVectorE0(B);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.V(1, new Bits(A));
- AArch64.V(2, new Bits(B));
- SimdFp.Add_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
- });
- }
- [Test, Description("ADD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Add_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong B,
- [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
- {
- uint Opcode = 0x0E228420; // ADD V0.8B, V1.8B, V2.8B
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE0(A);
- Vector128<float> V2 = MakeVectorE0(B);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.V(1, new Bits(A));
- AArch64.V(2, new Bits(B));
- SimdFp.Add_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
- });
- }
- [Test, Pairwise, Description("ADD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Add_V_16B_8H_4S_2D([ValueSource("_8B4H2S1D_")] [Random(1)] ulong A0,
- [ValueSource("_8B4H2S1D_")] [Random(1)] ulong A1,
- [ValueSource("_8B4H2S1D_")] [Random(1)] ulong B0,
- [ValueSource("_8B4H2S1D_")] [Random(1)] ulong B1,
- [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
- {
- uint Opcode = 0x4E228420; // ADD V0.16B, V1.16B, V2.16B
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V1 = MakeVectorE0E1(A0, A1);
- Vector128<float> V2 = MakeVectorE0E1(B0, B1);
- AThreadState ThreadState = SingleOpcode(Opcode, V1: V1, V2: V2);
- AArch64.Vpart(1, 0, new Bits(A0));
- AArch64.Vpart(1, 1, new Bits(A1));
- AArch64.Vpart(2, 0, new Bits(B0));
- AArch64.Vpart(2, 1, new Bits(B1));
- SimdFp.Add_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
- });
- }
- [Test, Pairwise, Description("ADDHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
- public void Addhn_V_8H8B_4S4H_2D2S([ValueSource("_4H2S1D_")] [Random(1)] ulong A0,
- [ValueSource("_4H2S1D_")] [Random(1)] ulong A1,
- [ValueSource("_4H2S1D_")] [Random(1)] ulong B0,
- [ValueSource("_4H2S1D_")] [Random(1)] ulong B1,
- [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H8B, 4S4H, 2D2S>
- {
- uint Opcode = 0x0E224020; // ADDHN V0.8B, V1.8H, V2.8H
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE0E1(A0, A1);
- Vector128<float> V2 = MakeVectorE0E1(B0, B1);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.Vpart(1, 0, new Bits(A0));
- AArch64.Vpart(1, 1, new Bits(A1));
- AArch64.Vpart(2, 0, new Bits(B0));
- AArch64.Vpart(2, 1, new Bits(B1));
- SimdFp.Addhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
- });
- }
- [Test, Pairwise, Description("ADDHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
- public void Addhn_V_8H16B_4S8H_2D4S([ValueSource("_4H2S1D_")] [Random(1)] ulong A0,
- [ValueSource("_4H2S1D_")] [Random(1)] ulong A1,
- [ValueSource("_4H2S1D_")] [Random(1)] ulong B0,
- [ValueSource("_4H2S1D_")] [Random(1)] ulong B1,
- [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H16B, 4S8H, 2D4S>
- {
- uint Opcode = 0x4E224020; // ADDHN2 V0.16B, V1.8H, V2.8H
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- ulong _E0 = TestContext.CurrentContext.Random.NextULong();
- Vector128<float> V0 = MakeVectorE0(_E0);
- Vector128<float> V1 = MakeVectorE0E1(A0, A1);
- Vector128<float> V2 = MakeVectorE0E1(B0, B1);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.Vpart(1, 0, new Bits(A0));
- AArch64.Vpart(1, 1, new Bits(A1));
- AArch64.Vpart(2, 0, new Bits(B0));
- AArch64.Vpart(2, 1, new Bits(B1));
- SimdFp.Addhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(_E0));
- Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
- });
- }
- [Test, Description("ADDP <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Addp_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong B,
- [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
- {
- uint Opcode = 0x0E22BC20; // ADDP V0.8B, V1.8B, V2.8B
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE0(A);
- Vector128<float> V2 = MakeVectorE0(B);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.V(1, new Bits(A));
- AArch64.V(2, new Bits(B));
- SimdFp.Addp_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
- });
- }
- [Test, Pairwise, Description("ADDP <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Addp_V_16B_8H_4S_2D([ValueSource("_8B4H2S1D_")] [Random(1)] ulong A0,
- [ValueSource("_8B4H2S1D_")] [Random(1)] ulong A1,
- [ValueSource("_8B4H2S1D_")] [Random(1)] ulong B0,
- [ValueSource("_8B4H2S1D_")] [Random(1)] ulong B1,
- [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
- {
- uint Opcode = 0x4E22BC20; // ADDP V0.16B, V1.16B, V2.16B
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V1 = MakeVectorE0E1(A0, A1);
- Vector128<float> V2 = MakeVectorE0E1(B0, B1);
- AThreadState ThreadState = SingleOpcode(Opcode, V1: V1, V2: V2);
- AArch64.Vpart(1, 0, new Bits(A0));
- AArch64.Vpart(1, 1, new Bits(A1));
- AArch64.Vpart(2, 0, new Bits(B0));
- AArch64.Vpart(2, 1, new Bits(B1));
- SimdFp.Addp_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
- });
- }
- [Test, Description("AND <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void And_V_8B([ValueSource("_8B_")] [Random(1)] ulong A,
- [ValueSource("_8B_")] [Random(1)] ulong B)
- {
- uint Opcode = 0x0E221C20; // AND V0.8B, V1.8B, V2.8B
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE0(A);
- Vector128<float> V2 = MakeVectorE0(B);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.V(1, new Bits(A));
- AArch64.V(2, new Bits(B));
- SimdFp.And_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
- });
- }
- [Test, Pairwise, Description("AND <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void And_V_16B([ValueSource("_8B_")] [Random(1)] ulong A0,
- [ValueSource("_8B_")] [Random(1)] ulong A1,
- [ValueSource("_8B_")] [Random(1)] ulong B0,
- [ValueSource("_8B_")] [Random(1)] ulong B1)
- {
- uint Opcode = 0x4E221C20; // AND V0.16B, V1.16B, V2.16B
- Bits Op = new Bits(Opcode);
- Vector128<float> V1 = MakeVectorE0E1(A0, A1);
- Vector128<float> V2 = MakeVectorE0E1(B0, B1);
- AThreadState ThreadState = SingleOpcode(Opcode, V1: V1, V2: V2);
- AArch64.Vpart(1, 0, new Bits(A0));
- AArch64.Vpart(1, 1, new Bits(A1));
- AArch64.Vpart(2, 0, new Bits(B0));
- AArch64.Vpart(2, 1, new Bits(B1));
- SimdFp.And_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
- });
- }
- [Test, Description("BIC <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Bic_V_8B([ValueSource("_8B_")] [Random(1)] ulong A,
- [ValueSource("_8B_")] [Random(1)] ulong B)
- {
- uint Opcode = 0x0E621C20; // BIC V0.8B, V1.8B, V2.8B
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE0(A);
- Vector128<float> V2 = MakeVectorE0(B);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.V(1, new Bits(A));
- AArch64.V(2, new Bits(B));
- SimdFp.Bic_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
- });
- }
- [Test, Pairwise, Description("BIC <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Bic_V_16B([ValueSource("_8B_")] [Random(1)] ulong A0,
- [ValueSource("_8B_")] [Random(1)] ulong A1,
- [ValueSource("_8B_")] [Random(1)] ulong B0,
- [ValueSource("_8B_")] [Random(1)] ulong B1)
- {
- uint Opcode = 0x4E621C20; // BIC V0.16B, V1.16B, V2.16B
- Bits Op = new Bits(Opcode);
- Vector128<float> V1 = MakeVectorE0E1(A0, A1);
- Vector128<float> V2 = MakeVectorE0E1(B0, B1);
- AThreadState ThreadState = SingleOpcode(Opcode, V1: V1, V2: V2);
- AArch64.Vpart(1, 0, new Bits(A0));
- AArch64.Vpart(1, 1, new Bits(A1));
- AArch64.Vpart(2, 0, new Bits(B0));
- AArch64.Vpart(2, 1, new Bits(B1));
- SimdFp.Bic_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
- });
- }
- [Test, Description("BIF <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Bif_V_8B([ValueSource("_8B_")] [Random(1)] ulong _Z,
- [ValueSource("_8B_")] [Random(1)] ulong A,
- [ValueSource("_8B_")] [Random(1)] ulong B)
- {
- uint Opcode = 0x2EE21C20; // BIF V0.8B, V1.8B, V2.8B
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE0E1(_Z, TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE0(A);
- Vector128<float> V2 = MakeVectorE0(B);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.Vpart(0, 0, new Bits(_Z));
- AArch64.V(1, new Bits(A));
- AArch64.V(2, new Bits(B));
- SimdFp.Bif_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
- });
- }
- [Test, Pairwise, Description("BIF <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Bif_V_16B([ValueSource("_8B_")] [Random(1)] ulong _Z0,
- [ValueSource("_8B_")] [Random(1)] ulong _Z1,
- [ValueSource("_8B_")] [Random(1)] ulong A0,
- [ValueSource("_8B_")] [Random(1)] ulong A1,
- [ValueSource("_8B_")] [Random(1)] ulong B0,
- [ValueSource("_8B_")] [Random(1)] ulong B1)
- {
- uint Opcode = 0x6EE21C20; // BIF V0.16B, V1.16B, V2.16B
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE0E1(_Z0, _Z1);
- Vector128<float> V1 = MakeVectorE0E1(A0, A1);
- Vector128<float> V2 = MakeVectorE0E1(B0, B1);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.Vpart(0, 0, new Bits(_Z0));
- AArch64.Vpart(0, 1, new Bits(_Z1));
- AArch64.Vpart(1, 0, new Bits(A0));
- AArch64.Vpart(1, 1, new Bits(A1));
- AArch64.Vpart(2, 0, new Bits(B0));
- AArch64.Vpart(2, 1, new Bits(B1));
- SimdFp.Bif_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
- });
- }
- [Test, Description("BIT <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Bit_V_8B([ValueSource("_8B_")] [Random(1)] ulong _Z,
- [ValueSource("_8B_")] [Random(1)] ulong A,
- [ValueSource("_8B_")] [Random(1)] ulong B)
- {
- uint Opcode = 0x2EA21C20; // BIT V0.8B, V1.8B, V2.8B
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE0E1(_Z, TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE0(A);
- Vector128<float> V2 = MakeVectorE0(B);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.Vpart(0, 0, new Bits(_Z));
- AArch64.V(1, new Bits(A));
- AArch64.V(2, new Bits(B));
- SimdFp.Bit_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
- });
- }
- [Test, Pairwise, Description("BIT <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Bit_V_16B([ValueSource("_8B_")] [Random(1)] ulong _Z0,
- [ValueSource("_8B_")] [Random(1)] ulong _Z1,
- [ValueSource("_8B_")] [Random(1)] ulong A0,
- [ValueSource("_8B_")] [Random(1)] ulong A1,
- [ValueSource("_8B_")] [Random(1)] ulong B0,
- [ValueSource("_8B_")] [Random(1)] ulong B1)
- {
- uint Opcode = 0x6EA21C20; // BIT V0.16B, V1.16B, V2.16B
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE0E1(_Z0, _Z1);
- Vector128<float> V1 = MakeVectorE0E1(A0, A1);
- Vector128<float> V2 = MakeVectorE0E1(B0, B1);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.Vpart(0, 0, new Bits(_Z0));
- AArch64.Vpart(0, 1, new Bits(_Z1));
- AArch64.Vpart(1, 0, new Bits(A0));
- AArch64.Vpart(1, 1, new Bits(A1));
- AArch64.Vpart(2, 0, new Bits(B0));
- AArch64.Vpart(2, 1, new Bits(B1));
- SimdFp.Bit_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
- });
- }
- [Test, Description("BSL <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Bsl_V_8B([ValueSource("_8B_")] [Random(1)] ulong _Z,
- [ValueSource("_8B_")] [Random(1)] ulong A,
- [ValueSource("_8B_")] [Random(1)] ulong B)
- {
- uint Opcode = 0x2E621C20; // BSL V0.8B, V1.8B, V2.8B
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE0E1(_Z, TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE0(A);
- Vector128<float> V2 = MakeVectorE0(B);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.Vpart(0, 0, new Bits(_Z));
- AArch64.V(1, new Bits(A));
- AArch64.V(2, new Bits(B));
- SimdFp.Bsl_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
- });
- }
- [Test, Pairwise, Description("BSL <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Bsl_V_16B([ValueSource("_8B_")] [Random(1)] ulong _Z0,
- [ValueSource("_8B_")] [Random(1)] ulong _Z1,
- [ValueSource("_8B_")] [Random(1)] ulong A0,
- [ValueSource("_8B_")] [Random(1)] ulong A1,
- [ValueSource("_8B_")] [Random(1)] ulong B0,
- [ValueSource("_8B_")] [Random(1)] ulong B1)
- {
- uint Opcode = 0x6E621C20; // BSL V0.16B, V1.16B, V2.16B
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE0E1(_Z0, _Z1);
- Vector128<float> V1 = MakeVectorE0E1(A0, A1);
- Vector128<float> V2 = MakeVectorE0E1(B0, B1);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.Vpart(0, 0, new Bits(_Z0));
- AArch64.Vpart(0, 1, new Bits(_Z1));
- AArch64.Vpart(1, 0, new Bits(A0));
- AArch64.Vpart(1, 1, new Bits(A1));
- AArch64.Vpart(2, 0, new Bits(B0));
- AArch64.Vpart(2, 1, new Bits(B1));
- SimdFp.Bsl_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
- });
- }
- [Test, Description("CMEQ <V><d>, <V><n>, <V><m>")]
- public void Cmeq_S_D([ValueSource("_1D_")] [Random(1)] ulong A,
- [ValueSource("_1D_")] [Random(1)] ulong B)
- {
- uint Opcode = 0x7EE28C20; // CMEQ D0, D1, D2
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE0(A);
- Vector128<float> V2 = MakeVectorE0(B);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.V(1, new Bits(A));
- AArch64.V(2, new Bits(B));
- SimdFp.Cmeq_Reg_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
- });
- }
- [Test, Description("CMEQ <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Cmeq_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong B,
- [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
- {
- uint Opcode = 0x2E228C20; // CMEQ V0.8B, V1.8B, V2.8B
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE0(A);
- Vector128<float> V2 = MakeVectorE0(B);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.V(1, new Bits(A));
- AArch64.V(2, new Bits(B));
- SimdFp.Cmeq_Reg_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
- });
- }
- [Test, Pairwise, Description("CMEQ <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Cmeq_V_16B_8H_4S_2D([ValueSource("_8B4H2S1D_")] [Random(1)] ulong A0,
- [ValueSource("_8B4H2S1D_")] [Random(1)] ulong A1,
- [ValueSource("_8B4H2S1D_")] [Random(1)] ulong B0,
- [ValueSource("_8B4H2S1D_")] [Random(1)] ulong B1,
- [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
- {
- uint Opcode = 0x6E228C20; // CMEQ V0.16B, V1.16B, V2.16B
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V1 = MakeVectorE0E1(A0, A1);
- Vector128<float> V2 = MakeVectorE0E1(B0, B1);
- AThreadState ThreadState = SingleOpcode(Opcode, V1: V1, V2: V2);
- AArch64.Vpart(1, 0, new Bits(A0));
- AArch64.Vpart(1, 1, new Bits(A1));
- AArch64.Vpart(2, 0, new Bits(B0));
- AArch64.Vpart(2, 1, new Bits(B1));
- SimdFp.Cmeq_Reg_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
- });
- }
- [Test, Description("CMGE <V><d>, <V><n>, <V><m>")]
- public void Cmge_S_D([ValueSource("_1D_")] [Random(1)] ulong A,
- [ValueSource("_1D_")] [Random(1)] ulong B)
- {
- uint Opcode = 0x5EE23C20; // CMGE D0, D1, D2
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE0(A);
- Vector128<float> V2 = MakeVectorE0(B);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.V(1, new Bits(A));
- AArch64.V(2, new Bits(B));
- SimdFp.Cmge_Reg_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
- });
- }
- [Test, Description("CMGE <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Cmge_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong B,
- [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
- {
- uint Opcode = 0x0E223C20; // CMGE V0.8B, V1.8B, V2.8B
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE0(A);
- Vector128<float> V2 = MakeVectorE0(B);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.V(1, new Bits(A));
- AArch64.V(2, new Bits(B));
- SimdFp.Cmge_Reg_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
- });
- }
- [Test, Pairwise, Description("CMGE <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Cmge_V_16B_8H_4S_2D([ValueSource("_8B4H2S1D_")] [Random(1)] ulong A0,
- [ValueSource("_8B4H2S1D_")] [Random(1)] ulong A1,
- [ValueSource("_8B4H2S1D_")] [Random(1)] ulong B0,
- [ValueSource("_8B4H2S1D_")] [Random(1)] ulong B1,
- [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
- {
- uint Opcode = 0x4E223C20; // CMGE V0.16B, V1.16B, V2.16B
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V1 = MakeVectorE0E1(A0, A1);
- Vector128<float> V2 = MakeVectorE0E1(B0, B1);
- AThreadState ThreadState = SingleOpcode(Opcode, V1: V1, V2: V2);
- AArch64.Vpart(1, 0, new Bits(A0));
- AArch64.Vpart(1, 1, new Bits(A1));
- AArch64.Vpart(2, 0, new Bits(B0));
- AArch64.Vpart(2, 1, new Bits(B1));
- SimdFp.Cmge_Reg_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
- });
- }
- [Test, Description("CMGT <V><d>, <V><n>, <V><m>")]
- public void Cmgt_S_D([ValueSource("_1D_")] [Random(1)] ulong A,
- [ValueSource("_1D_")] [Random(1)] ulong B)
- {
- uint Opcode = 0x5EE23420; // CMGT D0, D1, D2
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE0(A);
- Vector128<float> V2 = MakeVectorE0(B);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.V(1, new Bits(A));
- AArch64.V(2, new Bits(B));
- SimdFp.Cmgt_Reg_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
- });
- }
- [Test, Description("CMGT <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Cmgt_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong B,
- [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
- {
- uint Opcode = 0x0E223420; // CMGT V0.8B, V1.8B, V2.8B
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE0(A);
- Vector128<float> V2 = MakeVectorE0(B);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.V(1, new Bits(A));
- AArch64.V(2, new Bits(B));
- SimdFp.Cmgt_Reg_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
- });
- }
- [Test, Pairwise, Description("CMGT <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Cmgt_V_16B_8H_4S_2D([ValueSource("_8B4H2S1D_")] [Random(1)] ulong A0,
- [ValueSource("_8B4H2S1D_")] [Random(1)] ulong A1,
- [ValueSource("_8B4H2S1D_")] [Random(1)] ulong B0,
- [ValueSource("_8B4H2S1D_")] [Random(1)] ulong B1,
- [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
- {
- uint Opcode = 0x4E223420; // CMGT V0.16B, V1.16B, V2.16B
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V1 = MakeVectorE0E1(A0, A1);
- Vector128<float> V2 = MakeVectorE0E1(B0, B1);
- AThreadState ThreadState = SingleOpcode(Opcode, V1: V1, V2: V2);
- AArch64.Vpart(1, 0, new Bits(A0));
- AArch64.Vpart(1, 1, new Bits(A1));
- AArch64.Vpart(2, 0, new Bits(B0));
- AArch64.Vpart(2, 1, new Bits(B1));
- SimdFp.Cmgt_Reg_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
- });
- }
- [Test, Description("CMHI <V><d>, <V><n>, <V><m>")]
- public void Cmhi_S_D([ValueSource("_1D_")] [Random(1)] ulong A,
- [ValueSource("_1D_")] [Random(1)] ulong B)
- {
- uint Opcode = 0x7EE23420; // CMHI D0, D1, D2
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE0(A);
- Vector128<float> V2 = MakeVectorE0(B);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.V(1, new Bits(A));
- AArch64.V(2, new Bits(B));
- SimdFp.Cmhi_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
- });
- }
- [Test, Description("CMHI <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Cmhi_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong B,
- [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
- {
- uint Opcode = 0x2E223420; // CMHI V0.8B, V1.8B, V2.8B
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE0(A);
- Vector128<float> V2 = MakeVectorE0(B);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.V(1, new Bits(A));
- AArch64.V(2, new Bits(B));
- SimdFp.Cmhi_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
- });
- }
- [Test, Pairwise, Description("CMHI <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Cmhi_V_16B_8H_4S_2D([ValueSource("_8B4H2S1D_")] [Random(1)] ulong A0,
- [ValueSource("_8B4H2S1D_")] [Random(1)] ulong A1,
- [ValueSource("_8B4H2S1D_")] [Random(1)] ulong B0,
- [ValueSource("_8B4H2S1D_")] [Random(1)] ulong B1,
- [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
- {
- uint Opcode = 0x6E223420; // CMHI V0.16B, V1.16B, V2.16B
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V1 = MakeVectorE0E1(A0, A1);
- Vector128<float> V2 = MakeVectorE0E1(B0, B1);
- AThreadState ThreadState = SingleOpcode(Opcode, V1: V1, V2: V2);
- AArch64.Vpart(1, 0, new Bits(A0));
- AArch64.Vpart(1, 1, new Bits(A1));
- AArch64.Vpart(2, 0, new Bits(B0));
- AArch64.Vpart(2, 1, new Bits(B1));
- SimdFp.Cmhi_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
- });
- }
- [Test, Description("CMHS <V><d>, <V><n>, <V><m>")]
- public void Cmhs_S_D([ValueSource("_1D_")] [Random(1)] ulong A,
- [ValueSource("_1D_")] [Random(1)] ulong B)
- {
- uint Opcode = 0x7EE23C20; // CMHS D0, D1, D2
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE0(A);
- Vector128<float> V2 = MakeVectorE0(B);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.V(1, new Bits(A));
- AArch64.V(2, new Bits(B));
- SimdFp.Cmhs_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
- });
- }
- [Test, Description("CMHS <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Cmhs_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong B,
- [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
- {
- uint Opcode = 0x2E223C20; // CMHS V0.8B, V1.8B, V2.8B
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE0(A);
- Vector128<float> V2 = MakeVectorE0(B);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.V(1, new Bits(A));
- AArch64.V(2, new Bits(B));
- SimdFp.Cmhs_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
- });
- }
- [Test, Pairwise, Description("CMHS <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Cmhs_V_16B_8H_4S_2D([ValueSource("_8B4H2S1D_")] [Random(1)] ulong A0,
- [ValueSource("_8B4H2S1D_")] [Random(1)] ulong A1,
- [ValueSource("_8B4H2S1D_")] [Random(1)] ulong B0,
- [ValueSource("_8B4H2S1D_")] [Random(1)] ulong B1,
- [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
- {
- uint Opcode = 0x6E223C20; // CMHS V0.16B, V1.16B, V2.16B
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V1 = MakeVectorE0E1(A0, A1);
- Vector128<float> V2 = MakeVectorE0E1(B0, B1);
- AThreadState ThreadState = SingleOpcode(Opcode, V1: V1, V2: V2);
- AArch64.Vpart(1, 0, new Bits(A0));
- AArch64.Vpart(1, 1, new Bits(A1));
- AArch64.Vpart(2, 0, new Bits(B0));
- AArch64.Vpart(2, 1, new Bits(B1));
- SimdFp.Cmhs_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
- });
- }
- [Test, Description("CMTST <V><d>, <V><n>, <V><m>")]
- public void Cmtst_S_D([ValueSource("_1D_")] [Random(1)] ulong A,
- [ValueSource("_1D_")] [Random(1)] ulong B)
- {
- uint Opcode = 0x5EE28C20; // CMTST D0, D1, D2
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE0(A);
- Vector128<float> V2 = MakeVectorE0(B);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.V(1, new Bits(A));
- AArch64.V(2, new Bits(B));
- SimdFp.Cmtst_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
- });
- }
- [Test, Description("CMTST <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Cmtst_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong B,
- [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
- {
- uint Opcode = 0x0E228C20; // CMTST V0.8B, V1.8B, V2.8B
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE0(A);
- Vector128<float> V2 = MakeVectorE0(B);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.V(1, new Bits(A));
- AArch64.V(2, new Bits(B));
- SimdFp.Cmtst_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
- });
- }
- [Test, Pairwise, Description("CMTST <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Cmtst_V_16B_8H_4S_2D([ValueSource("_8B4H2S1D_")] [Random(1)] ulong A0,
- [ValueSource("_8B4H2S1D_")] [Random(1)] ulong A1,
- [ValueSource("_8B4H2S1D_")] [Random(1)] ulong B0,
- [ValueSource("_8B4H2S1D_")] [Random(1)] ulong B1,
- [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
- {
- uint Opcode = 0x4E228C20; // CMTST V0.16B, V1.16B, V2.16B
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V1 = MakeVectorE0E1(A0, A1);
- Vector128<float> V2 = MakeVectorE0E1(B0, B1);
- AThreadState ThreadState = SingleOpcode(Opcode, V1: V1, V2: V2);
- AArch64.Vpart(1, 0, new Bits(A0));
- AArch64.Vpart(1, 1, new Bits(A1));
- AArch64.Vpart(2, 0, new Bits(B0));
- AArch64.Vpart(2, 1, new Bits(B1));
- SimdFp.Cmtst_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
- });
- }
- [Test, Description("EOR <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Eor_V_8B([ValueSource("_8B_")] [Random(1)] ulong A,
- [ValueSource("_8B_")] [Random(1)] ulong B)
- {
- uint Opcode = 0x2E221C20; // EOR V0.8B, V1.8B, V2.8B
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE0(A);
- Vector128<float> V2 = MakeVectorE0(B);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.V(1, new Bits(A));
- AArch64.V(2, new Bits(B));
- SimdFp.Eor_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
- });
- }
- [Test, Pairwise, Description("EOR <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Eor_V_16B([ValueSource("_8B_")] [Random(1)] ulong A0,
- [ValueSource("_8B_")] [Random(1)] ulong A1,
- [ValueSource("_8B_")] [Random(1)] ulong B0,
- [ValueSource("_8B_")] [Random(1)] ulong B1)
- {
- uint Opcode = 0x6E221C20; // EOR V0.16B, V1.16B, V2.16B
- Bits Op = new Bits(Opcode);
- Vector128<float> V1 = MakeVectorE0E1(A0, A1);
- Vector128<float> V2 = MakeVectorE0E1(B0, B1);
- AThreadState ThreadState = SingleOpcode(Opcode, V1: V1, V2: V2);
- AArch64.Vpart(1, 0, new Bits(A0));
- AArch64.Vpart(1, 1, new Bits(A1));
- AArch64.Vpart(2, 0, new Bits(B0));
- AArch64.Vpart(2, 1, new Bits(B1));
- SimdFp.Eor_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
- });
- }
- [Test, Description("ORN <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Orn_V_8B([ValueSource("_8B_")] [Random(1)] ulong A,
- [ValueSource("_8B_")] [Random(1)] ulong B)
- {
- uint Opcode = 0x0EE21C20; // ORN V0.8B, V1.8B, V2.8B
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE0(A);
- Vector128<float> V2 = MakeVectorE0(B);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.V(1, new Bits(A));
- AArch64.V(2, new Bits(B));
- SimdFp.Orn_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
- });
- }
- [Test, Pairwise, Description("ORN <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Orn_V_16B([ValueSource("_8B_")] [Random(1)] ulong A0,
- [ValueSource("_8B_")] [Random(1)] ulong A1,
- [ValueSource("_8B_")] [Random(1)] ulong B0,
- [ValueSource("_8B_")] [Random(1)] ulong B1)
- {
- uint Opcode = 0x4EE21C20; // ORN V0.16B, V1.16B, V2.16B
- Bits Op = new Bits(Opcode);
- Vector128<float> V1 = MakeVectorE0E1(A0, A1);
- Vector128<float> V2 = MakeVectorE0E1(B0, B1);
- AThreadState ThreadState = SingleOpcode(Opcode, V1: V1, V2: V2);
- AArch64.Vpart(1, 0, new Bits(A0));
- AArch64.Vpart(1, 1, new Bits(A1));
- AArch64.Vpart(2, 0, new Bits(B0));
- AArch64.Vpart(2, 1, new Bits(B1));
- SimdFp.Orn_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
- });
- }
- [Test, Description("ORR <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Orr_V_8B([ValueSource("_8B_")] [Random(1)] ulong A,
- [ValueSource("_8B_")] [Random(1)] ulong B)
- {
- uint Opcode = 0x0EA21C20; // ORR V0.8B, V1.8B, V2.8B
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE0(A);
- Vector128<float> V2 = MakeVectorE0(B);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.V(1, new Bits(A));
- AArch64.V(2, new Bits(B));
- SimdFp.Orr_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
- });
- }
- [Test, Pairwise, Description("ORR <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Orr_V_16B([ValueSource("_8B_")] [Random(1)] ulong A0,
- [ValueSource("_8B_")] [Random(1)] ulong A1,
- [ValueSource("_8B_")] [Random(1)] ulong B0,
- [ValueSource("_8B_")] [Random(1)] ulong B1)
- {
- uint Opcode = 0x4EA21C20; // ORR V0.16B, V1.16B, V2.16B
- Bits Op = new Bits(Opcode);
- Vector128<float> V1 = MakeVectorE0E1(A0, A1);
- Vector128<float> V2 = MakeVectorE0E1(B0, B1);
- AThreadState ThreadState = SingleOpcode(Opcode, V1: V1, V2: V2);
- AArch64.Vpart(1, 0, new Bits(A0));
- AArch64.Vpart(1, 1, new Bits(A1));
- AArch64.Vpart(2, 0, new Bits(B0));
- AArch64.Vpart(2, 1, new Bits(B1));
- SimdFp.Orr_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
- });
- }
- [Test, Pairwise, Description("RADDHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
- public void Raddhn_V_8H8B_4S4H_2D2S([ValueSource("_4H2S1D_")] [Random(1)] ulong A0,
- [ValueSource("_4H2S1D_")] [Random(1)] ulong A1,
- [ValueSource("_4H2S1D_")] [Random(1)] ulong B0,
- [ValueSource("_4H2S1D_")] [Random(1)] ulong B1,
- [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H8B, 4S4H, 2D2S>
- {
- uint Opcode = 0x2E224020; // RADDHN V0.8B, V1.8H, V2.8H
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE0E1(A0, A1);
- Vector128<float> V2 = MakeVectorE0E1(B0, B1);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.Vpart(1, 0, new Bits(A0));
- AArch64.Vpart(1, 1, new Bits(A1));
- AArch64.Vpart(2, 0, new Bits(B0));
- AArch64.Vpart(2, 1, new Bits(B1));
- SimdFp.Raddhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
- });
- }
- [Test, Pairwise, Description("RADDHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
- public void Raddhn_V_8H16B_4S8H_2D4S([ValueSource("_4H2S1D_")] [Random(1)] ulong A0,
- [ValueSource("_4H2S1D_")] [Random(1)] ulong A1,
- [ValueSource("_4H2S1D_")] [Random(1)] ulong B0,
- [ValueSource("_4H2S1D_")] [Random(1)] ulong B1,
- [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H16B, 4S8H, 2D4S>
- {
- uint Opcode = 0x6E224020; // RADDHN2 V0.16B, V1.8H, V2.8H
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- ulong _E0 = TestContext.CurrentContext.Random.NextULong();
- Vector128<float> V0 = MakeVectorE0(_E0);
- Vector128<float> V1 = MakeVectorE0E1(A0, A1);
- Vector128<float> V2 = MakeVectorE0E1(B0, B1);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.Vpart(1, 0, new Bits(A0));
- AArch64.Vpart(1, 1, new Bits(A1));
- AArch64.Vpart(2, 0, new Bits(B0));
- AArch64.Vpart(2, 1, new Bits(B1));
- SimdFp.Raddhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(_E0));
- Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
- });
- }
- [Test, Pairwise, Description("RSUBHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
- public void Rsubhn_V_8H8B_4S4H_2D2S([ValueSource("_4H2S1D_")] [Random(1)] ulong A0,
- [ValueSource("_4H2S1D_")] [Random(1)] ulong A1,
- [ValueSource("_4H2S1D_")] [Random(1)] ulong B0,
- [ValueSource("_4H2S1D_")] [Random(1)] ulong B1,
- [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H8B, 4S4H, 2D2S>
- {
- uint Opcode = 0x2E226020; // RSUBHN V0.8B, V1.8H, V2.8H
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE0E1(A0, A1);
- Vector128<float> V2 = MakeVectorE0E1(B0, B1);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.Vpart(1, 0, new Bits(A0));
- AArch64.Vpart(1, 1, new Bits(A1));
- AArch64.Vpart(2, 0, new Bits(B0));
- AArch64.Vpart(2, 1, new Bits(B1));
- SimdFp.Rsubhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
- });
- }
- [Test, Pairwise, Description("RSUBHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
- public void Rsubhn_V_8H16B_4S8H_2D4S([ValueSource("_4H2S1D_")] [Random(1)] ulong A0,
- [ValueSource("_4H2S1D_")] [Random(1)] ulong A1,
- [ValueSource("_4H2S1D_")] [Random(1)] ulong B0,
- [ValueSource("_4H2S1D_")] [Random(1)] ulong B1,
- [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H16B, 4S8H, 2D4S>
- {
- uint Opcode = 0x6E226020; // RSUBHN2 V0.16B, V1.8H, V2.8H
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- ulong _E0 = TestContext.CurrentContext.Random.NextULong();
- Vector128<float> V0 = MakeVectorE0(_E0);
- Vector128<float> V1 = MakeVectorE0E1(A0, A1);
- Vector128<float> V2 = MakeVectorE0E1(B0, B1);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.Vpart(1, 0, new Bits(A0));
- AArch64.Vpart(1, 1, new Bits(A1));
- AArch64.Vpart(2, 0, new Bits(B0));
- AArch64.Vpart(2, 1, new Bits(B1));
- SimdFp.Rsubhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(_E0));
- Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
- });
- }
- [Test, Description("SABA <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Saba_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong _Z,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong A,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong B,
- [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
- {
- uint Opcode = 0x0E227C20; // SABA V0.8B, V1.8B, V2.8B
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE0E1(_Z, TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE0(A);
- Vector128<float> V2 = MakeVectorE0(B);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.Vpart(0, 0, new Bits(_Z));
- AArch64.V(1, new Bits(A));
- AArch64.V(2, new Bits(B));
- SimdFp.Saba_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
- });
- }
- [Test, Pairwise, Description("SABA <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Saba_V_16B_8H_4S([ValueSource("_8B4H2S_")] [Random(1)] ulong _Z0,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong _Z1,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong A0,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong A1,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong B0,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong B1,
- [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
- {
- uint Opcode = 0x4E227C20; // SABA V0.16B, V1.16B, V2.16B
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE0E1(_Z0, _Z1);
- Vector128<float> V1 = MakeVectorE0E1(A0, A1);
- Vector128<float> V2 = MakeVectorE0E1(B0, B1);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.Vpart(0, 0, new Bits(_Z0));
- AArch64.Vpart(0, 1, new Bits(_Z1));
- AArch64.Vpart(1, 0, new Bits(A0));
- AArch64.Vpart(1, 1, new Bits(A1));
- AArch64.Vpart(2, 0, new Bits(B0));
- AArch64.Vpart(2, 1, new Bits(B1));
- SimdFp.Saba_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
- });
- }
- [Test, Pairwise, Description("SABAL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
- public void Sabal_V_8B8H_4H4S_2S2D([ValueSource("_8B4H2S_")] [Random(1)] ulong _Z0,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong _Z1,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong A0,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong B0,
- [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
- {
- uint Opcode = 0x0E225020; // SABAL V0.8H, V1.8B, V2.8B
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE0E1(_Z0, _Z1);
- Vector128<float> V1 = MakeVectorE0(A0);
- Vector128<float> V2 = MakeVectorE0(B0);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.Vpart(0, 0, new Bits(_Z0));
- AArch64.Vpart(0, 1, new Bits(_Z1));
- AArch64.Vpart(1, 0, new Bits(A0));
- AArch64.Vpart(2, 0, new Bits(B0));
- SimdFp.Sabal_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
- });
- }
- [Test, Pairwise, Description("SABAL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
- public void Sabal_V_16B8H_8H4S_4S2D([ValueSource("_8B4H2S_")] [Random(1)] ulong _Z0,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong _Z1,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong A1,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong B1,
- [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
- {
- uint Opcode = 0x4E225020; // SABAL2 V0.8H, V1.16B, V2.16B
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE0E1(_Z0, _Z1);
- Vector128<float> V1 = MakeVectorE1(A1);
- Vector128<float> V2 = MakeVectorE1(B1);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.Vpart(0, 0, new Bits(_Z0));
- AArch64.Vpart(0, 1, new Bits(_Z1));
- AArch64.Vpart(1, 1, new Bits(A1));
- AArch64.Vpart(2, 1, new Bits(B1));
- SimdFp.Sabal_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
- });
- }
- [Test, Description("SABD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Sabd_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong B,
- [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
- {
- uint Opcode = 0x0E227420; // SABD V0.8B, V1.8B, V2.8B
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE0E1(TestContext.CurrentContext.Random.NextULong(),
- TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE0(A);
- Vector128<float> V2 = MakeVectorE0(B);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.V(1, new Bits(A));
- AArch64.V(2, new Bits(B));
- SimdFp.Sabd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
- });
- }
- [Test, Pairwise, Description("SABD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Sabd_V_16B_8H_4S([ValueSource("_8B4H2S_")] [Random(1)] ulong A0,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong A1,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong B0,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong B1,
- [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
- {
- uint Opcode = 0x4E227420; // SABD V0.16B, V1.16B, V2.16B
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE0E1(TestContext.CurrentContext.Random.NextULong(),
- TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE0E1(A0, A1);
- Vector128<float> V2 = MakeVectorE0E1(B0, B1);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.Vpart(1, 0, new Bits(A0));
- AArch64.Vpart(1, 1, new Bits(A1));
- AArch64.Vpart(2, 0, new Bits(B0));
- AArch64.Vpart(2, 1, new Bits(B1));
- SimdFp.Sabd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
- });
- }
- [Test, Description("SABDL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
- public void Sabdl_V_8B8H_4H4S_2S2D([ValueSource("_8B4H2S_")] [Random(1)] ulong A0,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong B0,
- [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
- {
- uint Opcode = 0x0E227020; // SABDL V0.8H, V1.8B, V2.8B
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE0E1(TestContext.CurrentContext.Random.NextULong(),
- TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE0(A0);
- Vector128<float> V2 = MakeVectorE0(B0);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.Vpart(1, 0, new Bits(A0));
- AArch64.Vpart(2, 0, new Bits(B0));
- SimdFp.Sabdl_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
- });
- }
- [Test, Description("SABDL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
- public void Sabdl_V_16B8H_8H4S_4S2D([ValueSource("_8B4H2S_")] [Random(1)] ulong A1,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong B1,
- [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
- {
- uint Opcode = 0x4E227020; // SABDL2 V0.8H, V1.16B, V2.16B
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE0E1(TestContext.CurrentContext.Random.NextULong(),
- TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE1(A1);
- Vector128<float> V2 = MakeVectorE1(B1);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.Vpart(1, 1, new Bits(A1));
- AArch64.Vpart(2, 1, new Bits(B1));
- SimdFp.Sabdl_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
- });
- }
- [Test, Description("SUB <V><d>, <V><n>, <V><m>")]
- public void Sub_S_D([ValueSource("_1D_")] [Random(1)] ulong A,
- [ValueSource("_1D_")] [Random(1)] ulong B)
- {
- uint Opcode = 0x7EE28420; // SUB D0, D1, D2
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE0(A);
- Vector128<float> V2 = MakeVectorE0(B);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.V(1, new Bits(A));
- AArch64.V(2, new Bits(B));
- SimdFp.Sub_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
- });
- }
- [Test, Description("SUB <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Sub_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong B,
- [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
- {
- uint Opcode = 0x2E228420; // SUB V0.8B, V1.8B, V2.8B
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE0(A);
- Vector128<float> V2 = MakeVectorE0(B);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.V(1, new Bits(A));
- AArch64.V(2, new Bits(B));
- SimdFp.Sub_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
- });
- }
- [Test, Pairwise, Description("SUB <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Sub_V_16B_8H_4S_2D([ValueSource("_8B4H2S1D_")] [Random(1)] ulong A0,
- [ValueSource("_8B4H2S1D_")] [Random(1)] ulong A1,
- [ValueSource("_8B4H2S1D_")] [Random(1)] ulong B0,
- [ValueSource("_8B4H2S1D_")] [Random(1)] ulong B1,
- [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
- {
- uint Opcode = 0x6E228420; // SUB V0.16B, V1.16B, V2.16B
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V1 = MakeVectorE0E1(A0, A1);
- Vector128<float> V2 = MakeVectorE0E1(B0, B1);
- AThreadState ThreadState = SingleOpcode(Opcode, V1: V1, V2: V2);
- AArch64.Vpart(1, 0, new Bits(A0));
- AArch64.Vpart(1, 1, new Bits(A1));
- AArch64.Vpart(2, 0, new Bits(B0));
- AArch64.Vpart(2, 1, new Bits(B1));
- SimdFp.Sub_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
- });
- }
- [Test, Pairwise, Description("SUBHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
- public void Subhn_V_8H8B_4S4H_2D2S([ValueSource("_4H2S1D_")] [Random(1)] ulong A0,
- [ValueSource("_4H2S1D_")] [Random(1)] ulong A1,
- [ValueSource("_4H2S1D_")] [Random(1)] ulong B0,
- [ValueSource("_4H2S1D_")] [Random(1)] ulong B1,
- [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H8B, 4S4H, 2D2S>
- {
- uint Opcode = 0x0E226020; // SUBHN V0.8B, V1.8H, V2.8H
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE1(TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE0E1(A0, A1);
- Vector128<float> V2 = MakeVectorE0E1(B0, B1);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.Vpart(1, 0, new Bits(A0));
- AArch64.Vpart(1, 1, new Bits(A1));
- AArch64.Vpart(2, 0, new Bits(B0));
- AArch64.Vpart(2, 1, new Bits(B1));
- SimdFp.Subhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
- });
- }
- [Test, Pairwise, Description("SUBHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
- public void Subhn_V_8H16B_4S8H_2D4S([ValueSource("_4H2S1D_")] [Random(1)] ulong A0,
- [ValueSource("_4H2S1D_")] [Random(1)] ulong A1,
- [ValueSource("_4H2S1D_")] [Random(1)] ulong B0,
- [ValueSource("_4H2S1D_")] [Random(1)] ulong B1,
- [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H16B, 4S8H, 2D4S>
- {
- uint Opcode = 0x4E226020; // SUBHN2 V0.16B, V1.8H, V2.8H
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- ulong _E0 = TestContext.CurrentContext.Random.NextULong();
- Vector128<float> V0 = MakeVectorE0(_E0);
- Vector128<float> V1 = MakeVectorE0E1(A0, A1);
- Vector128<float> V2 = MakeVectorE0E1(B0, B1);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.Vpart(1, 0, new Bits(A0));
- AArch64.Vpart(1, 1, new Bits(A1));
- AArch64.Vpart(2, 0, new Bits(B0));
- AArch64.Vpart(2, 1, new Bits(B1));
- SimdFp.Subhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(_E0));
- Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
- });
- }
- [Test, Description("UABA <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Uaba_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong _Z,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong A,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong B,
- [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
- {
- uint Opcode = 0x2E227C20; // UABA V0.8B, V1.8B, V2.8B
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE0E1(_Z, TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE0(A);
- Vector128<float> V2 = MakeVectorE0(B);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.Vpart(0, 0, new Bits(_Z));
- AArch64.V(1, new Bits(A));
- AArch64.V(2, new Bits(B));
- SimdFp.Uaba_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
- });
- }
- [Test, Pairwise, Description("UABA <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Uaba_V_16B_8H_4S([ValueSource("_8B4H2S_")] [Random(1)] ulong _Z0,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong _Z1,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong A0,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong A1,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong B0,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong B1,
- [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
- {
- uint Opcode = 0x6E227C20; // UABA V0.16B, V1.16B, V2.16B
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE0E1(_Z0, _Z1);
- Vector128<float> V1 = MakeVectorE0E1(A0, A1);
- Vector128<float> V2 = MakeVectorE0E1(B0, B1);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.Vpart(0, 0, new Bits(_Z0));
- AArch64.Vpart(0, 1, new Bits(_Z1));
- AArch64.Vpart(1, 0, new Bits(A0));
- AArch64.Vpart(1, 1, new Bits(A1));
- AArch64.Vpart(2, 0, new Bits(B0));
- AArch64.Vpart(2, 1, new Bits(B1));
- SimdFp.Uaba_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
- });
- }
- [Test, Pairwise, Description("UABAL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
- public void Uabal_V_8B8H_4H4S_2S2D([ValueSource("_8B4H2S_")] [Random(1)] ulong _Z0,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong _Z1,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong A0,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong B0,
- [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
- {
- uint Opcode = 0x2E225020; // UABAL V0.8H, V1.8B, V2.8B
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE0E1(_Z0, _Z1);
- Vector128<float> V1 = MakeVectorE0(A0);
- Vector128<float> V2 = MakeVectorE0(B0);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.Vpart(0, 0, new Bits(_Z0));
- AArch64.Vpart(0, 1, new Bits(_Z1));
- AArch64.Vpart(1, 0, new Bits(A0));
- AArch64.Vpart(2, 0, new Bits(B0));
- SimdFp.Uabal_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
- });
- }
- [Test, Pairwise, Description("UABAL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
- public void Uabal_V_16B8H_8H4S_4S2D([ValueSource("_8B4H2S_")] [Random(1)] ulong _Z0,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong _Z1,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong A1,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong B1,
- [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
- {
- uint Opcode = 0x6E225020; // UABAL2 V0.8H, V1.16B, V2.16B
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE0E1(_Z0, _Z1);
- Vector128<float> V1 = MakeVectorE1(A1);
- Vector128<float> V2 = MakeVectorE1(B1);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.Vpart(0, 0, new Bits(_Z0));
- AArch64.Vpart(0, 1, new Bits(_Z1));
- AArch64.Vpart(1, 1, new Bits(A1));
- AArch64.Vpart(2, 1, new Bits(B1));
- SimdFp.Uabal_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
- });
- }
- [Test, Description("UABD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Uabd_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong B,
- [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
- {
- uint Opcode = 0x2E227420; // UABD V0.8B, V1.8B, V2.8B
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE0E1(TestContext.CurrentContext.Random.NextULong(),
- TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE0(A);
- Vector128<float> V2 = MakeVectorE0(B);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.V(1, new Bits(A));
- AArch64.V(2, new Bits(B));
- SimdFp.Uabd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.Zero);
- });
- }
- [Test, Pairwise, Description("UABD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
- public void Uabd_V_16B_8H_4S([ValueSource("_8B4H2S_")] [Random(1)] ulong A0,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong A1,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong B0,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong B1,
- [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
- {
- uint Opcode = 0x6E227420; // UABD V0.16B, V1.16B, V2.16B
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE0E1(TestContext.CurrentContext.Random.NextULong(),
- TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE0E1(A0, A1);
- Vector128<float> V2 = MakeVectorE0E1(B0, B1);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.Vpart(1, 0, new Bits(A0));
- AArch64.Vpart(1, 1, new Bits(A1));
- AArch64.Vpart(2, 0, new Bits(B0));
- AArch64.Vpart(2, 1, new Bits(B1));
- SimdFp.Uabd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
- });
- }
- [Test, Description("UABDL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
- public void Uabdl_V_8B8H_4H4S_2S2D([ValueSource("_8B4H2S_")] [Random(1)] ulong A0,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong B0,
- [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
- {
- uint Opcode = 0x2E227020; // UABDL V0.8H, V1.8B, V2.8B
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE0E1(TestContext.CurrentContext.Random.NextULong(),
- TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE0(A0);
- Vector128<float> V2 = MakeVectorE0(B0);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.Vpart(1, 0, new Bits(A0));
- AArch64.Vpart(2, 0, new Bits(B0));
- SimdFp.Uabdl_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
- });
- }
- [Test, Description("UABDL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
- public void Uabdl_V_16B8H_8H4S_4S2D([ValueSource("_8B4H2S_")] [Random(1)] ulong A1,
- [ValueSource("_8B4H2S_")] [Random(1)] ulong B1,
- [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
- {
- uint Opcode = 0x6E227020; // UABDL2 V0.8H, V1.16B, V2.16B
- Opcode |= ((size & 3) << 22);
- Bits Op = new Bits(Opcode);
- Vector128<float> V0 = MakeVectorE0E1(TestContext.CurrentContext.Random.NextULong(),
- TestContext.CurrentContext.Random.NextULong());
- Vector128<float> V1 = MakeVectorE1(A1);
- Vector128<float> V2 = MakeVectorE1(B1);
- AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
- AArch64.Vpart(1, 1, new Bits(A1));
- AArch64.Vpart(2, 1, new Bits(B1));
- SimdFp.Uabdl_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
- Assert.Multiple(() =>
- {
- Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
- Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
- });
- }
- #endif
- }
- }
|