CpuTestCcmpImm.cs 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151
  1. //#define CcmpImm
  2. using ChocolArm64.State;
  3. using NUnit.Framework;
  4. namespace Ryujinx.Tests.Cpu
  5. {
  6. using Tester;
  7. using Tester.Types;
  8. [Category("CcmpImm"), Ignore("Tested: first half of 2018.")]
  9. public sealed class CpuTestCcmpImm : CpuTest
  10. {
  11. #if CcmpImm
  12. [SetUp]
  13. public void SetupTester()
  14. {
  15. AArch64.TakeReset(false);
  16. }
  17. [Test, Description("CCMN <Xn>, #<imm>, #<nzcv>, <cond>")]
  18. public void Ccmn_64bit([Values(1u, 31u)] uint Rn,
  19. [Values(0x0000000000000000ul, 0x7FFFFFFFFFFFFFFFul,
  20. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul)] [Random(1)] ulong Xn,
  21. [Values(0u, 31u)] [Random(0u, 31u, 3)] uint imm,
  22. [Random(0u, 15u, 1)] uint nzcv,
  23. [Values(0b0000u, 0b0001u, 0b0010u, 0b0011u, // <EQ, NE, CS/HS, CC/LO,
  24. 0b0100u, 0b0101u, 0b0110u, 0b0111u, // MI, PL, VS, VC,
  25. 0b1000u, 0b1001u, 0b1010u, 0b1011u, // HI, LS, GE, LT,
  26. 0b1100u, 0b1101u, 0b1110u, 0b1111u)] uint cond) // GT, LE, AL, NV>
  27. {
  28. uint Opcode = 0xBA400800; // CCMN X0, #0, #0, EQ
  29. Opcode |= ((Rn & 31) << 5);
  30. Opcode |= ((imm & 31) << 16) | ((cond & 15) << 12) | ((nzcv & 15) << 0);
  31. ulong _X31 = TestContext.CurrentContext.Random.NextULong();
  32. AThreadState ThreadState = SingleOpcode(Opcode, X1: Xn, X31: _X31);
  33. Bits Op = new Bits(Opcode);
  34. AArch64.X((int)Rn, new Bits(Xn));
  35. Base.Ccmn_Imm(Op[31], Op[20, 16], Op[15, 12], Op[9, 5], Op[3, 0]);
  36. Assert.Multiple(() =>
  37. {
  38. Assert.That(ThreadState.Negative, Is.EqualTo(Shared.PSTATE.N));
  39. Assert.That(ThreadState.Zero, Is.EqualTo(Shared.PSTATE.Z));
  40. Assert.That(ThreadState.Carry, Is.EqualTo(Shared.PSTATE.C));
  41. Assert.That(ThreadState.Overflow, Is.EqualTo(Shared.PSTATE.V));
  42. });
  43. }
  44. [Test, Description("CCMN <Wn>, #<imm>, #<nzcv>, <cond>")]
  45. public void Ccmn_32bit([Values(1u, 31u)] uint Rn,
  46. [Values(0x00000000u, 0x7FFFFFFFu,
  47. 0x80000000u, 0xFFFFFFFFu)] [Random(1)] uint Wn,
  48. [Values(0u, 31u)] [Random(0u, 31u, 3)] uint imm,
  49. [Random(0u, 15u, 1)] uint nzcv,
  50. [Values(0b0000u, 0b0001u, 0b0010u, 0b0011u, // <EQ, NE, CS/HS, CC/LO,
  51. 0b0100u, 0b0101u, 0b0110u, 0b0111u, // MI, PL, VS, VC,
  52. 0b1000u, 0b1001u, 0b1010u, 0b1011u, // HI, LS, GE, LT,
  53. 0b1100u, 0b1101u, 0b1110u, 0b1111u)] uint cond) // GT, LE, AL, NV>
  54. {
  55. uint Opcode = 0x3A400800; // CCMN W0, #0, #0, EQ
  56. Opcode |= ((Rn & 31) << 5);
  57. Opcode |= ((imm & 31) << 16) | ((cond & 15) << 12) | ((nzcv & 15) << 0);
  58. uint _W31 = TestContext.CurrentContext.Random.NextUInt();
  59. AThreadState ThreadState = SingleOpcode(Opcode, X1: Wn, X31: _W31);
  60. Bits Op = new Bits(Opcode);
  61. AArch64.X((int)Rn, new Bits(Wn));
  62. Base.Ccmn_Imm(Op[31], Op[20, 16], Op[15, 12], Op[9, 5], Op[3, 0]);
  63. Assert.Multiple(() =>
  64. {
  65. Assert.That(ThreadState.Negative, Is.EqualTo(Shared.PSTATE.N));
  66. Assert.That(ThreadState.Zero, Is.EqualTo(Shared.PSTATE.Z));
  67. Assert.That(ThreadState.Carry, Is.EqualTo(Shared.PSTATE.C));
  68. Assert.That(ThreadState.Overflow, Is.EqualTo(Shared.PSTATE.V));
  69. });
  70. }
  71. [Test, Description("CCMP <Xn>, #<imm>, #<nzcv>, <cond>")]
  72. public void Ccmp_64bit([Values(1u, 31u)] uint Rn,
  73. [Values(0x0000000000000000ul, 0x7FFFFFFFFFFFFFFFul,
  74. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul)] [Random(1)] ulong Xn,
  75. [Values(0u, 31u)] [Random(0u, 31u, 3)] uint imm,
  76. [Random(0u, 15u, 1)] uint nzcv,
  77. [Values(0b0000u, 0b0001u, 0b0010u, 0b0011u, // <EQ, NE, CS/HS, CC/LO,
  78. 0b0100u, 0b0101u, 0b0110u, 0b0111u, // MI, PL, VS, VC,
  79. 0b1000u, 0b1001u, 0b1010u, 0b1011u, // HI, LS, GE, LT,
  80. 0b1100u, 0b1101u, 0b1110u, 0b1111u)] uint cond) // GT, LE, AL, NV>
  81. {
  82. uint Opcode = 0xFA400800; // CCMP X0, #0, #0, EQ
  83. Opcode |= ((Rn & 31) << 5);
  84. Opcode |= ((imm & 31) << 16) | ((cond & 15) << 12) | ((nzcv & 15) << 0);
  85. ulong _X31 = TestContext.CurrentContext.Random.NextULong();
  86. AThreadState ThreadState = SingleOpcode(Opcode, X1: Xn, X31: _X31);
  87. Bits Op = new Bits(Opcode);
  88. AArch64.X((int)Rn, new Bits(Xn));
  89. Base.Ccmp_Imm(Op[31], Op[20, 16], Op[15, 12], Op[9, 5], Op[3, 0]);
  90. Assert.Multiple(() =>
  91. {
  92. Assert.That(ThreadState.Negative, Is.EqualTo(Shared.PSTATE.N));
  93. Assert.That(ThreadState.Zero, Is.EqualTo(Shared.PSTATE.Z));
  94. Assert.That(ThreadState.Carry, Is.EqualTo(Shared.PSTATE.C));
  95. Assert.That(ThreadState.Overflow, Is.EqualTo(Shared.PSTATE.V));
  96. });
  97. }
  98. [Test, Description("CCMP <Wn>, #<imm>, #<nzcv>, <cond>")]
  99. public void Ccmp_32bit([Values(1u, 31u)] uint Rn,
  100. [Values(0x00000000u, 0x7FFFFFFFu,
  101. 0x80000000u, 0xFFFFFFFFu)] [Random(1)] uint Wn,
  102. [Values(0u, 31u)] [Random(0u, 31u, 3)] uint imm,
  103. [Random(0u, 15u, 1)] uint nzcv,
  104. [Values(0b0000u, 0b0001u, 0b0010u, 0b0011u, // <EQ, NE, CS/HS, CC/LO,
  105. 0b0100u, 0b0101u, 0b0110u, 0b0111u, // MI, PL, VS, VC,
  106. 0b1000u, 0b1001u, 0b1010u, 0b1011u, // HI, LS, GE, LT,
  107. 0b1100u, 0b1101u, 0b1110u, 0b1111u)] uint cond) // GT, LE, AL, NV>
  108. {
  109. uint Opcode = 0x7A400800; // CCMP W0, #0, #0, EQ
  110. Opcode |= ((Rn & 31) << 5);
  111. Opcode |= ((imm & 31) << 16) | ((cond & 15) << 12) | ((nzcv & 15) << 0);
  112. uint _W31 = TestContext.CurrentContext.Random.NextUInt();
  113. AThreadState ThreadState = SingleOpcode(Opcode, X1: Wn, X31: _W31);
  114. Bits Op = new Bits(Opcode);
  115. AArch64.X((int)Rn, new Bits(Wn));
  116. Base.Ccmp_Imm(Op[31], Op[20, 16], Op[15, 12], Op[9, 5], Op[3, 0]);
  117. Assert.Multiple(() =>
  118. {
  119. Assert.That(ThreadState.Negative, Is.EqualTo(Shared.PSTATE.N));
  120. Assert.That(ThreadState.Zero, Is.EqualTo(Shared.PSTATE.Z));
  121. Assert.That(ThreadState.Carry, Is.EqualTo(Shared.PSTATE.C));
  122. Assert.That(ThreadState.Overflow, Is.EqualTo(Shared.PSTATE.V));
  123. });
  124. }
  125. #endif
  126. }
  127. }