CpuTestSimdReg.cs 140 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684
  1. #define SimdReg
  2. using ChocolArm64.State;
  3. using NUnit.Framework;
  4. using System.Runtime.Intrinsics;
  5. namespace Ryujinx.Tests.Cpu
  6. {
  7. using Tester;
  8. using Tester.Types;
  9. [Category("SimdReg")/*, Ignore("Tested: second half of 2018.")*/]
  10. public sealed class CpuTestSimdReg : CpuTest
  11. {
  12. #if SimdReg
  13. [SetUp]
  14. public void SetupTester()
  15. {
  16. AArch64.TakeReset(false);
  17. }
  18. #region "ValueSource"
  19. private static ulong[] _1D_()
  20. {
  21. return new ulong[] { 0x0000000000000000ul, 0x7FFFFFFFFFFFFFFFul,
  22. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
  23. }
  24. private static ulong[] _4H2S1D_()
  25. {
  26. return new ulong[] { 0x0000000000000000ul, 0x7FFF7FFF7FFF7FFFul,
  27. 0x8000800080008000ul, 0x7FFFFFFF7FFFFFFFul,
  28. 0x8000000080000000ul, 0x7FFFFFFFFFFFFFFFul,
  29. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
  30. }
  31. private static ulong[] _8B_()
  32. {
  33. return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
  34. 0x8080808080808080ul, 0xFFFFFFFFFFFFFFFFul };
  35. }
  36. private static ulong[] _8B4H2S_()
  37. {
  38. return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
  39. 0x8080808080808080ul, 0x7FFF7FFF7FFF7FFFul,
  40. 0x8000800080008000ul, 0x7FFFFFFF7FFFFFFFul,
  41. 0x8000000080000000ul, 0xFFFFFFFFFFFFFFFFul };
  42. }
  43. private static ulong[] _8B4H2S1D_()
  44. {
  45. return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
  46. 0x8080808080808080ul, 0x7FFF7FFF7FFF7FFFul,
  47. 0x8000800080008000ul, 0x7FFFFFFF7FFFFFFFul,
  48. 0x8000000080000000ul, 0x7FFFFFFFFFFFFFFFul,
  49. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
  50. }
  51. #endregion
  52. private const int RndCnt = 4;
  53. [Test, Pairwise, Description("ADD <V><d>, <V><n>, <V><m>")]
  54. public void Add_S_D([Values(0u)] uint Rd,
  55. [Values(1u, 0u)] uint Rn,
  56. [Values(2u, 0u)] uint Rm,
  57. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  58. [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
  59. [ValueSource("_1D_")] [Random(RndCnt)] ulong B)
  60. {
  61. uint Opcode = 0x5EE08400; // ADD D0, D0, D0
  62. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  63. Bits Op = new Bits(Opcode);
  64. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  65. Vector128<float> V1 = MakeVectorE0(A);
  66. Vector128<float> V2 = MakeVectorE0(B);
  67. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  68. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  69. AArch64.V(1, new Bits(A));
  70. AArch64.V(2, new Bits(B));
  71. SimdFp.Add_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  72. Assert.Multiple(() =>
  73. {
  74. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  75. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  76. });
  77. }
  78. [Test, Pairwise, Description("ADD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  79. public void Add_V_8B_4H_2S([Values(0u)] uint Rd,
  80. [Values(1u, 0u)] uint Rn,
  81. [Values(2u, 0u)] uint Rm,
  82. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  83. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  84. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  85. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  86. {
  87. uint Opcode = 0x0E208400; // ADD V0.8B, V0.8B, V0.8B
  88. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  89. Opcode |= ((size & 3) << 22);
  90. Bits Op = new Bits(Opcode);
  91. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  92. Vector128<float> V1 = MakeVectorE0(A);
  93. Vector128<float> V2 = MakeVectorE0(B);
  94. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  95. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  96. AArch64.V(1, new Bits(A));
  97. AArch64.V(2, new Bits(B));
  98. SimdFp.Add_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  99. Assert.Multiple(() =>
  100. {
  101. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  102. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  103. });
  104. }
  105. [Test, Pairwise, Description("ADD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  106. public void Add_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  107. [Values(1u, 0u)] uint Rn,
  108. [Values(2u, 0u)] uint Rm,
  109. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  110. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  111. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  112. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  113. {
  114. uint Opcode = 0x4E208400; // ADD V0.16B, V0.16B, V0.16B
  115. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  116. Opcode |= ((size & 3) << 22);
  117. Bits Op = new Bits(Opcode);
  118. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  119. Vector128<float> V1 = MakeVectorE0E1(A, A);
  120. Vector128<float> V2 = MakeVectorE0E1(B, B);
  121. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  122. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  123. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  124. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  125. SimdFp.Add_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  126. Assert.Multiple(() =>
  127. {
  128. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  129. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  130. });
  131. }
  132. [Test, Pairwise, Description("ADDHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
  133. public void Addhn_V_8H8B_4S4H_2D2S([Values(0u)] uint Rd,
  134. [Values(1u, 0u)] uint Rn,
  135. [Values(2u, 0u)] uint Rm,
  136. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
  137. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  138. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong B,
  139. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H8B, 4S4H, 2D2S>
  140. {
  141. uint Opcode = 0x0E204000; // ADDHN V0.8B, V0.8H, V0.8H
  142. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  143. Opcode |= ((size & 3) << 22);
  144. Bits Op = new Bits(Opcode);
  145. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  146. Vector128<float> V1 = MakeVectorE0E1(A, A);
  147. Vector128<float> V2 = MakeVectorE0E1(B, B);
  148. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  149. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  150. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  151. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  152. SimdFp.Addhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  153. Assert.Multiple(() =>
  154. {
  155. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  156. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  157. });
  158. }
  159. [Test, Pairwise, Description("ADDHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
  160. public void Addhn_V_8H16B_4S8H_2D4S([Values(0u)] uint Rd,
  161. [Values(1u, 0u)] uint Rn,
  162. [Values(2u, 0u)] uint Rm,
  163. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
  164. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  165. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong B,
  166. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H16B, 4S8H, 2D4S>
  167. {
  168. uint Opcode = 0x4E204000; // ADDHN2 V0.16B, V0.8H, V0.8H
  169. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  170. Opcode |= ((size & 3) << 22);
  171. Bits Op = new Bits(Opcode);
  172. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  173. Vector128<float> V1 = MakeVectorE0E1(A, A);
  174. Vector128<float> V2 = MakeVectorE0E1(B, B);
  175. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  176. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  177. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  178. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  179. SimdFp.Addhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  180. Assert.Multiple(() =>
  181. {
  182. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  183. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  184. });
  185. }
  186. [Test, Pairwise, Description("ADDP <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  187. public void Addp_V_8B_4H_2S([Values(0u)] uint Rd,
  188. [Values(1u, 0u)] uint Rn,
  189. [Values(2u, 0u)] uint Rm,
  190. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  191. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  192. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  193. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  194. {
  195. uint Opcode = 0x0E20BC00; // ADDP V0.8B, V0.8B, V0.8B
  196. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  197. Opcode |= ((size & 3) << 22);
  198. Bits Op = new Bits(Opcode);
  199. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  200. Vector128<float> V1 = MakeVectorE0(A);
  201. Vector128<float> V2 = MakeVectorE0(B);
  202. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  203. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  204. AArch64.V(1, new Bits(A));
  205. AArch64.V(2, new Bits(B));
  206. SimdFp.Addp_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  207. Assert.Multiple(() =>
  208. {
  209. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  210. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  211. });
  212. }
  213. [Test, Pairwise, Description("ADDP <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  214. public void Addp_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  215. [Values(1u, 0u)] uint Rn,
  216. [Values(2u, 0u)] uint Rm,
  217. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  218. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  219. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  220. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  221. {
  222. uint Opcode = 0x4E20BC00; // ADDP V0.16B, V0.16B, V0.16B
  223. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  224. Opcode |= ((size & 3) << 22);
  225. Bits Op = new Bits(Opcode);
  226. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  227. Vector128<float> V1 = MakeVectorE0E1(A, A);
  228. Vector128<float> V2 = MakeVectorE0E1(B, B);
  229. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  230. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  231. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  232. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  233. SimdFp.Addp_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  234. Assert.Multiple(() =>
  235. {
  236. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  237. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  238. });
  239. }
  240. [Test, Pairwise, Description("AND <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  241. public void And_V_8B([Values(0u)] uint Rd,
  242. [Values(1u, 0u)] uint Rn,
  243. [Values(2u, 0u)] uint Rm,
  244. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  245. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  246. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  247. {
  248. uint Opcode = 0x0E201C00; // AND V0.8B, V0.8B, V0.8B
  249. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  250. Bits Op = new Bits(Opcode);
  251. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  252. Vector128<float> V1 = MakeVectorE0(A);
  253. Vector128<float> V2 = MakeVectorE0(B);
  254. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  255. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  256. AArch64.V(1, new Bits(A));
  257. AArch64.V(2, new Bits(B));
  258. SimdFp.And_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  259. Assert.Multiple(() =>
  260. {
  261. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  262. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  263. });
  264. }
  265. [Test, Pairwise, Description("AND <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  266. public void And_V_16B([Values(0u)] uint Rd,
  267. [Values(1u, 0u)] uint Rn,
  268. [Values(2u, 0u)] uint Rm,
  269. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  270. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  271. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  272. {
  273. uint Opcode = 0x4E201C00; // AND V0.16B, V0.16B, V0.16B
  274. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  275. Bits Op = new Bits(Opcode);
  276. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  277. Vector128<float> V1 = MakeVectorE0E1(A, A);
  278. Vector128<float> V2 = MakeVectorE0E1(B, B);
  279. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  280. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  281. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  282. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  283. SimdFp.And_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  284. Assert.Multiple(() =>
  285. {
  286. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  287. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  288. });
  289. }
  290. [Test, Pairwise, Description("BIC <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  291. public void Bic_V_8B([Values(0u)] uint Rd,
  292. [Values(1u, 0u)] uint Rn,
  293. [Values(2u, 0u)] uint Rm,
  294. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  295. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  296. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  297. {
  298. uint Opcode = 0x0E601C00; // BIC V0.8B, V0.8B, V0.8B
  299. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  300. Bits Op = new Bits(Opcode);
  301. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  302. Vector128<float> V1 = MakeVectorE0(A);
  303. Vector128<float> V2 = MakeVectorE0(B);
  304. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  305. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  306. AArch64.V(1, new Bits(A));
  307. AArch64.V(2, new Bits(B));
  308. SimdFp.Bic_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  309. Assert.Multiple(() =>
  310. {
  311. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  312. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  313. });
  314. }
  315. [Test, Pairwise, Description("BIC <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  316. public void Bic_V_16B([Values(0u)] uint Rd,
  317. [Values(1u, 0u)] uint Rn,
  318. [Values(2u, 0u)] uint Rm,
  319. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  320. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  321. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  322. {
  323. uint Opcode = 0x4E601C00; // BIC V0.16B, V0.16B, V0.16B
  324. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  325. Bits Op = new Bits(Opcode);
  326. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  327. Vector128<float> V1 = MakeVectorE0E1(A, A);
  328. Vector128<float> V2 = MakeVectorE0E1(B, B);
  329. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  330. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  331. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  332. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  333. SimdFp.Bic_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  334. Assert.Multiple(() =>
  335. {
  336. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  337. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  338. });
  339. }
  340. [Test, Pairwise, Description("BIF <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  341. public void Bif_V_8B([Values(0u)] uint Rd,
  342. [Values(1u, 0u)] uint Rn,
  343. [Values(2u, 0u)] uint Rm,
  344. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  345. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  346. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  347. {
  348. uint Opcode = 0x2EE01C00; // BIF V0.8B, V0.8B, V0.8B
  349. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  350. Bits Op = new Bits(Opcode);
  351. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  352. Vector128<float> V1 = MakeVectorE0(A);
  353. Vector128<float> V2 = MakeVectorE0(B);
  354. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  355. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  356. AArch64.V(1, new Bits(A));
  357. AArch64.V(2, new Bits(B));
  358. SimdFp.Bif_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  359. Assert.Multiple(() =>
  360. {
  361. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  362. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  363. });
  364. }
  365. [Test, Pairwise, Description("BIF <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  366. public void Bif_V_16B([Values(0u)] uint Rd,
  367. [Values(1u, 0u)] uint Rn,
  368. [Values(2u, 0u)] uint Rm,
  369. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  370. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  371. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  372. {
  373. uint Opcode = 0x6EE01C00; // BIF V0.16B, V0.16B, V0.16B
  374. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  375. Bits Op = new Bits(Opcode);
  376. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  377. Vector128<float> V1 = MakeVectorE0E1(A, A);
  378. Vector128<float> V2 = MakeVectorE0E1(B, B);
  379. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  380. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  381. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  382. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  383. SimdFp.Bif_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  384. Assert.Multiple(() =>
  385. {
  386. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  387. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  388. });
  389. }
  390. [Test, Pairwise, Description("BIT <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  391. public void Bit_V_8B([Values(0u)] uint Rd,
  392. [Values(1u, 0u)] uint Rn,
  393. [Values(2u, 0u)] uint Rm,
  394. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  395. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  396. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  397. {
  398. uint Opcode = 0x2EA01C00; // BIT V0.8B, V0.8B, V0.8B
  399. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  400. Bits Op = new Bits(Opcode);
  401. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  402. Vector128<float> V1 = MakeVectorE0(A);
  403. Vector128<float> V2 = MakeVectorE0(B);
  404. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  405. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  406. AArch64.V(1, new Bits(A));
  407. AArch64.V(2, new Bits(B));
  408. SimdFp.Bit_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  409. Assert.Multiple(() =>
  410. {
  411. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  412. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  413. });
  414. }
  415. [Test, Pairwise, Description("BIT <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  416. public void Bit_V_16B([Values(0u)] uint Rd,
  417. [Values(1u, 0u)] uint Rn,
  418. [Values(2u, 0u)] uint Rm,
  419. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  420. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  421. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  422. {
  423. uint Opcode = 0x6EA01C00; // BIT V0.16B, V0.16B, V0.16B
  424. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  425. Bits Op = new Bits(Opcode);
  426. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  427. Vector128<float> V1 = MakeVectorE0E1(A, A);
  428. Vector128<float> V2 = MakeVectorE0E1(B, B);
  429. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  430. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  431. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  432. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  433. SimdFp.Bit_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  434. Assert.Multiple(() =>
  435. {
  436. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  437. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  438. });
  439. }
  440. [Test, Pairwise, Description("BSL <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  441. public void Bsl_V_8B([Values(0u)] uint Rd,
  442. [Values(1u, 0u)] uint Rn,
  443. [Values(2u, 0u)] uint Rm,
  444. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  445. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  446. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  447. {
  448. uint Opcode = 0x2E601C00; // BSL V0.8B, V0.8B, V0.8B
  449. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  450. Bits Op = new Bits(Opcode);
  451. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  452. Vector128<float> V1 = MakeVectorE0(A);
  453. Vector128<float> V2 = MakeVectorE0(B);
  454. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  455. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  456. AArch64.V(1, new Bits(A));
  457. AArch64.V(2, new Bits(B));
  458. SimdFp.Bsl_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  459. Assert.Multiple(() =>
  460. {
  461. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  462. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  463. });
  464. }
  465. [Test, Pairwise, Description("BSL <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  466. public void Bsl_V_16B([Values(0u)] uint Rd,
  467. [Values(1u, 0u)] uint Rn,
  468. [Values(2u, 0u)] uint Rm,
  469. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  470. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  471. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  472. {
  473. uint Opcode = 0x6E601C00; // BSL V0.16B, V0.16B, V0.16B
  474. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  475. Bits Op = new Bits(Opcode);
  476. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  477. Vector128<float> V1 = MakeVectorE0E1(A, A);
  478. Vector128<float> V2 = MakeVectorE0E1(B, B);
  479. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  480. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  481. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  482. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  483. SimdFp.Bsl_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  484. Assert.Multiple(() =>
  485. {
  486. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  487. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  488. });
  489. }
  490. [Test, Pairwise, Description("CMEQ <V><d>, <V><n>, <V><m>")]
  491. public void Cmeq_S_D([Values(0u)] uint Rd,
  492. [Values(1u, 0u)] uint Rn,
  493. [Values(2u, 0u)] uint Rm,
  494. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  495. [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
  496. [ValueSource("_1D_")] [Random(RndCnt)] ulong B)
  497. {
  498. uint Opcode = 0x7EE08C00; // CMEQ D0, D0, D0
  499. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  500. Bits Op = new Bits(Opcode);
  501. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  502. Vector128<float> V1 = MakeVectorE0(A);
  503. Vector128<float> V2 = MakeVectorE0(B);
  504. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  505. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  506. AArch64.V(1, new Bits(A));
  507. AArch64.V(2, new Bits(B));
  508. SimdFp.Cmeq_Reg_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  509. Assert.Multiple(() =>
  510. {
  511. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  512. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  513. });
  514. }
  515. [Test, Pairwise, Description("CMEQ <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  516. public void Cmeq_V_8B_4H_2S([Values(0u)] uint Rd,
  517. [Values(1u, 0u)] uint Rn,
  518. [Values(2u, 0u)] uint Rm,
  519. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  520. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  521. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  522. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  523. {
  524. uint Opcode = 0x2E208C00; // CMEQ V0.8B, V0.8B, V0.8B
  525. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  526. Opcode |= ((size & 3) << 22);
  527. Bits Op = new Bits(Opcode);
  528. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  529. Vector128<float> V1 = MakeVectorE0(A);
  530. Vector128<float> V2 = MakeVectorE0(B);
  531. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  532. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  533. AArch64.V(1, new Bits(A));
  534. AArch64.V(2, new Bits(B));
  535. SimdFp.Cmeq_Reg_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  536. Assert.Multiple(() =>
  537. {
  538. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  539. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  540. });
  541. }
  542. [Test, Pairwise, Description("CMEQ <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  543. public void Cmeq_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  544. [Values(1u, 0u)] uint Rn,
  545. [Values(2u, 0u)] uint Rm,
  546. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  547. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  548. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  549. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  550. {
  551. uint Opcode = 0x6E208C00; // CMEQ V0.16B, V0.16B, V0.16B
  552. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  553. Opcode |= ((size & 3) << 22);
  554. Bits Op = new Bits(Opcode);
  555. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  556. Vector128<float> V1 = MakeVectorE0E1(A, A);
  557. Vector128<float> V2 = MakeVectorE0E1(B, B);
  558. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  559. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  560. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  561. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  562. SimdFp.Cmeq_Reg_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  563. Assert.Multiple(() =>
  564. {
  565. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  566. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  567. });
  568. }
  569. [Test, Pairwise, Description("CMGE <V><d>, <V><n>, <V><m>")]
  570. public void Cmge_S_D([Values(0u)] uint Rd,
  571. [Values(1u, 0u)] uint Rn,
  572. [Values(2u, 0u)] uint Rm,
  573. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  574. [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
  575. [ValueSource("_1D_")] [Random(RndCnt)] ulong B)
  576. {
  577. uint Opcode = 0x5EE03C00; // CMGE D0, D0, D0
  578. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  579. Bits Op = new Bits(Opcode);
  580. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  581. Vector128<float> V1 = MakeVectorE0(A);
  582. Vector128<float> V2 = MakeVectorE0(B);
  583. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  584. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  585. AArch64.V(1, new Bits(A));
  586. AArch64.V(2, new Bits(B));
  587. SimdFp.Cmge_Reg_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  588. Assert.Multiple(() =>
  589. {
  590. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  591. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  592. });
  593. }
  594. [Test, Pairwise, Description("CMGE <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  595. public void Cmge_V_8B_4H_2S([Values(0u)] uint Rd,
  596. [Values(1u, 0u)] uint Rn,
  597. [Values(2u, 0u)] uint Rm,
  598. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  599. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  600. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  601. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  602. {
  603. uint Opcode = 0x0E203C00; // CMGE V0.8B, V0.8B, V0.8B
  604. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  605. Opcode |= ((size & 3) << 22);
  606. Bits Op = new Bits(Opcode);
  607. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  608. Vector128<float> V1 = MakeVectorE0(A);
  609. Vector128<float> V2 = MakeVectorE0(B);
  610. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  611. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  612. AArch64.V(1, new Bits(A));
  613. AArch64.V(2, new Bits(B));
  614. SimdFp.Cmge_Reg_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  615. Assert.Multiple(() =>
  616. {
  617. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  618. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  619. });
  620. }
  621. [Test, Pairwise, Description("CMGE <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  622. public void Cmge_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  623. [Values(1u, 0u)] uint Rn,
  624. [Values(2u, 0u)] uint Rm,
  625. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  626. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  627. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  628. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  629. {
  630. uint Opcode = 0x4E203C00; // CMGE V0.16B, V0.16B, V0.16B
  631. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  632. Opcode |= ((size & 3) << 22);
  633. Bits Op = new Bits(Opcode);
  634. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  635. Vector128<float> V1 = MakeVectorE0E1(A, A);
  636. Vector128<float> V2 = MakeVectorE0E1(B, B);
  637. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  638. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  639. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  640. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  641. SimdFp.Cmge_Reg_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  642. Assert.Multiple(() =>
  643. {
  644. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  645. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  646. });
  647. }
  648. [Test, Pairwise, Description("CMGT <V><d>, <V><n>, <V><m>")]
  649. public void Cmgt_S_D([Values(0u)] uint Rd,
  650. [Values(1u, 0u)] uint Rn,
  651. [Values(2u, 0u)] uint Rm,
  652. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  653. [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
  654. [ValueSource("_1D_")] [Random(RndCnt)] ulong B)
  655. {
  656. uint Opcode = 0x5EE03400; // CMGT D0, D0, D0
  657. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  658. Bits Op = new Bits(Opcode);
  659. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  660. Vector128<float> V1 = MakeVectorE0(A);
  661. Vector128<float> V2 = MakeVectorE0(B);
  662. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  663. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  664. AArch64.V(1, new Bits(A));
  665. AArch64.V(2, new Bits(B));
  666. SimdFp.Cmgt_Reg_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  667. Assert.Multiple(() =>
  668. {
  669. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  670. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  671. });
  672. }
  673. [Test, Pairwise, Description("CMGT <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  674. public void Cmgt_V_8B_4H_2S([Values(0u)] uint Rd,
  675. [Values(1u, 0u)] uint Rn,
  676. [Values(2u, 0u)] uint Rm,
  677. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  678. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  679. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  680. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  681. {
  682. uint Opcode = 0x0E203400; // CMGT V0.8B, V0.8B, V0.8B
  683. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  684. Opcode |= ((size & 3) << 22);
  685. Bits Op = new Bits(Opcode);
  686. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  687. Vector128<float> V1 = MakeVectorE0(A);
  688. Vector128<float> V2 = MakeVectorE0(B);
  689. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  690. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  691. AArch64.V(1, new Bits(A));
  692. AArch64.V(2, new Bits(B));
  693. SimdFp.Cmgt_Reg_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  694. Assert.Multiple(() =>
  695. {
  696. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  697. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  698. });
  699. }
  700. [Test, Pairwise, Description("CMGT <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  701. public void Cmgt_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  702. [Values(1u, 0u)] uint Rn,
  703. [Values(2u, 0u)] uint Rm,
  704. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  705. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  706. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  707. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  708. {
  709. uint Opcode = 0x4E203400; // CMGT V0.16B, V0.16B, V0.16B
  710. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  711. Opcode |= ((size & 3) << 22);
  712. Bits Op = new Bits(Opcode);
  713. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  714. Vector128<float> V1 = MakeVectorE0E1(A, A);
  715. Vector128<float> V2 = MakeVectorE0E1(B, B);
  716. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  717. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  718. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  719. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  720. SimdFp.Cmgt_Reg_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  721. Assert.Multiple(() =>
  722. {
  723. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  724. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  725. });
  726. }
  727. [Test, Pairwise, Description("CMHI <V><d>, <V><n>, <V><m>")]
  728. public void Cmhi_S_D([Values(0u)] uint Rd,
  729. [Values(1u, 0u)] uint Rn,
  730. [Values(2u, 0u)] uint Rm,
  731. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  732. [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
  733. [ValueSource("_1D_")] [Random(RndCnt)] ulong B)
  734. {
  735. uint Opcode = 0x7EE03400; // CMHI D0, D0, D0
  736. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  737. Bits Op = new Bits(Opcode);
  738. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  739. Vector128<float> V1 = MakeVectorE0(A);
  740. Vector128<float> V2 = MakeVectorE0(B);
  741. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  742. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  743. AArch64.V(1, new Bits(A));
  744. AArch64.V(2, new Bits(B));
  745. SimdFp.Cmhi_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  746. Assert.Multiple(() =>
  747. {
  748. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  749. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  750. });
  751. }
  752. [Test, Pairwise, Description("CMHI <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  753. public void Cmhi_V_8B_4H_2S([Values(0u)] uint Rd,
  754. [Values(1u, 0u)] uint Rn,
  755. [Values(2u, 0u)] uint Rm,
  756. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  757. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  758. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  759. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  760. {
  761. uint Opcode = 0x2E203400; // CMHI V0.8B, V0.8B, V0.8B
  762. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  763. Opcode |= ((size & 3) << 22);
  764. Bits Op = new Bits(Opcode);
  765. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  766. Vector128<float> V1 = MakeVectorE0(A);
  767. Vector128<float> V2 = MakeVectorE0(B);
  768. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  769. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  770. AArch64.V(1, new Bits(A));
  771. AArch64.V(2, new Bits(B));
  772. SimdFp.Cmhi_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  773. Assert.Multiple(() =>
  774. {
  775. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  776. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  777. });
  778. }
  779. [Test, Pairwise, Description("CMHI <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  780. public void Cmhi_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  781. [Values(1u, 0u)] uint Rn,
  782. [Values(2u, 0u)] uint Rm,
  783. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  784. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  785. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  786. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  787. {
  788. uint Opcode = 0x6E203400; // CMHI V0.16B, V0.16B, V0.16B
  789. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  790. Opcode |= ((size & 3) << 22);
  791. Bits Op = new Bits(Opcode);
  792. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  793. Vector128<float> V1 = MakeVectorE0E1(A, A);
  794. Vector128<float> V2 = MakeVectorE0E1(B, B);
  795. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  796. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  797. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  798. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  799. SimdFp.Cmhi_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  800. Assert.Multiple(() =>
  801. {
  802. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  803. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  804. });
  805. }
  806. [Test, Pairwise, Description("CMHS <V><d>, <V><n>, <V><m>")]
  807. public void Cmhs_S_D([Values(0u)] uint Rd,
  808. [Values(1u, 0u)] uint Rn,
  809. [Values(2u, 0u)] uint Rm,
  810. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  811. [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
  812. [ValueSource("_1D_")] [Random(RndCnt)] ulong B)
  813. {
  814. uint Opcode = 0x7EE03C00; // CMHS D0, D0, D0
  815. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  816. Bits Op = new Bits(Opcode);
  817. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  818. Vector128<float> V1 = MakeVectorE0(A);
  819. Vector128<float> V2 = MakeVectorE0(B);
  820. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  821. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  822. AArch64.V(1, new Bits(A));
  823. AArch64.V(2, new Bits(B));
  824. SimdFp.Cmhs_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  825. Assert.Multiple(() =>
  826. {
  827. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  828. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  829. });
  830. }
  831. [Test, Pairwise, Description("CMHS <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  832. public void Cmhs_V_8B_4H_2S([Values(0u)] uint Rd,
  833. [Values(1u, 0u)] uint Rn,
  834. [Values(2u, 0u)] uint Rm,
  835. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  836. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  837. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  838. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  839. {
  840. uint Opcode = 0x2E203C00; // CMHS V0.8B, V0.8B, V0.8B
  841. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  842. Opcode |= ((size & 3) << 22);
  843. Bits Op = new Bits(Opcode);
  844. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  845. Vector128<float> V1 = MakeVectorE0(A);
  846. Vector128<float> V2 = MakeVectorE0(B);
  847. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  848. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  849. AArch64.V(1, new Bits(A));
  850. AArch64.V(2, new Bits(B));
  851. SimdFp.Cmhs_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  852. Assert.Multiple(() =>
  853. {
  854. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  855. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  856. });
  857. }
  858. [Test, Pairwise, Description("CMHS <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  859. public void Cmhs_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  860. [Values(1u, 0u)] uint Rn,
  861. [Values(2u, 0u)] uint Rm,
  862. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  863. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  864. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  865. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  866. {
  867. uint Opcode = 0x6E203C00; // CMHS V0.16B, V0.16B, V0.16B
  868. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  869. Opcode |= ((size & 3) << 22);
  870. Bits Op = new Bits(Opcode);
  871. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  872. Vector128<float> V1 = MakeVectorE0E1(A, A);
  873. Vector128<float> V2 = MakeVectorE0E1(B, B);
  874. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  875. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  876. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  877. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  878. SimdFp.Cmhs_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  879. Assert.Multiple(() =>
  880. {
  881. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  882. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  883. });
  884. }
  885. [Test, Pairwise, Description("CMTST <V><d>, <V><n>, <V><m>")]
  886. public void Cmtst_S_D([Values(0u)] uint Rd,
  887. [Values(1u, 0u)] uint Rn,
  888. [Values(2u, 0u)] uint Rm,
  889. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  890. [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
  891. [ValueSource("_1D_")] [Random(RndCnt)] ulong B)
  892. {
  893. uint Opcode = 0x5EE08C00; // CMTST D0, D0, D0
  894. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  895. Bits Op = new Bits(Opcode);
  896. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  897. Vector128<float> V1 = MakeVectorE0(A);
  898. Vector128<float> V2 = MakeVectorE0(B);
  899. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  900. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  901. AArch64.V(1, new Bits(A));
  902. AArch64.V(2, new Bits(B));
  903. SimdFp.Cmtst_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  904. Assert.Multiple(() =>
  905. {
  906. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  907. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  908. });
  909. }
  910. [Test, Pairwise, Description("CMTST <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  911. public void Cmtst_V_8B_4H_2S([Values(0u)] uint Rd,
  912. [Values(1u, 0u)] uint Rn,
  913. [Values(2u, 0u)] uint Rm,
  914. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  915. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  916. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  917. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  918. {
  919. uint Opcode = 0x0E208C00; // CMTST V0.8B, V0.8B, V0.8B
  920. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  921. Opcode |= ((size & 3) << 22);
  922. Bits Op = new Bits(Opcode);
  923. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  924. Vector128<float> V1 = MakeVectorE0(A);
  925. Vector128<float> V2 = MakeVectorE0(B);
  926. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  927. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  928. AArch64.V(1, new Bits(A));
  929. AArch64.V(2, new Bits(B));
  930. SimdFp.Cmtst_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  931. Assert.Multiple(() =>
  932. {
  933. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  934. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  935. });
  936. }
  937. [Test, Pairwise, Description("CMTST <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  938. public void Cmtst_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  939. [Values(1u, 0u)] uint Rn,
  940. [Values(2u, 0u)] uint Rm,
  941. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  942. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  943. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  944. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  945. {
  946. uint Opcode = 0x4E208C00; // CMTST V0.16B, V0.16B, V0.16B
  947. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  948. Opcode |= ((size & 3) << 22);
  949. Bits Op = new Bits(Opcode);
  950. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  951. Vector128<float> V1 = MakeVectorE0E1(A, A);
  952. Vector128<float> V2 = MakeVectorE0E1(B, B);
  953. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  954. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  955. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  956. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  957. SimdFp.Cmtst_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  958. Assert.Multiple(() =>
  959. {
  960. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  961. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  962. });
  963. }
  964. [Test, Pairwise, Description("EOR <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  965. public void Eor_V_8B([Values(0u)] uint Rd,
  966. [Values(1u, 0u)] uint Rn,
  967. [Values(2u, 0u)] uint Rm,
  968. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  969. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  970. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  971. {
  972. uint Opcode = 0x2E201C00; // EOR V0.8B, V0.8B, V0.8B
  973. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  974. Bits Op = new Bits(Opcode);
  975. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  976. Vector128<float> V1 = MakeVectorE0(A);
  977. Vector128<float> V2 = MakeVectorE0(B);
  978. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  979. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  980. AArch64.V(1, new Bits(A));
  981. AArch64.V(2, new Bits(B));
  982. SimdFp.Eor_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  983. Assert.Multiple(() =>
  984. {
  985. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  986. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  987. });
  988. }
  989. [Test, Pairwise, Description("EOR <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  990. public void Eor_V_16B([Values(0u)] uint Rd,
  991. [Values(1u, 0u)] uint Rn,
  992. [Values(2u, 0u)] uint Rm,
  993. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  994. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  995. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  996. {
  997. uint Opcode = 0x6E201C00; // EOR V0.16B, V0.16B, V0.16B
  998. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  999. Bits Op = new Bits(Opcode);
  1000. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1001. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1002. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1003. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1004. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1005. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1006. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1007. SimdFp.Eor_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  1008. Assert.Multiple(() =>
  1009. {
  1010. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1011. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1012. });
  1013. }
  1014. [Test, Pairwise, Description("ORN <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1015. public void Orn_V_8B([Values(0u)] uint Rd,
  1016. [Values(1u, 0u)] uint Rn,
  1017. [Values(2u, 0u)] uint Rm,
  1018. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  1019. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  1020. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  1021. {
  1022. uint Opcode = 0x0EE01C00; // ORN V0.8B, V0.8B, V0.8B
  1023. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1024. Bits Op = new Bits(Opcode);
  1025. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1026. Vector128<float> V1 = MakeVectorE0(A);
  1027. Vector128<float> V2 = MakeVectorE0(B);
  1028. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1029. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1030. AArch64.V(1, new Bits(A));
  1031. AArch64.V(2, new Bits(B));
  1032. SimdFp.Orn_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  1033. Assert.Multiple(() =>
  1034. {
  1035. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1036. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1037. });
  1038. }
  1039. [Test, Pairwise, Description("ORN <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1040. public void Orn_V_16B([Values(0u)] uint Rd,
  1041. [Values(1u, 0u)] uint Rn,
  1042. [Values(2u, 0u)] uint Rm,
  1043. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  1044. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  1045. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  1046. {
  1047. uint Opcode = 0x4EE01C00; // ORN V0.16B, V0.16B, V0.16B
  1048. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1049. Bits Op = new Bits(Opcode);
  1050. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1051. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1052. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1053. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1054. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1055. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1056. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1057. SimdFp.Orn_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  1058. Assert.Multiple(() =>
  1059. {
  1060. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1061. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1062. });
  1063. }
  1064. [Test, Pairwise, Description("ORR <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1065. public void Orr_V_8B([Values(0u)] uint Rd,
  1066. [Values(1u, 0u)] uint Rn,
  1067. [Values(2u, 0u)] uint Rm,
  1068. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  1069. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  1070. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  1071. {
  1072. uint Opcode = 0x0EA01C00; // ORR V0.8B, V0.8B, V0.8B
  1073. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1074. Bits Op = new Bits(Opcode);
  1075. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1076. Vector128<float> V1 = MakeVectorE0(A);
  1077. Vector128<float> V2 = MakeVectorE0(B);
  1078. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1079. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1080. AArch64.V(1, new Bits(A));
  1081. AArch64.V(2, new Bits(B));
  1082. SimdFp.Orr_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  1083. Assert.Multiple(() =>
  1084. {
  1085. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1086. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1087. });
  1088. }
  1089. [Test, Pairwise, Description("ORR <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1090. public void Orr_V_16B([Values(0u)] uint Rd,
  1091. [Values(1u, 0u)] uint Rn,
  1092. [Values(2u, 0u)] uint Rm,
  1093. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  1094. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  1095. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  1096. {
  1097. uint Opcode = 0x4EA01C00; // ORR V0.16B, V0.16B, V0.16B
  1098. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1099. Bits Op = new Bits(Opcode);
  1100. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1101. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1102. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1103. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1104. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1105. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1106. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1107. SimdFp.Orr_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  1108. Assert.Multiple(() =>
  1109. {
  1110. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1111. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1112. });
  1113. }
  1114. [Test, Pairwise, Description("RADDHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
  1115. public void Raddhn_V_8H8B_4S4H_2D2S([Values(0u)] uint Rd,
  1116. [Values(1u, 0u)] uint Rn,
  1117. [Values(2u, 0u)] uint Rm,
  1118. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
  1119. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  1120. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong B,
  1121. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H8B, 4S4H, 2D2S>
  1122. {
  1123. uint Opcode = 0x2E204000; // RADDHN V0.8B, V0.8H, V0.8H
  1124. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1125. Opcode |= ((size & 3) << 22);
  1126. Bits Op = new Bits(Opcode);
  1127. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1128. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1129. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1130. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1131. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1132. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1133. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1134. SimdFp.Raddhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1135. Assert.Multiple(() =>
  1136. {
  1137. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1138. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1139. });
  1140. }
  1141. [Test, Pairwise, Description("RADDHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
  1142. public void Raddhn_V_8H16B_4S8H_2D4S([Values(0u)] uint Rd,
  1143. [Values(1u, 0u)] uint Rn,
  1144. [Values(2u, 0u)] uint Rm,
  1145. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
  1146. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  1147. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong B,
  1148. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H16B, 4S8H, 2D4S>
  1149. {
  1150. uint Opcode = 0x6E204000; // RADDHN2 V0.16B, V0.8H, V0.8H
  1151. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1152. Opcode |= ((size & 3) << 22);
  1153. Bits Op = new Bits(Opcode);
  1154. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1155. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1156. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1157. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1158. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1159. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1160. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1161. SimdFp.Raddhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1162. Assert.Multiple(() =>
  1163. {
  1164. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1165. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1166. });
  1167. }
  1168. [Test, Pairwise, Description("RSUBHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
  1169. public void Rsubhn_V_8H8B_4S4H_2D2S([Values(0u)] uint Rd,
  1170. [Values(1u, 0u)] uint Rn,
  1171. [Values(2u, 0u)] uint Rm,
  1172. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
  1173. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  1174. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong B,
  1175. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H8B, 4S4H, 2D2S>
  1176. {
  1177. uint Opcode = 0x2E206000; // RSUBHN V0.8B, V0.8H, V0.8H
  1178. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1179. Opcode |= ((size & 3) << 22);
  1180. Bits Op = new Bits(Opcode);
  1181. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1182. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1183. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1184. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1185. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1186. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1187. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1188. SimdFp.Rsubhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1189. Assert.Multiple(() =>
  1190. {
  1191. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1192. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1193. });
  1194. }
  1195. [Test, Pairwise, Description("RSUBHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
  1196. public void Rsubhn_V_8H16B_4S8H_2D4S([Values(0u)] uint Rd,
  1197. [Values(1u, 0u)] uint Rn,
  1198. [Values(2u, 0u)] uint Rm,
  1199. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
  1200. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  1201. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong B,
  1202. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H16B, 4S8H, 2D4S>
  1203. {
  1204. uint Opcode = 0x6E206000; // RSUBHN2 V0.16B, V0.8H, V0.8H
  1205. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1206. Opcode |= ((size & 3) << 22);
  1207. Bits Op = new Bits(Opcode);
  1208. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1209. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1210. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1211. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1212. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1213. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1214. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1215. SimdFp.Rsubhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1216. Assert.Multiple(() =>
  1217. {
  1218. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1219. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1220. });
  1221. }
  1222. [Test, Pairwise, Description("SABA <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1223. public void Saba_V_8B_4H_2S([Values(0u)] uint Rd,
  1224. [Values(1u, 0u)] uint Rn,
  1225. [Values(2u, 0u)] uint Rm,
  1226. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1227. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1228. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1229. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  1230. {
  1231. uint Opcode = 0x0E207C00; // SABA V0.8B, V0.8B, V0.8B
  1232. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1233. Opcode |= ((size & 3) << 22);
  1234. Bits Op = new Bits(Opcode);
  1235. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1236. Vector128<float> V1 = MakeVectorE0(A);
  1237. Vector128<float> V2 = MakeVectorE0(B);
  1238. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1239. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1240. AArch64.V(1, new Bits(A));
  1241. AArch64.V(2, new Bits(B));
  1242. SimdFp.Saba_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1243. Assert.Multiple(() =>
  1244. {
  1245. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1246. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1247. });
  1248. }
  1249. [Test, Pairwise, Description("SABA <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1250. public void Saba_V_16B_8H_4S([Values(0u)] uint Rd,
  1251. [Values(1u, 0u)] uint Rn,
  1252. [Values(2u, 0u)] uint Rm,
  1253. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1254. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1255. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1256. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  1257. {
  1258. uint Opcode = 0x4E207C00; // SABA V0.16B, V0.16B, V0.16B
  1259. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1260. Opcode |= ((size & 3) << 22);
  1261. Bits Op = new Bits(Opcode);
  1262. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1263. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1264. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1265. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1266. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1267. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1268. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1269. SimdFp.Saba_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1270. Assert.Multiple(() =>
  1271. {
  1272. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1273. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1274. });
  1275. }
  1276. [Test, Pairwise, Description("SABAL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  1277. public void Sabal_V_8B8H_4H4S_2S2D([Values(0u)] uint Rd,
  1278. [Values(1u, 0u)] uint Rn,
  1279. [Values(2u, 0u)] uint Rm,
  1280. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1281. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1282. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1283. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B8H, 4H4S, 2S2D>
  1284. {
  1285. uint Opcode = 0x0E205000; // SABAL V0.8H, V0.8B, V0.8B
  1286. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1287. Opcode |= ((size & 3) << 22);
  1288. Bits Op = new Bits(Opcode);
  1289. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1290. Vector128<float> V1 = MakeVectorE0(A);
  1291. Vector128<float> V2 = MakeVectorE0(B);
  1292. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1293. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1294. AArch64.Vpart(1, 0, new Bits(A));
  1295. AArch64.Vpart(2, 0, new Bits(B));
  1296. SimdFp.Sabal_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1297. Assert.Multiple(() =>
  1298. {
  1299. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1300. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1301. });
  1302. }
  1303. [Test, Pairwise, Description("SABAL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  1304. public void Sabal_V_16B8H_8H4S_4S2D([Values(0u)] uint Rd,
  1305. [Values(1u, 0u)] uint Rn,
  1306. [Values(2u, 0u)] uint Rm,
  1307. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1308. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1309. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1310. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B8H, 8H4S, 4S2D>
  1311. {
  1312. uint Opcode = 0x4E205000; // SABAL2 V0.8H, V0.16B, V0.16B
  1313. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1314. Opcode |= ((size & 3) << 22);
  1315. Bits Op = new Bits(Opcode);
  1316. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1317. Vector128<float> V1 = MakeVectorE1(A);
  1318. Vector128<float> V2 = MakeVectorE1(B);
  1319. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1320. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1321. AArch64.Vpart(1, 1, new Bits(A));
  1322. AArch64.Vpart(2, 1, new Bits(B));
  1323. SimdFp.Sabal_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1324. Assert.Multiple(() =>
  1325. {
  1326. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1327. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1328. });
  1329. }
  1330. [Test, Pairwise, Description("SABD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1331. public void Sabd_V_8B_4H_2S([Values(0u)] uint Rd,
  1332. [Values(1u, 0u)] uint Rn,
  1333. [Values(2u, 0u)] uint Rm,
  1334. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1335. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1336. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1337. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  1338. {
  1339. uint Opcode = 0x0E207400; // SABD V0.8B, V0.8B, V0.8B
  1340. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1341. Opcode |= ((size & 3) << 22);
  1342. Bits Op = new Bits(Opcode);
  1343. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1344. Vector128<float> V1 = MakeVectorE0(A);
  1345. Vector128<float> V2 = MakeVectorE0(B);
  1346. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1347. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1348. AArch64.V(1, new Bits(A));
  1349. AArch64.V(2, new Bits(B));
  1350. SimdFp.Sabd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1351. Assert.Multiple(() =>
  1352. {
  1353. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1354. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1355. });
  1356. }
  1357. [Test, Pairwise, Description("SABD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1358. public void Sabd_V_16B_8H_4S([Values(0u)] uint Rd,
  1359. [Values(1u, 0u)] uint Rn,
  1360. [Values(2u, 0u)] uint Rm,
  1361. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1362. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1363. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1364. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  1365. {
  1366. uint Opcode = 0x4E207400; // SABD V0.16B, V0.16B, V0.16B
  1367. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1368. Opcode |= ((size & 3) << 22);
  1369. Bits Op = new Bits(Opcode);
  1370. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1371. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1372. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1373. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1374. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1375. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1376. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1377. SimdFp.Sabd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1378. Assert.Multiple(() =>
  1379. {
  1380. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1381. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1382. });
  1383. }
  1384. [Test, Pairwise, Description("SABDL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  1385. public void Sabdl_V_8B8H_4H4S_2S2D([Values(0u)] uint Rd,
  1386. [Values(1u, 0u)] uint Rn,
  1387. [Values(2u, 0u)] uint Rm,
  1388. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1389. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1390. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1391. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B8H, 4H4S, 2S2D>
  1392. {
  1393. uint Opcode = 0x0E207000; // SABDL V0.8H, V0.8B, V0.8B
  1394. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1395. Opcode |= ((size & 3) << 22);
  1396. Bits Op = new Bits(Opcode);
  1397. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1398. Vector128<float> V1 = MakeVectorE0(A);
  1399. Vector128<float> V2 = MakeVectorE0(B);
  1400. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1401. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1402. AArch64.Vpart(1, 0, new Bits(A));
  1403. AArch64.Vpart(2, 0, new Bits(B));
  1404. SimdFp.Sabdl_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1405. Assert.Multiple(() =>
  1406. {
  1407. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1408. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1409. });
  1410. }
  1411. [Test, Pairwise, Description("SABDL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  1412. public void Sabdl_V_16B8H_8H4S_4S2D([Values(0u)] uint Rd,
  1413. [Values(1u, 0u)] uint Rn,
  1414. [Values(2u, 0u)] uint Rm,
  1415. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1416. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1417. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1418. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B8H, 8H4S, 4S2D>
  1419. {
  1420. uint Opcode = 0x4E207000; // SABDL2 V0.8H, V0.16B, V0.16B
  1421. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1422. Opcode |= ((size & 3) << 22);
  1423. Bits Op = new Bits(Opcode);
  1424. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1425. Vector128<float> V1 = MakeVectorE1(A);
  1426. Vector128<float> V2 = MakeVectorE1(B);
  1427. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1428. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1429. AArch64.Vpart(1, 1, new Bits(A));
  1430. AArch64.Vpart(2, 1, new Bits(B));
  1431. SimdFp.Sabdl_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1432. Assert.Multiple(() =>
  1433. {
  1434. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1435. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1436. });
  1437. }
  1438. [Test, Pairwise, Description("SADDW{2} <Vd>.<Ta>, <Vn>.<Ta>, <Vm>.<Tb>")]
  1439. public void Saddw_V_8B8H8H_4H4S4S_2S2D2D([Values(0u)] uint Rd,
  1440. [Values(1u, 0u)] uint Rn,
  1441. [Values(2u, 0u)] uint Rm,
  1442. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  1443. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  1444. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1445. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B8H8H, 4H4S4S, 2S2D2D>
  1446. {
  1447. uint Opcode = 0x0E201000; // SADDW V0.8H, V0.8H, V0.8B
  1448. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1449. Opcode |= ((size & 3) << 22);
  1450. Bits Op = new Bits(Opcode);
  1451. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1452. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1453. Vector128<float> V2 = MakeVectorE0(B);
  1454. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1455. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1456. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1457. AArch64.Vpart(2, 0, new Bits(B));
  1458. SimdFp.Saddw_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1459. Assert.Multiple(() =>
  1460. {
  1461. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1462. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1463. });
  1464. }
  1465. [Test, Pairwise, Description("SADDW{2} <Vd>.<Ta>, <Vn>.<Ta>, <Vm>.<Tb>")]
  1466. public void Saddw_V_16B8H8H_8H4S4S_4S2D2D([Values(0u)] uint Rd,
  1467. [Values(1u, 0u)] uint Rn,
  1468. [Values(2u, 0u)] uint Rm,
  1469. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  1470. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  1471. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1472. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B8H8H, 8H4S4S, 4S2D2D>
  1473. {
  1474. uint Opcode = 0x4E201000; // SADDW2 V0.8H, V0.8H, V0.16B
  1475. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1476. Opcode |= ((size & 3) << 22);
  1477. Bits Op = new Bits(Opcode);
  1478. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1479. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1480. Vector128<float> V2 = MakeVectorE1(B);
  1481. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1482. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1483. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1484. AArch64.Vpart(2, 1, new Bits(B));
  1485. SimdFp.Saddw_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1486. Assert.Multiple(() =>
  1487. {
  1488. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1489. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1490. });
  1491. }
  1492. [Test, Pairwise, Description("SSUBW{2} <Vd>.<Ta>, <Vn>.<Ta>, <Vm>.<Tb>")]
  1493. public void Ssubw_V_8B8H8H_4H4S4S_2S2D2D([Values(0u)] uint Rd,
  1494. [Values(1u, 0u)] uint Rn,
  1495. [Values(2u, 0u)] uint Rm,
  1496. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  1497. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  1498. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1499. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B8H8H, 4H4S4S, 2S2D2D>
  1500. {
  1501. uint Opcode = 0x0E203000; // SSUBW V0.8H, V0.8H, V0.8B
  1502. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1503. Opcode |= ((size & 3) << 22);
  1504. Bits Op = new Bits(Opcode);
  1505. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1506. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1507. Vector128<float> V2 = MakeVectorE0(B);
  1508. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1509. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1510. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1511. AArch64.Vpart(2, 0, new Bits(B));
  1512. SimdFp.Ssubw_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1513. Assert.Multiple(() =>
  1514. {
  1515. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1516. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1517. });
  1518. }
  1519. [Test, Pairwise, Description("SSUBW{2} <Vd>.<Ta>, <Vn>.<Ta>, <Vm>.<Tb>")]
  1520. public void Ssubw_V_16B8H8H_8H4S4S_4S2D2D([Values(0u)] uint Rd,
  1521. [Values(1u, 0u)] uint Rn,
  1522. [Values(2u, 0u)] uint Rm,
  1523. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  1524. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  1525. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1526. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B8H8H, 8H4S4S, 4S2D2D>
  1527. {
  1528. uint Opcode = 0x4E203000; // SSUBW2 V0.8H, V0.8H, V0.16B
  1529. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1530. Opcode |= ((size & 3) << 22);
  1531. Bits Op = new Bits(Opcode);
  1532. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1533. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1534. Vector128<float> V2 = MakeVectorE1(B);
  1535. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1536. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1537. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1538. AArch64.Vpart(2, 1, new Bits(B));
  1539. SimdFp.Ssubw_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1540. Assert.Multiple(() =>
  1541. {
  1542. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1543. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1544. });
  1545. }
  1546. [Test, Pairwise, Description("SUB <V><d>, <V><n>, <V><m>")]
  1547. public void Sub_S_D([Values(0u)] uint Rd,
  1548. [Values(1u, 0u)] uint Rn,
  1549. [Values(2u, 0u)] uint Rm,
  1550. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  1551. [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
  1552. [ValueSource("_1D_")] [Random(RndCnt)] ulong B)
  1553. {
  1554. uint Opcode = 0x7EE08400; // SUB D0, D0, D0
  1555. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1556. Bits Op = new Bits(Opcode);
  1557. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1558. Vector128<float> V1 = MakeVectorE0(A);
  1559. Vector128<float> V2 = MakeVectorE0(B);
  1560. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1561. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1562. AArch64.V(1, new Bits(A));
  1563. AArch64.V(2, new Bits(B));
  1564. SimdFp.Sub_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1565. Assert.Multiple(() =>
  1566. {
  1567. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1568. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1569. });
  1570. }
  1571. [Test, Pairwise, Description("SUB <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1572. public void Sub_V_8B_4H_2S([Values(0u)] uint Rd,
  1573. [Values(1u, 0u)] uint Rn,
  1574. [Values(2u, 0u)] uint Rm,
  1575. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1576. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1577. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1578. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  1579. {
  1580. uint Opcode = 0x2E208400; // SUB V0.8B, V0.8B, V0.8B
  1581. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1582. Opcode |= ((size & 3) << 22);
  1583. Bits Op = new Bits(Opcode);
  1584. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1585. Vector128<float> V1 = MakeVectorE0(A);
  1586. Vector128<float> V2 = MakeVectorE0(B);
  1587. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1588. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1589. AArch64.V(1, new Bits(A));
  1590. AArch64.V(2, new Bits(B));
  1591. SimdFp.Sub_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1592. Assert.Multiple(() =>
  1593. {
  1594. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1595. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1596. });
  1597. }
  1598. [Test, Pairwise, Description("SUB <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1599. public void Sub_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  1600. [Values(1u, 0u)] uint Rn,
  1601. [Values(2u, 0u)] uint Rm,
  1602. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  1603. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  1604. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  1605. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  1606. {
  1607. uint Opcode = 0x6E208400; // SUB V0.16B, V0.16B, V0.16B
  1608. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1609. Opcode |= ((size & 3) << 22);
  1610. Bits Op = new Bits(Opcode);
  1611. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1612. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1613. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1614. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1615. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1616. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1617. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1618. SimdFp.Sub_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1619. Assert.Multiple(() =>
  1620. {
  1621. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1622. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1623. });
  1624. }
  1625. [Test, Pairwise, Description("SUBHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
  1626. public void Subhn_V_8H8B_4S4H_2D2S([Values(0u)] uint Rd,
  1627. [Values(1u, 0u)] uint Rn,
  1628. [Values(2u, 0u)] uint Rm,
  1629. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
  1630. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  1631. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong B,
  1632. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H8B, 4S4H, 2D2S>
  1633. {
  1634. uint Opcode = 0x0E206000; // SUBHN V0.8B, V0.8H, V0.8H
  1635. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1636. Opcode |= ((size & 3) << 22);
  1637. Bits Op = new Bits(Opcode);
  1638. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1639. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1640. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1641. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1642. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1643. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1644. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1645. SimdFp.Subhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1646. Assert.Multiple(() =>
  1647. {
  1648. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1649. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1650. });
  1651. }
  1652. [Test, Pairwise, Description("SUBHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
  1653. public void Subhn_V_8H16B_4S8H_2D4S([Values(0u)] uint Rd,
  1654. [Values(1u, 0u)] uint Rn,
  1655. [Values(2u, 0u)] uint Rm,
  1656. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
  1657. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  1658. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong B,
  1659. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H16B, 4S8H, 2D4S>
  1660. {
  1661. uint Opcode = 0x4E206000; // SUBHN2 V0.16B, V0.8H, V0.8H
  1662. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1663. Opcode |= ((size & 3) << 22);
  1664. Bits Op = new Bits(Opcode);
  1665. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1666. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1667. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1668. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1669. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1670. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1671. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1672. SimdFp.Subhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1673. Assert.Multiple(() =>
  1674. {
  1675. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1676. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1677. });
  1678. }
  1679. [Test, Pairwise, Description("TRN1 <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1680. public void Trn1_V_8B_4H_2S([Values(0u)] uint Rd,
  1681. [Values(1u, 0u)] uint Rn,
  1682. [Values(2u, 0u)] uint Rm,
  1683. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1684. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1685. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1686. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  1687. {
  1688. uint Opcode = 0x0E002800; // TRN1 V0.8B, V0.8B, V0.8B
  1689. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1690. Opcode |= ((size & 3) << 22);
  1691. Bits Op = new Bits(Opcode);
  1692. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1693. Vector128<float> V1 = MakeVectorE0(A);
  1694. Vector128<float> V2 = MakeVectorE0(B);
  1695. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1696. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1697. AArch64.V(1, new Bits(A));
  1698. AArch64.V(2, new Bits(B));
  1699. SimdFp.Trn1_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1700. Assert.Multiple(() =>
  1701. {
  1702. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1703. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1704. });
  1705. }
  1706. [Test, Pairwise, Description("TRN1 <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1707. public void Trn1_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  1708. [Values(1u, 0u)] uint Rn,
  1709. [Values(2u, 0u)] uint Rm,
  1710. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  1711. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  1712. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  1713. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  1714. {
  1715. uint Opcode = 0x4E002800; // TRN1 V0.16B, V0.16B, V0.16B
  1716. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1717. Opcode |= ((size & 3) << 22);
  1718. Bits Op = new Bits(Opcode);
  1719. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1720. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1721. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1722. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1723. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1724. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1725. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1726. SimdFp.Trn1_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1727. Assert.Multiple(() =>
  1728. {
  1729. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1730. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1731. });
  1732. }
  1733. [Test, Pairwise, Description("TRN2 <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1734. public void Trn2_V_8B_4H_2S([Values(0u)] uint Rd,
  1735. [Values(1u, 0u)] uint Rn,
  1736. [Values(2u, 0u)] uint Rm,
  1737. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1738. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1739. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1740. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  1741. {
  1742. uint Opcode = 0x0E006800; // TRN2 V0.8B, V0.8B, V0.8B
  1743. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1744. Opcode |= ((size & 3) << 22);
  1745. Bits Op = new Bits(Opcode);
  1746. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1747. Vector128<float> V1 = MakeVectorE0(A);
  1748. Vector128<float> V2 = MakeVectorE0(B);
  1749. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1750. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1751. AArch64.V(1, new Bits(A));
  1752. AArch64.V(2, new Bits(B));
  1753. SimdFp.Trn2_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1754. Assert.Multiple(() =>
  1755. {
  1756. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1757. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1758. });
  1759. }
  1760. [Test, Pairwise, Description("TRN2 <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1761. public void Trn2_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  1762. [Values(1u, 0u)] uint Rn,
  1763. [Values(2u, 0u)] uint Rm,
  1764. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  1765. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  1766. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  1767. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  1768. {
  1769. uint Opcode = 0x4E006800; // TRN2 V0.16B, V0.16B, V0.16B
  1770. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1771. Opcode |= ((size & 3) << 22);
  1772. Bits Op = new Bits(Opcode);
  1773. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1774. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1775. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1776. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1777. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1778. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1779. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1780. SimdFp.Trn2_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1781. Assert.Multiple(() =>
  1782. {
  1783. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1784. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1785. });
  1786. }
  1787. [Test, Pairwise, Description("UABA <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1788. public void Uaba_V_8B_4H_2S([Values(0u)] uint Rd,
  1789. [Values(1u, 0u)] uint Rn,
  1790. [Values(2u, 0u)] uint Rm,
  1791. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1792. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1793. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1794. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  1795. {
  1796. uint Opcode = 0x2E207C00; // UABA V0.8B, V0.8B, V0.8B
  1797. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1798. Opcode |= ((size & 3) << 22);
  1799. Bits Op = new Bits(Opcode);
  1800. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1801. Vector128<float> V1 = MakeVectorE0(A);
  1802. Vector128<float> V2 = MakeVectorE0(B);
  1803. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1804. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1805. AArch64.V(1, new Bits(A));
  1806. AArch64.V(2, new Bits(B));
  1807. SimdFp.Uaba_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1808. Assert.Multiple(() =>
  1809. {
  1810. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1811. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1812. });
  1813. }
  1814. [Test, Pairwise, Description("UABA <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1815. public void Uaba_V_16B_8H_4S([Values(0u)] uint Rd,
  1816. [Values(1u, 0u)] uint Rn,
  1817. [Values(2u, 0u)] uint Rm,
  1818. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1819. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1820. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1821. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  1822. {
  1823. uint Opcode = 0x6E207C00; // UABA V0.16B, V0.16B, V0.16B
  1824. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1825. Opcode |= ((size & 3) << 22);
  1826. Bits Op = new Bits(Opcode);
  1827. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1828. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1829. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1830. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1831. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1832. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1833. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1834. SimdFp.Uaba_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1835. Assert.Multiple(() =>
  1836. {
  1837. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1838. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1839. });
  1840. }
  1841. [Test, Pairwise, Description("UABAL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  1842. public void Uabal_V_8B8H_4H4S_2S2D([Values(0u)] uint Rd,
  1843. [Values(1u, 0u)] uint Rn,
  1844. [Values(2u, 0u)] uint Rm,
  1845. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1846. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1847. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1848. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B8H, 4H4S, 2S2D>
  1849. {
  1850. uint Opcode = 0x2E205000; // UABAL V0.8H, V0.8B, V0.8B
  1851. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1852. Opcode |= ((size & 3) << 22);
  1853. Bits Op = new Bits(Opcode);
  1854. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1855. Vector128<float> V1 = MakeVectorE0(A);
  1856. Vector128<float> V2 = MakeVectorE0(B);
  1857. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1858. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1859. AArch64.Vpart(1, 0, new Bits(A));
  1860. AArch64.Vpart(2, 0, new Bits(B));
  1861. SimdFp.Uabal_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1862. Assert.Multiple(() =>
  1863. {
  1864. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1865. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1866. });
  1867. }
  1868. [Test, Pairwise, Description("UABAL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  1869. public void Uabal_V_16B8H_8H4S_4S2D([Values(0u)] uint Rd,
  1870. [Values(1u, 0u)] uint Rn,
  1871. [Values(2u, 0u)] uint Rm,
  1872. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1873. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1874. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1875. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B8H, 8H4S, 4S2D>
  1876. {
  1877. uint Opcode = 0x6E205000; // UABAL2 V0.8H, V0.16B, V0.16B
  1878. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1879. Opcode |= ((size & 3) << 22);
  1880. Bits Op = new Bits(Opcode);
  1881. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1882. Vector128<float> V1 = MakeVectorE1(A);
  1883. Vector128<float> V2 = MakeVectorE1(B);
  1884. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1885. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1886. AArch64.Vpart(1, 1, new Bits(A));
  1887. AArch64.Vpart(2, 1, new Bits(B));
  1888. SimdFp.Uabal_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1889. Assert.Multiple(() =>
  1890. {
  1891. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1892. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1893. });
  1894. }
  1895. [Test, Pairwise, Description("UABD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1896. public void Uabd_V_8B_4H_2S([Values(0u)] uint Rd,
  1897. [Values(1u, 0u)] uint Rn,
  1898. [Values(2u, 0u)] uint Rm,
  1899. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1900. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1901. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1902. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  1903. {
  1904. uint Opcode = 0x2E207400; // UABD V0.8B, V0.8B, V0.8B
  1905. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1906. Opcode |= ((size & 3) << 22);
  1907. Bits Op = new Bits(Opcode);
  1908. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1909. Vector128<float> V1 = MakeVectorE0(A);
  1910. Vector128<float> V2 = MakeVectorE0(B);
  1911. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1912. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1913. AArch64.V(1, new Bits(A));
  1914. AArch64.V(2, new Bits(B));
  1915. SimdFp.Uabd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1916. Assert.Multiple(() =>
  1917. {
  1918. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1919. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1920. });
  1921. }
  1922. [Test, Pairwise, Description("UABD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1923. public void Uabd_V_16B_8H_4S([Values(0u)] uint Rd,
  1924. [Values(1u, 0u)] uint Rn,
  1925. [Values(2u, 0u)] uint Rm,
  1926. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1927. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1928. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1929. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  1930. {
  1931. uint Opcode = 0x6E207400; // UABD V0.16B, V0.16B, V0.16B
  1932. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1933. Opcode |= ((size & 3) << 22);
  1934. Bits Op = new Bits(Opcode);
  1935. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1936. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1937. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1938. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1939. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1940. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1941. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1942. SimdFp.Uabd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1943. Assert.Multiple(() =>
  1944. {
  1945. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1946. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1947. });
  1948. }
  1949. [Test, Pairwise, Description("UABDL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  1950. public void Uabdl_V_8B8H_4H4S_2S2D([Values(0u)] uint Rd,
  1951. [Values(1u, 0u)] uint Rn,
  1952. [Values(2u, 0u)] uint Rm,
  1953. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1954. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1955. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1956. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B8H, 4H4S, 2S2D>
  1957. {
  1958. uint Opcode = 0x2E207000; // UABDL V0.8H, V0.8B, V0.8B
  1959. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1960. Opcode |= ((size & 3) << 22);
  1961. Bits Op = new Bits(Opcode);
  1962. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1963. Vector128<float> V1 = MakeVectorE0(A);
  1964. Vector128<float> V2 = MakeVectorE0(B);
  1965. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1966. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1967. AArch64.Vpart(1, 0, new Bits(A));
  1968. AArch64.Vpart(2, 0, new Bits(B));
  1969. SimdFp.Uabdl_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1970. Assert.Multiple(() =>
  1971. {
  1972. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1973. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1974. });
  1975. }
  1976. [Test, Pairwise, Description("UABDL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  1977. public void Uabdl_V_16B8H_8H4S_4S2D([Values(0u)] uint Rd,
  1978. [Values(1u, 0u)] uint Rn,
  1979. [Values(2u, 0u)] uint Rm,
  1980. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1981. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1982. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1983. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B8H, 8H4S, 4S2D>
  1984. {
  1985. uint Opcode = 0x6E207000; // UABDL2 V0.8H, V0.16B, V0.16B
  1986. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1987. Opcode |= ((size & 3) << 22);
  1988. Bits Op = new Bits(Opcode);
  1989. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1990. Vector128<float> V1 = MakeVectorE1(A);
  1991. Vector128<float> V2 = MakeVectorE1(B);
  1992. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1993. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1994. AArch64.Vpart(1, 1, new Bits(A));
  1995. AArch64.Vpart(2, 1, new Bits(B));
  1996. SimdFp.Uabdl_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1997. Assert.Multiple(() =>
  1998. {
  1999. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2000. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2001. });
  2002. }
  2003. [Test, Pairwise, Description("UADDW{2} <Vd>.<Ta>, <Vn>.<Ta>, <Vm>.<Tb>")]
  2004. public void Uaddw_V_8B8H8H_4H4S4S_2S2D2D([Values(0u)] uint Rd,
  2005. [Values(1u, 0u)] uint Rn,
  2006. [Values(2u, 0u)] uint Rm,
  2007. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  2008. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  2009. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2010. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B8H8H, 4H4S4S, 2S2D2D>
  2011. {
  2012. uint Opcode = 0x2E201000; // UADDW V0.8H, V0.8H, V0.8B
  2013. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2014. Opcode |= ((size & 3) << 22);
  2015. Bits Op = new Bits(Opcode);
  2016. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2017. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2018. Vector128<float> V2 = MakeVectorE0(B);
  2019. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2020. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2021. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2022. AArch64.Vpart(2, 0, new Bits(B));
  2023. SimdFp.Uaddw_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2024. Assert.Multiple(() =>
  2025. {
  2026. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2027. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2028. });
  2029. }
  2030. [Test, Pairwise, Description("UADDW{2} <Vd>.<Ta>, <Vn>.<Ta>, <Vm>.<Tb>")]
  2031. public void Uaddw_V_16B8H8H_8H4S4S_4S2D2D([Values(0u)] uint Rd,
  2032. [Values(1u, 0u)] uint Rn,
  2033. [Values(2u, 0u)] uint Rm,
  2034. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  2035. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  2036. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2037. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B8H8H, 8H4S4S, 4S2D2D>
  2038. {
  2039. uint Opcode = 0x6E201000; // UADDW2 V0.8H, V0.8H, V0.16B
  2040. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2041. Opcode |= ((size & 3) << 22);
  2042. Bits Op = new Bits(Opcode);
  2043. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2044. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2045. Vector128<float> V2 = MakeVectorE1(B);
  2046. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2047. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2048. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2049. AArch64.Vpart(2, 1, new Bits(B));
  2050. SimdFp.Uaddw_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2051. Assert.Multiple(() =>
  2052. {
  2053. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2054. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2055. });
  2056. }
  2057. [Test, Pairwise, Description("USUBW{2} <Vd>.<Ta>, <Vn>.<Ta>, <Vm>.<Tb>")]
  2058. public void Usubw_V_8B8H8H_4H4S4S_2S2D2D([Values(0u)] uint Rd,
  2059. [Values(1u, 0u)] uint Rn,
  2060. [Values(2u, 0u)] uint Rm,
  2061. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  2062. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  2063. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2064. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B8H8H, 4H4S4S, 2S2D2D>
  2065. {
  2066. uint Opcode = 0x2E203000; // USUBW V0.8H, V0.8H, V0.8B
  2067. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2068. Opcode |= ((size & 3) << 22);
  2069. Bits Op = new Bits(Opcode);
  2070. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2071. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2072. Vector128<float> V2 = MakeVectorE0(B);
  2073. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2074. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2075. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2076. AArch64.Vpart(2, 0, new Bits(B));
  2077. SimdFp.Usubw_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2078. Assert.Multiple(() =>
  2079. {
  2080. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2081. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2082. });
  2083. }
  2084. [Test, Pairwise, Description("USUBW{2} <Vd>.<Ta>, <Vn>.<Ta>, <Vm>.<Tb>")]
  2085. public void Usubw_V_16B8H8H_8H4S4S_4S2D2D([Values(0u)] uint Rd,
  2086. [Values(1u, 0u)] uint Rn,
  2087. [Values(2u, 0u)] uint Rm,
  2088. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  2089. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  2090. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2091. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B8H8H, 8H4S4S, 4S2D2D>
  2092. {
  2093. uint Opcode = 0x6E203000; // USUBW2 V0.8H, V0.8H, V0.16B
  2094. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2095. Opcode |= ((size & 3) << 22);
  2096. Bits Op = new Bits(Opcode);
  2097. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2098. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2099. Vector128<float> V2 = MakeVectorE1(B);
  2100. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2101. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2102. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2103. AArch64.Vpart(2, 1, new Bits(B));
  2104. SimdFp.Usubw_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2105. Assert.Multiple(() =>
  2106. {
  2107. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2108. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2109. });
  2110. }
  2111. [Test, Pairwise, Description("UZP1 <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2112. public void Uzp1_V_8B_4H_2S([Values(0u)] uint Rd,
  2113. [Values(1u, 0u)] uint Rn,
  2114. [Values(2u, 0u)] uint Rm,
  2115. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2116. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2117. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2118. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  2119. {
  2120. uint Opcode = 0x0E001800; // UZP1 V0.8B, V0.8B, V0.8B
  2121. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2122. Opcode |= ((size & 3) << 22);
  2123. Bits Op = new Bits(Opcode);
  2124. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2125. Vector128<float> V1 = MakeVectorE0(A);
  2126. Vector128<float> V2 = MakeVectorE0(B);
  2127. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2128. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2129. AArch64.V(1, new Bits(A));
  2130. AArch64.V(2, new Bits(B));
  2131. SimdFp.Uzp1_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2132. Assert.Multiple(() =>
  2133. {
  2134. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2135. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2136. });
  2137. }
  2138. [Test, Pairwise, Description("UZP1 <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2139. public void Uzp1_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  2140. [Values(1u, 0u)] uint Rn,
  2141. [Values(2u, 0u)] uint Rm,
  2142. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  2143. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  2144. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  2145. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  2146. {
  2147. uint Opcode = 0x4E001800; // UZP1 V0.16B, V0.16B, V0.16B
  2148. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2149. Opcode |= ((size & 3) << 22);
  2150. Bits Op = new Bits(Opcode);
  2151. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2152. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2153. Vector128<float> V2 = MakeVectorE0E1(B, B);
  2154. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2155. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2156. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2157. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  2158. SimdFp.Uzp1_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2159. Assert.Multiple(() =>
  2160. {
  2161. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2162. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2163. });
  2164. }
  2165. [Test, Pairwise, Description("UZP2 <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2166. public void Uzp2_V_8B_4H_2S([Values(0u)] uint Rd,
  2167. [Values(1u, 0u)] uint Rn,
  2168. [Values(2u, 0u)] uint Rm,
  2169. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2170. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2171. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2172. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  2173. {
  2174. uint Opcode = 0x0E005800; // UZP2 V0.8B, V0.8B, V0.8B
  2175. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2176. Opcode |= ((size & 3) << 22);
  2177. Bits Op = new Bits(Opcode);
  2178. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2179. Vector128<float> V1 = MakeVectorE0(A);
  2180. Vector128<float> V2 = MakeVectorE0(B);
  2181. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2182. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2183. AArch64.V(1, new Bits(A));
  2184. AArch64.V(2, new Bits(B));
  2185. SimdFp.Uzp2_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2186. Assert.Multiple(() =>
  2187. {
  2188. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2189. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2190. });
  2191. }
  2192. [Test, Pairwise, Description("UZP2 <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2193. public void Uzp2_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  2194. [Values(1u, 0u)] uint Rn,
  2195. [Values(2u, 0u)] uint Rm,
  2196. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  2197. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  2198. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  2199. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  2200. {
  2201. uint Opcode = 0x4E005800; // UZP2 V0.16B, V0.16B, V0.16B
  2202. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2203. Opcode |= ((size & 3) << 22);
  2204. Bits Op = new Bits(Opcode);
  2205. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2206. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2207. Vector128<float> V2 = MakeVectorE0E1(B, B);
  2208. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2209. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2210. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2211. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  2212. SimdFp.Uzp2_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2213. Assert.Multiple(() =>
  2214. {
  2215. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2216. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2217. });
  2218. }
  2219. [Test, Pairwise, Description("ZIP1 <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2220. public void Zip1_V_8B_4H_2S([Values(0u)] uint Rd,
  2221. [Values(1u, 0u)] uint Rn,
  2222. [Values(2u, 0u)] uint Rm,
  2223. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2224. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2225. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2226. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  2227. {
  2228. uint Opcode = 0x0E003800; // ZIP1 V0.8B, V0.8B, V0.8B
  2229. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2230. Opcode |= ((size & 3) << 22);
  2231. Bits Op = new Bits(Opcode);
  2232. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2233. Vector128<float> V1 = MakeVectorE0(A);
  2234. Vector128<float> V2 = MakeVectorE0(B);
  2235. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2236. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2237. AArch64.V(1, new Bits(A));
  2238. AArch64.V(2, new Bits(B));
  2239. SimdFp.Zip1_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2240. Assert.Multiple(() =>
  2241. {
  2242. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2243. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2244. });
  2245. }
  2246. [Test, Pairwise, Description("ZIP1 <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2247. public void Zip1_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  2248. [Values(1u, 0u)] uint Rn,
  2249. [Values(2u, 0u)] uint Rm,
  2250. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  2251. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  2252. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  2253. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  2254. {
  2255. uint Opcode = 0x4E003800; // ZIP1 V0.16B, V0.16B, V0.16B
  2256. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2257. Opcode |= ((size & 3) << 22);
  2258. Bits Op = new Bits(Opcode);
  2259. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2260. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2261. Vector128<float> V2 = MakeVectorE0E1(B, B);
  2262. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2263. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2264. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2265. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  2266. SimdFp.Zip1_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2267. Assert.Multiple(() =>
  2268. {
  2269. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2270. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2271. });
  2272. }
  2273. [Test, Pairwise, Description("ZIP2 <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2274. public void Zip2_V_8B_4H_2S([Values(0u)] uint Rd,
  2275. [Values(1u, 0u)] uint Rn,
  2276. [Values(2u, 0u)] uint Rm,
  2277. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2278. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2279. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2280. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  2281. {
  2282. uint Opcode = 0x0E007800; // ZIP2 V0.8B, V0.8B, V0.8B
  2283. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2284. Opcode |= ((size & 3) << 22);
  2285. Bits Op = new Bits(Opcode);
  2286. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2287. Vector128<float> V1 = MakeVectorE0(A);
  2288. Vector128<float> V2 = MakeVectorE0(B);
  2289. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2290. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2291. AArch64.V(1, new Bits(A));
  2292. AArch64.V(2, new Bits(B));
  2293. SimdFp.Zip2_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2294. Assert.Multiple(() =>
  2295. {
  2296. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2297. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2298. });
  2299. }
  2300. [Test, Pairwise, Description("ZIP2 <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2301. public void Zip2_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  2302. [Values(1u, 0u)] uint Rn,
  2303. [Values(2u, 0u)] uint Rm,
  2304. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  2305. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  2306. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  2307. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  2308. {
  2309. uint Opcode = 0x4E007800; // ZIP2 V0.16B, V0.16B, V0.16B
  2310. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2311. Opcode |= ((size & 3) << 22);
  2312. Bits Op = new Bits(Opcode);
  2313. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2314. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2315. Vector128<float> V2 = MakeVectorE0E1(B, B);
  2316. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2317. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2318. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2319. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  2320. SimdFp.Zip2_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2321. Assert.Multiple(() =>
  2322. {
  2323. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2324. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2325. });
  2326. }
  2327. #endif
  2328. }
  2329. }