CpuTestSimd.cs 68 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436
  1. #define Simd
  2. using ChocolArm64.State;
  3. using NUnit.Framework;
  4. using System.Runtime.Intrinsics;
  5. namespace Ryujinx.Tests.Cpu
  6. {
  7. using Tester;
  8. using Tester.Types;
  9. [Category("Simd")/*, Ignore("Tested: second half of 2018.")*/]
  10. public sealed class CpuTestSimd : CpuTest
  11. {
  12. #if Simd
  13. [SetUp]
  14. public void SetupTester()
  15. {
  16. AArch64.TakeReset(false);
  17. }
  18. #region "ValueSource"
  19. private static ulong[] _1D_()
  20. {
  21. return new ulong[] { 0x0000000000000000ul, 0x7FFFFFFFFFFFFFFFul,
  22. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
  23. }
  24. private static ulong[] _1H1S1D_()
  25. {
  26. return new ulong[] { 0x0000000000000000ul, 0x0000000000007FFFul,
  27. 0x0000000000008000ul, 0x000000000000FFFFul,
  28. 0x000000007FFFFFFFul, 0x0000000080000000ul,
  29. 0x00000000FFFFFFFFul, 0x7FFFFFFFFFFFFFFFul,
  30. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
  31. }
  32. private static ulong[] _4H2S1D_()
  33. {
  34. return new ulong[] { 0x0000000000000000ul, 0x7FFF7FFF7FFF7FFFul,
  35. 0x8000800080008000ul, 0x7FFFFFFF7FFFFFFFul,
  36. 0x8000000080000000ul, 0x7FFFFFFFFFFFFFFFul,
  37. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
  38. }
  39. private static ulong[] _8B_()
  40. {
  41. return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
  42. 0x8080808080808080ul, 0xFFFFFFFFFFFFFFFFul };
  43. }
  44. private static ulong[] _8B4H_()
  45. {
  46. return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
  47. 0x8080808080808080ul, 0x7FFF7FFF7FFF7FFFul,
  48. 0x8000800080008000ul, 0xFFFFFFFFFFFFFFFFul };
  49. }
  50. private static ulong[] _8B4H2S_()
  51. {
  52. return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
  53. 0x8080808080808080ul, 0x7FFF7FFF7FFF7FFFul,
  54. 0x8000800080008000ul, 0x7FFFFFFF7FFFFFFFul,
  55. 0x8000000080000000ul, 0xFFFFFFFFFFFFFFFFul };
  56. }
  57. private static ulong[] _8B4H2S1D_()
  58. {
  59. return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
  60. 0x8080808080808080ul, 0x7FFF7FFF7FFF7FFFul,
  61. 0x8000800080008000ul, 0x7FFFFFFF7FFFFFFFul,
  62. 0x8000000080000000ul, 0x7FFFFFFFFFFFFFFFul,
  63. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
  64. }
  65. #endregion
  66. private const int RndCnt = 1;
  67. [Test, Description("ABS <V><d>, <V><n>")]
  68. public void Abs_S_D([Values(0u)] uint Rd,
  69. [Values(1u, 0u)] uint Rn,
  70. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  71. [ValueSource("_1D_")] [Random(RndCnt)] ulong A)
  72. {
  73. uint Opcode = 0x5EE0B800; // ABS D0, D0
  74. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  75. Bits Op = new Bits(Opcode);
  76. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  77. Vector128<float> V1 = MakeVectorE0(A);
  78. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  79. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  80. AArch64.V(1, new Bits(A));
  81. SimdFp.Abs_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  82. Assert.Multiple(() =>
  83. {
  84. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  85. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  86. });
  87. }
  88. [Test, Description("ABS <Vd>.<T>, <Vn>.<T>")]
  89. public void Abs_V_8B_4H_2S([Values(0u)] uint Rd,
  90. [Values(1u, 0u)] uint Rn,
  91. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  92. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  93. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  94. {
  95. uint Opcode = 0x0E20B800; // ABS V0.8B, V0.8B
  96. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  97. Opcode |= ((size & 3) << 22);
  98. Bits Op = new Bits(Opcode);
  99. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  100. Vector128<float> V1 = MakeVectorE0(A);
  101. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  102. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  103. AArch64.V(1, new Bits(A));
  104. SimdFp.Abs_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  105. Assert.Multiple(() =>
  106. {
  107. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  108. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  109. });
  110. }
  111. [Test, Description("ABS <Vd>.<T>, <Vn>.<T>")]
  112. public void Abs_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  113. [Values(1u, 0u)] uint Rn,
  114. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  115. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  116. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  117. {
  118. uint Opcode = 0x4E20B800; // ABS V0.16B, V0.16B
  119. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  120. Opcode |= ((size & 3) << 22);
  121. Bits Op = new Bits(Opcode);
  122. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  123. Vector128<float> V1 = MakeVectorE0E1(A, A);
  124. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  125. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  126. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  127. SimdFp.Abs_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  128. Assert.Multiple(() =>
  129. {
  130. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  131. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  132. });
  133. }
  134. [Test, Description("ADDP <V><d>, <Vn>.<T>")]
  135. public void Addp_S_2DD([Values(0u)] uint Rd,
  136. [Values(1u, 0u)] uint Rn,
  137. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  138. [ValueSource("_1D_")] [Random(RndCnt)] ulong A)
  139. {
  140. uint Opcode = 0x5EF1B800; // ADDP D0, V0.2D
  141. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  142. Bits Op = new Bits(Opcode);
  143. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  144. Vector128<float> V1 = MakeVectorE0E1(A, A);
  145. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  146. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  147. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  148. SimdFp.Addp_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  149. Assert.Multiple(() =>
  150. {
  151. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  152. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  153. });
  154. }
  155. [Test, Description("ADDV <V><d>, <Vn>.<T>")]
  156. public void Addv_V_8BB_4HH([Values(0u)] uint Rd,
  157. [Values(1u, 0u)] uint Rn,
  158. [ValueSource("_8B4H_")] [Random(RndCnt)] ulong Z,
  159. [ValueSource("_8B4H_")] [Random(RndCnt)] ulong A,
  160. [Values(0b00u, 0b01u)] uint size) // <8BB, 4HH>
  161. {
  162. uint Opcode = 0x0E31B800; // ADDV B0, V0.8B
  163. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  164. Opcode |= ((size & 3) << 22);
  165. Bits Op = new Bits(Opcode);
  166. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  167. Vector128<float> V1 = MakeVectorE0(A);
  168. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  169. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  170. AArch64.V(1, new Bits(A));
  171. SimdFp.Addv_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  172. Assert.Multiple(() =>
  173. {
  174. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  175. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  176. });
  177. }
  178. [Test, Description("ADDV <V><d>, <Vn>.<T>")]
  179. public void Addv_V_16BB_8HH_4SS([Values(0u)] uint Rd,
  180. [Values(1u, 0u)] uint Rn,
  181. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  182. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  183. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16BB, 8HH, 4SS>
  184. {
  185. uint Opcode = 0x4E31B800; // ADDV B0, V0.16B
  186. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  187. Opcode |= ((size & 3) << 22);
  188. Bits Op = new Bits(Opcode);
  189. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  190. Vector128<float> V1 = MakeVectorE0E1(A, A);
  191. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  192. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  193. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  194. SimdFp.Addv_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  195. Assert.Multiple(() =>
  196. {
  197. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  198. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  199. });
  200. }
  201. [Test, Description("CLS <Vd>.<T>, <Vn>.<T>")]
  202. public void Cls_V_8B_4H_2S([Values(0u)] uint Rd,
  203. [Values(1u, 0u)] uint Rn,
  204. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  205. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  206. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  207. {
  208. uint Opcode = 0x0E204800; // CLS V0.8B, V0.8B
  209. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  210. Opcode |= ((size & 3) << 22);
  211. Bits Op = new Bits(Opcode);
  212. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  213. Vector128<float> V1 = MakeVectorE0(A);
  214. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  215. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  216. AArch64.V(1, new Bits(A));
  217. SimdFp.Cls_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  218. Assert.Multiple(() =>
  219. {
  220. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  221. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  222. });
  223. }
  224. [Test, Description("CLS <Vd>.<T>, <Vn>.<T>")]
  225. public void Cls_V_16B_8H_4S([Values(0u)] uint Rd,
  226. [Values(1u, 0u)] uint Rn,
  227. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  228. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  229. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  230. {
  231. uint Opcode = 0x4E204800; // CLS V0.16B, V0.16B
  232. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  233. Opcode |= ((size & 3) << 22);
  234. Bits Op = new Bits(Opcode);
  235. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  236. Vector128<float> V1 = MakeVectorE0E1(A, A);
  237. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  238. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  239. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  240. SimdFp.Cls_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  241. Assert.Multiple(() =>
  242. {
  243. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  244. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  245. });
  246. }
  247. [Test, Description("CLZ <Vd>.<T>, <Vn>.<T>")]
  248. public void Clz_V_8B_4H_2S([Values(0u)] uint Rd,
  249. [Values(1u, 0u)] uint Rn,
  250. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  251. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  252. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  253. {
  254. uint Opcode = 0x2E204800; // CLZ V0.8B, V0.8B
  255. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  256. Opcode |= ((size & 3) << 22);
  257. Bits Op = new Bits(Opcode);
  258. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  259. Vector128<float> V1 = MakeVectorE0(A);
  260. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  261. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  262. AArch64.V(1, new Bits(A));
  263. SimdFp.Clz_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  264. Assert.Multiple(() =>
  265. {
  266. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  267. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  268. });
  269. }
  270. [Test, Description("CLZ <Vd>.<T>, <Vn>.<T>")]
  271. public void Clz_V_16B_8H_4S([Values(0u)] uint Rd,
  272. [Values(1u, 0u)] uint Rn,
  273. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  274. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  275. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  276. {
  277. uint Opcode = 0x6E204800; // CLZ V0.16B, V0.16B
  278. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  279. Opcode |= ((size & 3) << 22);
  280. Bits Op = new Bits(Opcode);
  281. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  282. Vector128<float> V1 = MakeVectorE0E1(A, A);
  283. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  284. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  285. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  286. SimdFp.Clz_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  287. Assert.Multiple(() =>
  288. {
  289. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  290. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  291. });
  292. }
  293. [Test, Description("CMEQ <V><d>, <V><n>, #0")]
  294. public void Cmeq_S_D([Values(0u)] uint Rd,
  295. [Values(1u, 0u)] uint Rn,
  296. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  297. [ValueSource("_1D_")] [Random(RndCnt)] ulong A)
  298. {
  299. uint Opcode = 0x5EE09800; // CMEQ D0, D0, #0
  300. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  301. Bits Op = new Bits(Opcode);
  302. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  303. Vector128<float> V1 = MakeVectorE0(A);
  304. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  305. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  306. AArch64.V(1, new Bits(A));
  307. SimdFp.Cmeq_Zero_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  308. Assert.Multiple(() =>
  309. {
  310. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  311. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  312. });
  313. }
  314. [Test, Description("CMEQ <Vd>.<T>, <Vn>.<T>, #0")]
  315. public void Cmeq_V_8B_4H_2S([Values(0u)] uint Rd,
  316. [Values(1u, 0u)] uint Rn,
  317. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  318. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  319. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  320. {
  321. uint Opcode = 0x0E209800; // CMEQ V0.8B, V0.8B, #0
  322. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  323. Opcode |= ((size & 3) << 22);
  324. Bits Op = new Bits(Opcode);
  325. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  326. Vector128<float> V1 = MakeVectorE0(A);
  327. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  328. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  329. AArch64.V(1, new Bits(A));
  330. SimdFp.Cmeq_Zero_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  331. Assert.Multiple(() =>
  332. {
  333. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  334. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  335. });
  336. }
  337. [Test, Description("CMEQ <Vd>.<T>, <Vn>.<T>, #0")]
  338. public void Cmeq_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  339. [Values(1u, 0u)] uint Rn,
  340. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  341. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  342. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  343. {
  344. uint Opcode = 0x4E209800; // CMEQ V0.16B, V0.16B, #0
  345. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  346. Opcode |= ((size & 3) << 22);
  347. Bits Op = new Bits(Opcode);
  348. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  349. Vector128<float> V1 = MakeVectorE0E1(A, A);
  350. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  351. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  352. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  353. SimdFp.Cmeq_Zero_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  354. Assert.Multiple(() =>
  355. {
  356. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  357. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  358. });
  359. }
  360. [Test, Description("CMGE <V><d>, <V><n>, #0")]
  361. public void Cmge_S_D([Values(0u)] uint Rd,
  362. [Values(1u, 0u)] uint Rn,
  363. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  364. [ValueSource("_1D_")] [Random(RndCnt)] ulong A)
  365. {
  366. uint Opcode = 0x7EE08800; // CMGE D0, D0, #0
  367. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  368. Bits Op = new Bits(Opcode);
  369. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  370. Vector128<float> V1 = MakeVectorE0(A);
  371. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  372. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  373. AArch64.V(1, new Bits(A));
  374. SimdFp.Cmge_Zero_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  375. Assert.Multiple(() =>
  376. {
  377. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  378. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  379. });
  380. }
  381. [Test, Description("CMGE <Vd>.<T>, <Vn>.<T>, #0")]
  382. public void Cmge_V_8B_4H_2S([Values(0u)] uint Rd,
  383. [Values(1u, 0u)] uint Rn,
  384. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  385. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  386. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  387. {
  388. uint Opcode = 0x2E208800; // CMGE V0.8B, V0.8B, #0
  389. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  390. Opcode |= ((size & 3) << 22);
  391. Bits Op = new Bits(Opcode);
  392. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  393. Vector128<float> V1 = MakeVectorE0(A);
  394. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  395. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  396. AArch64.V(1, new Bits(A));
  397. SimdFp.Cmge_Zero_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  398. Assert.Multiple(() =>
  399. {
  400. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  401. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  402. });
  403. }
  404. [Test, Description("CMGE <Vd>.<T>, <Vn>.<T>, #0")]
  405. public void Cmge_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  406. [Values(1u, 0u)] uint Rn,
  407. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  408. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  409. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  410. {
  411. uint Opcode = 0x6E208800; // CMGE V0.16B, V0.16B, #0
  412. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  413. Opcode |= ((size & 3) << 22);
  414. Bits Op = new Bits(Opcode);
  415. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  416. Vector128<float> V1 = MakeVectorE0E1(A, A);
  417. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  418. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  419. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  420. SimdFp.Cmge_Zero_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  421. Assert.Multiple(() =>
  422. {
  423. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  424. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  425. });
  426. }
  427. [Test, Description("CMGT <V><d>, <V><n>, #0")]
  428. public void Cmgt_S_D([Values(0u)] uint Rd,
  429. [Values(1u, 0u)] uint Rn,
  430. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  431. [ValueSource("_1D_")] [Random(RndCnt)] ulong A)
  432. {
  433. uint Opcode = 0x5EE08800; // CMGT D0, D0, #0
  434. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  435. Bits Op = new Bits(Opcode);
  436. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  437. Vector128<float> V1 = MakeVectorE0(A);
  438. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  439. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  440. AArch64.V(1, new Bits(A));
  441. SimdFp.Cmgt_Zero_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  442. Assert.Multiple(() =>
  443. {
  444. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  445. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  446. });
  447. }
  448. [Test, Description("CMGT <Vd>.<T>, <Vn>.<T>, #0")]
  449. public void Cmgt_V_8B_4H_2S([Values(0u)] uint Rd,
  450. [Values(1u, 0u)] uint Rn,
  451. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  452. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  453. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  454. {
  455. uint Opcode = 0x0E208800; // CMGT V0.8B, V0.8B, #0
  456. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  457. Opcode |= ((size & 3) << 22);
  458. Bits Op = new Bits(Opcode);
  459. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  460. Vector128<float> V1 = MakeVectorE0(A);
  461. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  462. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  463. AArch64.V(1, new Bits(A));
  464. SimdFp.Cmgt_Zero_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  465. Assert.Multiple(() =>
  466. {
  467. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  468. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  469. });
  470. }
  471. [Test, Description("CMGT <Vd>.<T>, <Vn>.<T>, #0")]
  472. public void Cmgt_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  473. [Values(1u, 0u)] uint Rn,
  474. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  475. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  476. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  477. {
  478. uint Opcode = 0x4E208800; // CMGT V0.16B, V0.16B, #0
  479. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  480. Opcode |= ((size & 3) << 22);
  481. Bits Op = new Bits(Opcode);
  482. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  483. Vector128<float> V1 = MakeVectorE0E1(A, A);
  484. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  485. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  486. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  487. SimdFp.Cmgt_Zero_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  488. Assert.Multiple(() =>
  489. {
  490. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  491. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  492. });
  493. }
  494. [Test, Description("CMLE <V><d>, <V><n>, #0")]
  495. public void Cmle_S_D([Values(0u)] uint Rd,
  496. [Values(1u, 0u)] uint Rn,
  497. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  498. [ValueSource("_1D_")] [Random(RndCnt)] ulong A)
  499. {
  500. uint Opcode = 0x7EE09800; // CMLE D0, D0, #0
  501. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  502. Bits Op = new Bits(Opcode);
  503. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  504. Vector128<float> V1 = MakeVectorE0(A);
  505. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  506. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  507. AArch64.V(1, new Bits(A));
  508. SimdFp.Cmle_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  509. Assert.Multiple(() =>
  510. {
  511. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  512. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  513. });
  514. }
  515. [Test, Description("CMLE <Vd>.<T>, <Vn>.<T>, #0")]
  516. public void Cmle_V_8B_4H_2S([Values(0u)] uint Rd,
  517. [Values(1u, 0u)] uint Rn,
  518. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  519. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  520. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  521. {
  522. uint Opcode = 0x2E209800; // CMLE V0.8B, V0.8B, #0
  523. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  524. Opcode |= ((size & 3) << 22);
  525. Bits Op = new Bits(Opcode);
  526. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  527. Vector128<float> V1 = MakeVectorE0(A);
  528. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  529. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  530. AArch64.V(1, new Bits(A));
  531. SimdFp.Cmle_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  532. Assert.Multiple(() =>
  533. {
  534. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  535. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  536. });
  537. }
  538. [Test, Description("CMLE <Vd>.<T>, <Vn>.<T>, #0")]
  539. public void Cmle_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  540. [Values(1u, 0u)] uint Rn,
  541. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  542. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  543. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  544. {
  545. uint Opcode = 0x6E209800; // CMLE V0.16B, V0.16B, #0
  546. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  547. Opcode |= ((size & 3) << 22);
  548. Bits Op = new Bits(Opcode);
  549. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  550. Vector128<float> V1 = MakeVectorE0E1(A, A);
  551. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  552. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  553. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  554. SimdFp.Cmle_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  555. Assert.Multiple(() =>
  556. {
  557. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  558. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  559. });
  560. }
  561. [Test, Description("CMLT <V><d>, <V><n>, #0")]
  562. public void Cmlt_S_D([Values(0u)] uint Rd,
  563. [Values(1u, 0u)] uint Rn,
  564. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  565. [ValueSource("_1D_")] [Random(RndCnt)] ulong A)
  566. {
  567. uint Opcode = 0x5EE0A800; // CMLT D0, D0, #0
  568. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  569. Bits Op = new Bits(Opcode);
  570. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  571. Vector128<float> V1 = MakeVectorE0(A);
  572. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  573. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  574. AArch64.V(1, new Bits(A));
  575. SimdFp.Cmlt_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  576. Assert.Multiple(() =>
  577. {
  578. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  579. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  580. });
  581. }
  582. [Test, Description("CMLT <Vd>.<T>, <Vn>.<T>, #0")]
  583. public void Cmlt_V_8B_4H_2S([Values(0u)] uint Rd,
  584. [Values(1u, 0u)] uint Rn,
  585. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  586. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  587. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  588. {
  589. uint Opcode = 0x0E20A800; // CMLT V0.8B, V0.8B, #0
  590. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  591. Opcode |= ((size & 3) << 22);
  592. Bits Op = new Bits(Opcode);
  593. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  594. Vector128<float> V1 = MakeVectorE0(A);
  595. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  596. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  597. AArch64.V(1, new Bits(A));
  598. SimdFp.Cmlt_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  599. Assert.Multiple(() =>
  600. {
  601. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  602. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  603. });
  604. }
  605. [Test, Description("CMLT <Vd>.<T>, <Vn>.<T>, #0")]
  606. public void Cmlt_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  607. [Values(1u, 0u)] uint Rn,
  608. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  609. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  610. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  611. {
  612. uint Opcode = 0x4E20A800; // CMLT V0.16B, V0.16B, #0
  613. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  614. Opcode |= ((size & 3) << 22);
  615. Bits Op = new Bits(Opcode);
  616. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  617. Vector128<float> V1 = MakeVectorE0E1(A, A);
  618. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  619. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  620. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  621. SimdFp.Cmlt_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  622. Assert.Multiple(() =>
  623. {
  624. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  625. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  626. });
  627. }
  628. [Test, Description("CNT <Vd>.<T>, <Vn>.<T>")]
  629. public void Cnt_V_8B([Values(0u)] uint Rd,
  630. [Values(1u, 0u)] uint Rn,
  631. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  632. [ValueSource("_8B_")] [Random(RndCnt)] ulong A)
  633. {
  634. uint Opcode = 0x0E205800; // CNT V0.8B, V0.8B
  635. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  636. Bits Op = new Bits(Opcode);
  637. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  638. Vector128<float> V1 = MakeVectorE0(A);
  639. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  640. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  641. AArch64.V(1, new Bits(A));
  642. SimdFp.Cnt_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  643. Assert.Multiple(() =>
  644. {
  645. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  646. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  647. });
  648. }
  649. [Test, Description("CNT <Vd>.<T>, <Vn>.<T>")]
  650. public void Cnt_V_16B([Values(0u)] uint Rd,
  651. [Values(1u, 0u)] uint Rn,
  652. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  653. [ValueSource("_8B_")] [Random(RndCnt)] ulong A)
  654. {
  655. uint Opcode = 0x4E205800; // CNT V0.16B, V0.16B
  656. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  657. Bits Op = new Bits(Opcode);
  658. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  659. Vector128<float> V1 = MakeVectorE0E1(A, A);
  660. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  661. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  662. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  663. SimdFp.Cnt_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  664. Assert.Multiple(() =>
  665. {
  666. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  667. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  668. });
  669. }
  670. [Test, Description("NEG <V><d>, <V><n>")]
  671. public void Neg_S_D([Values(0u)] uint Rd,
  672. [Values(1u, 0u)] uint Rn,
  673. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  674. [ValueSource("_1D_")] [Random(RndCnt)] ulong A)
  675. {
  676. uint Opcode = 0x7EE0B800; // NEG D0, D0
  677. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  678. Bits Op = new Bits(Opcode);
  679. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  680. Vector128<float> V1 = MakeVectorE0(A);
  681. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  682. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  683. AArch64.V(1, new Bits(A));
  684. SimdFp.Neg_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  685. Assert.Multiple(() =>
  686. {
  687. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  688. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  689. });
  690. }
  691. [Test, Description("NEG <Vd>.<T>, <Vn>.<T>")]
  692. public void Neg_V_8B_4H_2S([Values(0u)] uint Rd,
  693. [Values(1u, 0u)] uint Rn,
  694. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  695. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  696. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  697. {
  698. uint Opcode = 0x2E20B800; // NEG V0.8B, V0.8B
  699. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  700. Opcode |= ((size & 3) << 22);
  701. Bits Op = new Bits(Opcode);
  702. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  703. Vector128<float> V1 = MakeVectorE0(A);
  704. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  705. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  706. AArch64.V(1, new Bits(A));
  707. SimdFp.Neg_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  708. Assert.Multiple(() =>
  709. {
  710. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  711. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  712. });
  713. }
  714. [Test, Description("NEG <Vd>.<T>, <Vn>.<T>")]
  715. public void Neg_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  716. [Values(1u, 0u)] uint Rn,
  717. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  718. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  719. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  720. {
  721. uint Opcode = 0x6E20B800; // NEG V0.16B, V0.16B
  722. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  723. Opcode |= ((size & 3) << 22);
  724. Bits Op = new Bits(Opcode);
  725. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  726. Vector128<float> V1 = MakeVectorE0E1(A, A);
  727. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  728. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  729. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  730. SimdFp.Neg_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  731. Assert.Multiple(() =>
  732. {
  733. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  734. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  735. });
  736. }
  737. [Test, Description("NOT <Vd>.<T>, <Vn>.<T>")]
  738. public void Not_V_8B([Values(0u)] uint Rd,
  739. [Values(1u, 0u)] uint Rn,
  740. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  741. [ValueSource("_8B_")] [Random(RndCnt)] ulong A)
  742. {
  743. uint Opcode = 0x2E205800; // NOT V0.8B, V0.8B
  744. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  745. Bits Op = new Bits(Opcode);
  746. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  747. Vector128<float> V1 = MakeVectorE0(A);
  748. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  749. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  750. AArch64.V(1, new Bits(A));
  751. SimdFp.Not_V(Op[30], Op[9, 5], Op[4, 0]);
  752. Assert.Multiple(() =>
  753. {
  754. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  755. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  756. });
  757. }
  758. [Test, Description("NOT <Vd>.<T>, <Vn>.<T>")]
  759. public void Not_V_16B([Values(0u)] uint Rd,
  760. [Values(1u, 0u)] uint Rn,
  761. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  762. [ValueSource("_8B_")] [Random(RndCnt)] ulong A)
  763. {
  764. uint Opcode = 0x6E205800; // NOT V0.16B, V0.16B
  765. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  766. Bits Op = new Bits(Opcode);
  767. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  768. Vector128<float> V1 = MakeVectorE0E1(A, A);
  769. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  770. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  771. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  772. SimdFp.Not_V(Op[30], Op[9, 5], Op[4, 0]);
  773. Assert.Multiple(() =>
  774. {
  775. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  776. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  777. });
  778. }
  779. [Test, Description("RBIT <Vd>.<T>, <Vn>.<T>")]
  780. public void Rbit_V_8B([Values(0u)] uint Rd,
  781. [Values(1u, 0u)] uint Rn,
  782. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  783. [ValueSource("_8B_")] [Random(RndCnt)] ulong A)
  784. {
  785. uint Opcode = 0x2E605800; // RBIT V0.8B, V0.8B
  786. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  787. Bits Op = new Bits(Opcode);
  788. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  789. Vector128<float> V1 = MakeVectorE0(A);
  790. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  791. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  792. AArch64.V(1, new Bits(A));
  793. SimdFp.Rbit_V(Op[30], Op[9, 5], Op[4, 0]);
  794. Assert.Multiple(() =>
  795. {
  796. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  797. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  798. });
  799. }
  800. [Test, Description("RBIT <Vd>.<T>, <Vn>.<T>")]
  801. public void Rbit_V_16B([Values(0u)] uint Rd,
  802. [Values(1u, 0u)] uint Rn,
  803. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  804. [ValueSource("_8B_")] [Random(RndCnt)] ulong A)
  805. {
  806. uint Opcode = 0x6E605800; // RBIT V0.16B, V0.16B
  807. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  808. Bits Op = new Bits(Opcode);
  809. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  810. Vector128<float> V1 = MakeVectorE0E1(A, A);
  811. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  812. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  813. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  814. SimdFp.Rbit_V(Op[30], Op[9, 5], Op[4, 0]);
  815. Assert.Multiple(() =>
  816. {
  817. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  818. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  819. });
  820. }
  821. [Test, Description("REV16 <Vd>.<T>, <Vn>.<T>")]
  822. public void Rev16_V_8B([Values(0u)] uint Rd,
  823. [Values(1u, 0u)] uint Rn,
  824. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  825. [ValueSource("_8B_")] [Random(RndCnt)] ulong A)
  826. {
  827. uint Opcode = 0x0E201800; // REV16 V0.8B, V0.8B
  828. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  829. Bits Op = new Bits(Opcode);
  830. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  831. Vector128<float> V1 = MakeVectorE0(A);
  832. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  833. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  834. AArch64.V(1, new Bits(A));
  835. SimdFp.Rev16_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  836. Assert.Multiple(() =>
  837. {
  838. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  839. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  840. });
  841. }
  842. [Test, Description("REV16 <Vd>.<T>, <Vn>.<T>")]
  843. public void Rev16_V_16B([Values(0u)] uint Rd,
  844. [Values(1u, 0u)] uint Rn,
  845. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  846. [ValueSource("_8B_")] [Random(RndCnt)] ulong A)
  847. {
  848. uint Opcode = 0x4E201800; // REV16 V0.16B, V0.16B
  849. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  850. Bits Op = new Bits(Opcode);
  851. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  852. Vector128<float> V1 = MakeVectorE0E1(A, A);
  853. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  854. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  855. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  856. SimdFp.Rev16_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  857. Assert.Multiple(() =>
  858. {
  859. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  860. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  861. });
  862. }
  863. [Test, Description("REV32 <Vd>.<T>, <Vn>.<T>")]
  864. public void Rev32_V_8B_4H([Values(0u)] uint Rd,
  865. [Values(1u, 0u)] uint Rn,
  866. [ValueSource("_8B4H_")] [Random(RndCnt)] ulong Z,
  867. [ValueSource("_8B4H_")] [Random(RndCnt)] ulong A,
  868. [Values(0b00u, 0b01u)] uint size) // <8B, 4H>
  869. {
  870. uint Opcode = 0x2E200800; // REV32 V0.8B, V0.8B
  871. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  872. Opcode |= ((size & 3) << 22);
  873. Bits Op = new Bits(Opcode);
  874. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  875. Vector128<float> V1 = MakeVectorE0(A);
  876. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  877. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  878. AArch64.V(1, new Bits(A));
  879. SimdFp.Rev32_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  880. Assert.Multiple(() =>
  881. {
  882. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  883. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  884. });
  885. }
  886. [Test, Description("REV32 <Vd>.<T>, <Vn>.<T>")]
  887. public void Rev32_V_16B_8H([Values(0u)] uint Rd,
  888. [Values(1u, 0u)] uint Rn,
  889. [ValueSource("_8B4H_")] [Random(RndCnt)] ulong Z,
  890. [ValueSource("_8B4H_")] [Random(RndCnt)] ulong A,
  891. [Values(0b00u, 0b01u)] uint size) // <16B, 8H>
  892. {
  893. uint Opcode = 0x6E200800; // REV32 V0.16B, V0.16B
  894. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  895. Opcode |= ((size & 3) << 22);
  896. Bits Op = new Bits(Opcode);
  897. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  898. Vector128<float> V1 = MakeVectorE0E1(A, A);
  899. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  900. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  901. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  902. SimdFp.Rev32_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  903. Assert.Multiple(() =>
  904. {
  905. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  906. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  907. });
  908. }
  909. [Test, Description("REV64 <Vd>.<T>, <Vn>.<T>")]
  910. public void Rev64_V_8B_4H_2S([Values(0u)] uint Rd,
  911. [Values(1u, 0u)] uint Rn,
  912. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  913. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  914. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  915. {
  916. uint Opcode = 0x0E200800; // REV64 V0.8B, V0.8B
  917. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  918. Opcode |= ((size & 3) << 22);
  919. Bits Op = new Bits(Opcode);
  920. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  921. Vector128<float> V1 = MakeVectorE0(A);
  922. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  923. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  924. AArch64.V(1, new Bits(A));
  925. SimdFp.Rev64_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  926. Assert.Multiple(() =>
  927. {
  928. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  929. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  930. });
  931. }
  932. [Test, Description("REV64 <Vd>.<T>, <Vn>.<T>")]
  933. public void Rev64_V_16B_8H_4S([Values(0u)] uint Rd,
  934. [Values(1u, 0u)] uint Rn,
  935. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  936. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  937. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  938. {
  939. uint Opcode = 0x4E200800; // REV64 V0.16B, V0.16B
  940. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  941. Opcode |= ((size & 3) << 22);
  942. Bits Op = new Bits(Opcode);
  943. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  944. Vector128<float> V1 = MakeVectorE0E1(A, A);
  945. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  946. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  947. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  948. SimdFp.Rev64_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  949. Assert.Multiple(() =>
  950. {
  951. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  952. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  953. });
  954. }
  955. [Test, Description("SQXTN <Vb><d>, <Va><n>")]
  956. public void Sqxtn_S_HB_SH_DS([Values(0u)] uint Rd,
  957. [Values(1u, 0u)] uint Rn,
  958. [ValueSource("_1H1S1D_")] [Random(RndCnt)] ulong Z,
  959. [ValueSource("_1H1S1D_")] [Random(RndCnt)] ulong A,
  960. [Values(0b00u, 0b01u, 0b10u)] uint size) // <HB, SH, DS>
  961. {
  962. uint Opcode = 0x5E214800; // SQXTN B0, H0
  963. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  964. Opcode |= ((size & 3) << 22);
  965. Bits Op = new Bits(Opcode);
  966. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  967. Vector128<float> V1 = MakeVectorE0(A);
  968. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  969. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  970. AArch64.V(1, new Bits(A));
  971. SimdFp.Sqxtn_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  972. Assert.Multiple(() =>
  973. {
  974. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  975. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  976. });
  977. Assert.That(((ThreadState.Fpsr >> 27) & 1) != 0, Is.EqualTo(Shared.FPSR[27]));
  978. }
  979. [Test, Description("SQXTN{2} <Vd>.<Tb>, <Vn>.<Ta>")]
  980. public void Sqxtn_V_8H8B_4S4H_2D2S([Values(0u)] uint Rd,
  981. [Values(1u, 0u)] uint Rn,
  982. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
  983. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  984. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H8B, 4S4H, 2D2S>
  985. {
  986. uint Opcode = 0x0E214800; // SQXTN V0.8B, V0.8H
  987. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  988. Opcode |= ((size & 3) << 22);
  989. Bits Op = new Bits(Opcode);
  990. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  991. Vector128<float> V1 = MakeVectorE0E1(A, A);
  992. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  993. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  994. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  995. SimdFp.Sqxtn_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  996. Assert.Multiple(() =>
  997. {
  998. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  999. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1000. });
  1001. Assert.That(((ThreadState.Fpsr >> 27) & 1) != 0, Is.EqualTo(Shared.FPSR[27]));
  1002. }
  1003. [Test, Description("SQXTN{2} <Vd>.<Tb>, <Vn>.<Ta>")]
  1004. public void Sqxtn_V_8H16B_4S8H_2D4S([Values(0u)] uint Rd,
  1005. [Values(1u, 0u)] uint Rn,
  1006. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
  1007. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  1008. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H16B, 4S8H, 2D4S>
  1009. {
  1010. uint Opcode = 0x4E214800; // SQXTN2 V0.16B, V0.8H
  1011. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1012. Opcode |= ((size & 3) << 22);
  1013. Bits Op = new Bits(Opcode);
  1014. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1015. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1016. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  1017. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1018. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1019. SimdFp.Sqxtn_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  1020. Assert.Multiple(() =>
  1021. {
  1022. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1023. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1024. });
  1025. Assert.That(((ThreadState.Fpsr >> 27) & 1) != 0, Is.EqualTo(Shared.FPSR[27]));
  1026. }
  1027. [Test, Description("SQXTUN <Vb><d>, <Va><n>")]
  1028. public void Sqxtun_S_HB_SH_DS([Values(0u)] uint Rd,
  1029. [Values(1u, 0u)] uint Rn,
  1030. [ValueSource("_1H1S1D_")] [Random(RndCnt)] ulong Z,
  1031. [ValueSource("_1H1S1D_")] [Random(RndCnt)] ulong A,
  1032. [Values(0b00u, 0b01u, 0b10u)] uint size) // <HB, SH, DS>
  1033. {
  1034. uint Opcode = 0x7E212800; // SQXTUN B0, H0
  1035. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1036. Opcode |= ((size & 3) << 22);
  1037. Bits Op = new Bits(Opcode);
  1038. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1039. Vector128<float> V1 = MakeVectorE0(A);
  1040. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  1041. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1042. AArch64.V(1, new Bits(A));
  1043. SimdFp.Sqxtun_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  1044. Assert.Multiple(() =>
  1045. {
  1046. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1047. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1048. });
  1049. Assert.That(((ThreadState.Fpsr >> 27) & 1) != 0, Is.EqualTo(Shared.FPSR[27]));
  1050. }
  1051. [Test, Description("SQXTUN{2} <Vd>.<Tb>, <Vn>.<Ta>")]
  1052. public void Sqxtun_V_8H8B_4S4H_2D2S([Values(0u)] uint Rd,
  1053. [Values(1u, 0u)] uint Rn,
  1054. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
  1055. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  1056. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H8B, 4S4H, 2D2S>
  1057. {
  1058. uint Opcode = 0x2E212800; // SQXTUN V0.8B, V0.8H
  1059. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1060. Opcode |= ((size & 3) << 22);
  1061. Bits Op = new Bits(Opcode);
  1062. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1063. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1064. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  1065. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1066. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1067. SimdFp.Sqxtun_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  1068. Assert.Multiple(() =>
  1069. {
  1070. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1071. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1072. });
  1073. Assert.That(((ThreadState.Fpsr >> 27) & 1) != 0, Is.EqualTo(Shared.FPSR[27]));
  1074. }
  1075. [Test, Description("SQXTUN{2} <Vd>.<Tb>, <Vn>.<Ta>")]
  1076. public void Sqxtun_V_8H16B_4S8H_2D4S([Values(0u)] uint Rd,
  1077. [Values(1u, 0u)] uint Rn,
  1078. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
  1079. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  1080. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H16B, 4S8H, 2D4S>
  1081. {
  1082. uint Opcode = 0x6E212800; // SQXTUN2 V0.16B, V0.8H
  1083. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1084. Opcode |= ((size & 3) << 22);
  1085. Bits Op = new Bits(Opcode);
  1086. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1087. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1088. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  1089. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1090. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1091. SimdFp.Sqxtun_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  1092. Assert.Multiple(() =>
  1093. {
  1094. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1095. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1096. });
  1097. Assert.That(((ThreadState.Fpsr >> 27) & 1) != 0, Is.EqualTo(Shared.FPSR[27]));
  1098. }
  1099. [Test, Description("UQXTN <Vb><d>, <Va><n>")]
  1100. public void Uqxtn_S_HB_SH_DS([Values(0u)] uint Rd,
  1101. [Values(1u, 0u)] uint Rn,
  1102. [ValueSource("_1H1S1D_")] [Random(RndCnt)] ulong Z,
  1103. [ValueSource("_1H1S1D_")] [Random(RndCnt)] ulong A,
  1104. [Values(0b00u, 0b01u, 0b10u)] uint size) // <HB, SH, DS>
  1105. {
  1106. uint Opcode = 0x7E214800; // UQXTN B0, H0
  1107. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1108. Opcode |= ((size & 3) << 22);
  1109. Bits Op = new Bits(Opcode);
  1110. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1111. Vector128<float> V1 = MakeVectorE0(A);
  1112. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  1113. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1114. AArch64.V(1, new Bits(A));
  1115. SimdFp.Uqxtn_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  1116. Assert.Multiple(() =>
  1117. {
  1118. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1119. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1120. });
  1121. Assert.That(((ThreadState.Fpsr >> 27) & 1) != 0, Is.EqualTo(Shared.FPSR[27]));
  1122. }
  1123. [Test, Description("UQXTN{2} <Vd>.<Tb>, <Vn>.<Ta>")]
  1124. public void Uqxtn_V_8H8B_4S4H_2D2S([Values(0u)] uint Rd,
  1125. [Values(1u, 0u)] uint Rn,
  1126. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
  1127. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  1128. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H8B, 4S4H, 2D2S>
  1129. {
  1130. uint Opcode = 0x2E214800; // UQXTN V0.8B, V0.8H
  1131. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1132. Opcode |= ((size & 3) << 22);
  1133. Bits Op = new Bits(Opcode);
  1134. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1135. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1136. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  1137. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1138. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1139. SimdFp.Uqxtn_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  1140. Assert.Multiple(() =>
  1141. {
  1142. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1143. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1144. });
  1145. Assert.That(((ThreadState.Fpsr >> 27) & 1) != 0, Is.EqualTo(Shared.FPSR[27]));
  1146. }
  1147. [Test, Description("UQXTN{2} <Vd>.<Tb>, <Vn>.<Ta>")]
  1148. public void Uqxtn_V_8H16B_4S8H_2D4S([Values(0u)] uint Rd,
  1149. [Values(1u, 0u)] uint Rn,
  1150. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
  1151. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  1152. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H16B, 4S8H, 2D4S>
  1153. {
  1154. uint Opcode = 0x6E214800; // UQXTN2 V0.16B, V0.8H
  1155. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1156. Opcode |= ((size & 3) << 22);
  1157. Bits Op = new Bits(Opcode);
  1158. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1159. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1160. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  1161. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1162. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1163. SimdFp.Uqxtn_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  1164. Assert.Multiple(() =>
  1165. {
  1166. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1167. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1168. });
  1169. Assert.That(((ThreadState.Fpsr >> 27) & 1) != 0, Is.EqualTo(Shared.FPSR[27]));
  1170. }
  1171. [Test, Description("XTN{2} <Vd>.<Tb>, <Vn>.<Ta>")]
  1172. public void Xtn_V_8H8B_4S4H_2D2S([Values(0u)] uint Rd,
  1173. [Values(1u, 0u)] uint Rn,
  1174. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
  1175. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  1176. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H8B, 4S4H, 2D2S>
  1177. {
  1178. uint Opcode = 0x0E212800; // XTN V0.8B, V0.8H
  1179. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1180. Opcode |= ((size & 3) << 22);
  1181. Bits Op = new Bits(Opcode);
  1182. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1183. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1184. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  1185. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1186. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1187. SimdFp.Xtn_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  1188. Assert.Multiple(() =>
  1189. {
  1190. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1191. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1192. });
  1193. }
  1194. [Test, Description("XTN{2} <Vd>.<Tb>, <Vn>.<Ta>")]
  1195. public void Xtn_V_8H16B_4S8H_2D4S([Values(0u)] uint Rd,
  1196. [Values(1u, 0u)] uint Rn,
  1197. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
  1198. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  1199. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H16B, 4S8H, 2D4S>
  1200. {
  1201. uint Opcode = 0x4E212800; // XTN2 V0.16B, V0.8H
  1202. Opcode |= ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1203. Opcode |= ((size & 3) << 22);
  1204. Bits Op = new Bits(Opcode);
  1205. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1206. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1207. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  1208. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1209. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1210. SimdFp.Xtn_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  1211. Assert.Multiple(() =>
  1212. {
  1213. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1214. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1215. });
  1216. }
  1217. #endif
  1218. }
  1219. }