OpCodeSimdMemMs.cs 1.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748
  1. namespace ARMeilleure.Decoders
  2. {
  3. class OpCodeSimdMemMs : OpCodeMemReg, IOpCodeSimd
  4. {
  5. public int Reps { get; }
  6. public int SElems { get; }
  7. public int Elems { get; }
  8. public bool WBack { get; }
  9. public new static OpCode Create(InstDescriptor inst, ulong address, int opCode) => new OpCodeSimdMemMs(inst, address, opCode);
  10. public OpCodeSimdMemMs(InstDescriptor inst, ulong address, int opCode) : base(inst, address, opCode)
  11. {
  12. switch ((opCode >> 12) & 0xf)
  13. {
  14. case 0b0000: Reps = 1; SElems = 4; break;
  15. case 0b0010: Reps = 4; SElems = 1; break;
  16. case 0b0100: Reps = 1; SElems = 3; break;
  17. case 0b0110: Reps = 3; SElems = 1; break;
  18. case 0b0111: Reps = 1; SElems = 1; break;
  19. case 0b1000: Reps = 1; SElems = 2; break;
  20. case 0b1010: Reps = 2; SElems = 1; break;
  21. default: Instruction = InstDescriptor.Undefined; return;
  22. }
  23. Size = (opCode >> 10) & 3;
  24. WBack = ((opCode >> 23) & 1) != 0;
  25. bool q = ((opCode >> 30) & 1) != 0;
  26. if (!q && Size == 3 && SElems != 1)
  27. {
  28. Instruction = InstDescriptor.Undefined;
  29. return;
  30. }
  31. Extend64 = false;
  32. RegisterSize = q
  33. ? RegisterSize.Simd128
  34. : RegisterSize.Simd64;
  35. Elems = (GetBitsCount() >> 3) >> Size;
  36. }
  37. }
  38. }