OpCode32SimdImm.cs 1.2 KB

12345678910111213141516171819202122232425262728293031323334353637
  1. namespace ARMeilleure.Decoders
  2. {
  3. class OpCode32SimdImm : OpCode32SimdBase, IOpCode32SimdImm
  4. {
  5. public bool Q { get; }
  6. public long Immediate { get; }
  7. public int Elems => GetBytesCount() >> Size;
  8. public new static OpCode Create(InstDescriptor inst, ulong address, int opCode) => new OpCode32SimdImm(inst, address, opCode);
  9. public OpCode32SimdImm(InstDescriptor inst, ulong address, int opCode) : base(inst, address, opCode)
  10. {
  11. Vd = (opCode >> 12) & 0xf;
  12. Vd |= (opCode >> 18) & 0x10;
  13. Q = ((opCode >> 6) & 0x1) > 0;
  14. int cMode = (opCode >> 8) & 0xf;
  15. int op = (opCode >> 5) & 0x1;
  16. long imm;
  17. imm = ((uint)opCode >> 0) & 0xf;
  18. imm |= ((uint)opCode >> 12) & 0x70;
  19. imm |= ((uint)opCode >> 17) & 0x80;
  20. (Immediate, Size) = OpCodeSimdHelper.GetSimdImmediateAndSize(cMode, op, imm);
  21. RegisterSize = Q ? RegisterSize.Simd128 : RegisterSize.Simd64;
  22. if (DecoderHelper.VectorArgumentsInvalid(Q, Vd))
  23. {
  24. Instruction = InstDescriptor.Undefined;
  25. }
  26. }
  27. }
  28. }