CpuTestSimdReg.cs 230 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408
  1. #define SimdReg
  2. using ChocolArm64.State;
  3. using NUnit.Framework;
  4. using System.Runtime.Intrinsics;
  5. namespace Ryujinx.Tests.Cpu
  6. {
  7. using Tester;
  8. using Tester.Types;
  9. [Category("SimdReg")/*, Ignore("Tested: second half of 2018.")*/]
  10. public sealed class CpuTestSimdReg : CpuTest
  11. {
  12. #if SimdReg
  13. [SetUp]
  14. public void SetupTester()
  15. {
  16. AArch64.TakeReset(false);
  17. }
  18. #region "ValueSource"
  19. private static ulong[] _1B1H1S1D_()
  20. {
  21. return new ulong[] { 0x0000000000000000ul, 0x000000000000007Ful,
  22. 0x0000000000000080ul, 0x00000000000000FFul,
  23. 0x0000000000007FFFul, 0x0000000000008000ul,
  24. 0x000000000000FFFFul, 0x000000007FFFFFFFul,
  25. 0x0000000080000000ul, 0x00000000FFFFFFFFul,
  26. 0x7FFFFFFFFFFFFFFFul, 0x8000000000000000ul,
  27. 0xFFFFFFFFFFFFFFFFul };
  28. }
  29. private static ulong[] _1D_()
  30. {
  31. return new ulong[] { 0x0000000000000000ul, 0x7FFFFFFFFFFFFFFFul,
  32. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
  33. }
  34. private static ulong[] _1H1S_()
  35. {
  36. return new ulong[] { 0x0000000000000000ul, 0x0000000000007FFFul,
  37. 0x0000000000008000ul, 0x000000000000FFFFul,
  38. 0x000000007FFFFFFFul, 0x0000000080000000ul,
  39. 0x00000000FFFFFFFFul };
  40. }
  41. private static ulong[] _4H2S_()
  42. {
  43. return new ulong[] { 0x0000000000000000ul, 0x7FFF7FFF7FFF7FFFul,
  44. 0x8000800080008000ul, 0x7FFFFFFF7FFFFFFFul,
  45. 0x8000000080000000ul, 0xFFFFFFFFFFFFFFFFul };
  46. }
  47. private static ulong[] _4H2S1D_()
  48. {
  49. return new ulong[] { 0x0000000000000000ul, 0x7FFF7FFF7FFF7FFFul,
  50. 0x8000800080008000ul, 0x7FFFFFFF7FFFFFFFul,
  51. 0x8000000080000000ul, 0x7FFFFFFFFFFFFFFFul,
  52. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
  53. }
  54. private static ulong[] _8B_()
  55. {
  56. return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
  57. 0x8080808080808080ul, 0xFFFFFFFFFFFFFFFFul };
  58. }
  59. private static ulong[] _8B4H2S_()
  60. {
  61. return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
  62. 0x8080808080808080ul, 0x7FFF7FFF7FFF7FFFul,
  63. 0x8000800080008000ul, 0x7FFFFFFF7FFFFFFFul,
  64. 0x8000000080000000ul, 0xFFFFFFFFFFFFFFFFul };
  65. }
  66. private static ulong[] _8B4H2S1D_()
  67. {
  68. return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
  69. 0x8080808080808080ul, 0x7FFF7FFF7FFF7FFFul,
  70. 0x8000800080008000ul, 0x7FFFFFFF7FFFFFFFul,
  71. 0x8000000080000000ul, 0x7FFFFFFFFFFFFFFFul,
  72. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
  73. }
  74. #endregion
  75. private const int RndCnt = 2;
  76. [Test, Pairwise, Description("ADD <V><d>, <V><n>, <V><m>")]
  77. public void Add_S_D([Values(0u)] uint Rd,
  78. [Values(1u, 0u)] uint Rn,
  79. [Values(2u, 0u)] uint Rm,
  80. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  81. [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
  82. [ValueSource("_1D_")] [Random(RndCnt)] ulong B)
  83. {
  84. uint Opcode = 0x5EE08400; // ADD D0, D0, D0
  85. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  86. Bits Op = new Bits(Opcode);
  87. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  88. Vector128<float> V1 = MakeVectorE0(A);
  89. Vector128<float> V2 = MakeVectorE0(B);
  90. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  91. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  92. AArch64.V(1, new Bits(A));
  93. AArch64.V(2, new Bits(B));
  94. SimdFp.Add_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  95. Assert.Multiple(() =>
  96. {
  97. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  98. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  99. });
  100. CompareAgainstUnicorn();
  101. }
  102. [Test, Pairwise, Description("ADD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  103. public void Add_V_8B_4H_2S([Values(0u)] uint Rd,
  104. [Values(1u, 0u)] uint Rn,
  105. [Values(2u, 0u)] uint Rm,
  106. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  107. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  108. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  109. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  110. {
  111. uint Opcode = 0x0E208400; // ADD V0.8B, V0.8B, V0.8B
  112. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  113. Opcode |= ((size & 3) << 22);
  114. Bits Op = new Bits(Opcode);
  115. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  116. Vector128<float> V1 = MakeVectorE0(A);
  117. Vector128<float> V2 = MakeVectorE0(B);
  118. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  119. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  120. AArch64.V(1, new Bits(A));
  121. AArch64.V(2, new Bits(B));
  122. SimdFp.Add_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  123. Assert.Multiple(() =>
  124. {
  125. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  126. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  127. });
  128. CompareAgainstUnicorn();
  129. }
  130. [Test, Pairwise, Description("ADD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  131. public void Add_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  132. [Values(1u, 0u)] uint Rn,
  133. [Values(2u, 0u)] uint Rm,
  134. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  135. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  136. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  137. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  138. {
  139. uint Opcode = 0x4E208400; // ADD V0.16B, V0.16B, V0.16B
  140. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  141. Opcode |= ((size & 3) << 22);
  142. Bits Op = new Bits(Opcode);
  143. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  144. Vector128<float> V1 = MakeVectorE0E1(A, A);
  145. Vector128<float> V2 = MakeVectorE0E1(B, B);
  146. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  147. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  148. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  149. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  150. SimdFp.Add_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  151. Assert.Multiple(() =>
  152. {
  153. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  154. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  155. });
  156. CompareAgainstUnicorn();
  157. }
  158. [Test, Pairwise, Description("ADDHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
  159. public void Addhn_V_8H8B_4S4H_2D2S([Values(0u)] uint Rd,
  160. [Values(1u, 0u)] uint Rn,
  161. [Values(2u, 0u)] uint Rm,
  162. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
  163. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  164. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong B,
  165. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H8B, 4S4H, 2D2S>
  166. {
  167. uint Opcode = 0x0E204000; // ADDHN V0.8B, V0.8H, V0.8H
  168. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  169. Opcode |= ((size & 3) << 22);
  170. Bits Op = new Bits(Opcode);
  171. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  172. Vector128<float> V1 = MakeVectorE0E1(A, A);
  173. Vector128<float> V2 = MakeVectorE0E1(B, B);
  174. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  175. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  176. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  177. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  178. SimdFp.Addhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  179. Assert.Multiple(() =>
  180. {
  181. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  182. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  183. });
  184. CompareAgainstUnicorn();
  185. }
  186. [Test, Pairwise, Description("ADDHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
  187. public void Addhn_V_8H16B_4S8H_2D4S([Values(0u)] uint Rd,
  188. [Values(1u, 0u)] uint Rn,
  189. [Values(2u, 0u)] uint Rm,
  190. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
  191. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  192. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong B,
  193. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H16B, 4S8H, 2D4S>
  194. {
  195. uint Opcode = 0x4E204000; // ADDHN2 V0.16B, V0.8H, V0.8H
  196. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  197. Opcode |= ((size & 3) << 22);
  198. Bits Op = new Bits(Opcode);
  199. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  200. Vector128<float> V1 = MakeVectorE0E1(A, A);
  201. Vector128<float> V2 = MakeVectorE0E1(B, B);
  202. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  203. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  204. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  205. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  206. SimdFp.Addhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  207. Assert.Multiple(() =>
  208. {
  209. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  210. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  211. });
  212. CompareAgainstUnicorn();
  213. }
  214. [Test, Pairwise, Description("ADDP <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  215. public void Addp_V_8B_4H_2S([Values(0u)] uint Rd,
  216. [Values(1u, 0u)] uint Rn,
  217. [Values(2u, 0u)] uint Rm,
  218. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  219. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  220. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  221. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  222. {
  223. uint Opcode = 0x0E20BC00; // ADDP V0.8B, V0.8B, V0.8B
  224. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  225. Opcode |= ((size & 3) << 22);
  226. Bits Op = new Bits(Opcode);
  227. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  228. Vector128<float> V1 = MakeVectorE0(A);
  229. Vector128<float> V2 = MakeVectorE0(B);
  230. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  231. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  232. AArch64.V(1, new Bits(A));
  233. AArch64.V(2, new Bits(B));
  234. SimdFp.Addp_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  235. Assert.Multiple(() =>
  236. {
  237. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  238. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  239. });
  240. CompareAgainstUnicorn();
  241. }
  242. [Test, Pairwise, Description("ADDP <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  243. public void Addp_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  244. [Values(1u, 0u)] uint Rn,
  245. [Values(2u, 0u)] uint Rm,
  246. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  247. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  248. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  249. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  250. {
  251. uint Opcode = 0x4E20BC00; // ADDP V0.16B, V0.16B, V0.16B
  252. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  253. Opcode |= ((size & 3) << 22);
  254. Bits Op = new Bits(Opcode);
  255. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  256. Vector128<float> V1 = MakeVectorE0E1(A, A);
  257. Vector128<float> V2 = MakeVectorE0E1(B, B);
  258. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  259. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  260. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  261. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  262. SimdFp.Addp_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  263. Assert.Multiple(() =>
  264. {
  265. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  266. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  267. });
  268. CompareAgainstUnicorn();
  269. }
  270. [Test, Pairwise, Description("AND <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  271. public void And_V_8B([Values(0u)] uint Rd,
  272. [Values(1u, 0u)] uint Rn,
  273. [Values(2u, 0u)] uint Rm,
  274. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  275. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  276. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  277. {
  278. uint Opcode = 0x0E201C00; // AND V0.8B, V0.8B, V0.8B
  279. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  280. Bits Op = new Bits(Opcode);
  281. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  282. Vector128<float> V1 = MakeVectorE0(A);
  283. Vector128<float> V2 = MakeVectorE0(B);
  284. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  285. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  286. AArch64.V(1, new Bits(A));
  287. AArch64.V(2, new Bits(B));
  288. SimdFp.And_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  289. Assert.Multiple(() =>
  290. {
  291. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  292. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  293. });
  294. CompareAgainstUnicorn();
  295. }
  296. [Test, Pairwise, Description("AND <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  297. public void And_V_16B([Values(0u)] uint Rd,
  298. [Values(1u, 0u)] uint Rn,
  299. [Values(2u, 0u)] uint Rm,
  300. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  301. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  302. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  303. {
  304. uint Opcode = 0x4E201C00; // AND V0.16B, V0.16B, V0.16B
  305. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  306. Bits Op = new Bits(Opcode);
  307. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  308. Vector128<float> V1 = MakeVectorE0E1(A, A);
  309. Vector128<float> V2 = MakeVectorE0E1(B, B);
  310. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  311. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  312. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  313. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  314. SimdFp.And_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  315. Assert.Multiple(() =>
  316. {
  317. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  318. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  319. });
  320. CompareAgainstUnicorn();
  321. }
  322. [Test, Pairwise, Description("BIC <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  323. public void Bic_V_8B([Values(0u)] uint Rd,
  324. [Values(1u, 0u)] uint Rn,
  325. [Values(2u, 0u)] uint Rm,
  326. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  327. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  328. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  329. {
  330. uint Opcode = 0x0E601C00; // BIC V0.8B, V0.8B, V0.8B
  331. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  332. Bits Op = new Bits(Opcode);
  333. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  334. Vector128<float> V1 = MakeVectorE0(A);
  335. Vector128<float> V2 = MakeVectorE0(B);
  336. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  337. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  338. AArch64.V(1, new Bits(A));
  339. AArch64.V(2, new Bits(B));
  340. SimdFp.Bic_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  341. Assert.Multiple(() =>
  342. {
  343. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  344. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  345. });
  346. CompareAgainstUnicorn();
  347. }
  348. [Test, Pairwise, Description("BIC <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  349. public void Bic_V_16B([Values(0u)] uint Rd,
  350. [Values(1u, 0u)] uint Rn,
  351. [Values(2u, 0u)] uint Rm,
  352. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  353. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  354. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  355. {
  356. uint Opcode = 0x4E601C00; // BIC V0.16B, V0.16B, V0.16B
  357. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  358. Bits Op = new Bits(Opcode);
  359. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  360. Vector128<float> V1 = MakeVectorE0E1(A, A);
  361. Vector128<float> V2 = MakeVectorE0E1(B, B);
  362. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  363. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  364. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  365. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  366. SimdFp.Bic_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  367. Assert.Multiple(() =>
  368. {
  369. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  370. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  371. });
  372. CompareAgainstUnicorn();
  373. }
  374. [Test, Pairwise, Description("BIF <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  375. public void Bif_V_8B([Values(0u)] uint Rd,
  376. [Values(1u, 0u)] uint Rn,
  377. [Values(2u, 0u)] uint Rm,
  378. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  379. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  380. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  381. {
  382. uint Opcode = 0x2EE01C00; // BIF V0.8B, V0.8B, V0.8B
  383. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  384. Bits Op = new Bits(Opcode);
  385. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  386. Vector128<float> V1 = MakeVectorE0(A);
  387. Vector128<float> V2 = MakeVectorE0(B);
  388. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  389. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  390. AArch64.V(1, new Bits(A));
  391. AArch64.V(2, new Bits(B));
  392. SimdFp.Bif_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  393. Assert.Multiple(() =>
  394. {
  395. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  396. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  397. });
  398. CompareAgainstUnicorn();
  399. }
  400. [Test, Pairwise, Description("BIF <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  401. public void Bif_V_16B([Values(0u)] uint Rd,
  402. [Values(1u, 0u)] uint Rn,
  403. [Values(2u, 0u)] uint Rm,
  404. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  405. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  406. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  407. {
  408. uint Opcode = 0x6EE01C00; // BIF V0.16B, V0.16B, V0.16B
  409. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  410. Bits Op = new Bits(Opcode);
  411. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  412. Vector128<float> V1 = MakeVectorE0E1(A, A);
  413. Vector128<float> V2 = MakeVectorE0E1(B, B);
  414. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  415. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  416. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  417. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  418. SimdFp.Bif_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  419. Assert.Multiple(() =>
  420. {
  421. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  422. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  423. });
  424. CompareAgainstUnicorn();
  425. }
  426. [Test, Pairwise, Description("BIT <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  427. public void Bit_V_8B([Values(0u)] uint Rd,
  428. [Values(1u, 0u)] uint Rn,
  429. [Values(2u, 0u)] uint Rm,
  430. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  431. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  432. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  433. {
  434. uint Opcode = 0x2EA01C00; // BIT V0.8B, V0.8B, V0.8B
  435. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  436. Bits Op = new Bits(Opcode);
  437. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  438. Vector128<float> V1 = MakeVectorE0(A);
  439. Vector128<float> V2 = MakeVectorE0(B);
  440. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  441. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  442. AArch64.V(1, new Bits(A));
  443. AArch64.V(2, new Bits(B));
  444. SimdFp.Bit_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  445. Assert.Multiple(() =>
  446. {
  447. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  448. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  449. });
  450. CompareAgainstUnicorn();
  451. }
  452. [Test, Pairwise, Description("BIT <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  453. public void Bit_V_16B([Values(0u)] uint Rd,
  454. [Values(1u, 0u)] uint Rn,
  455. [Values(2u, 0u)] uint Rm,
  456. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  457. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  458. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  459. {
  460. uint Opcode = 0x6EA01C00; // BIT V0.16B, V0.16B, V0.16B
  461. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  462. Bits Op = new Bits(Opcode);
  463. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  464. Vector128<float> V1 = MakeVectorE0E1(A, A);
  465. Vector128<float> V2 = MakeVectorE0E1(B, B);
  466. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  467. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  468. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  469. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  470. SimdFp.Bit_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  471. Assert.Multiple(() =>
  472. {
  473. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  474. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  475. });
  476. CompareAgainstUnicorn();
  477. }
  478. [Test, Pairwise, Description("BSL <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  479. public void Bsl_V_8B([Values(0u)] uint Rd,
  480. [Values(1u, 0u)] uint Rn,
  481. [Values(2u, 0u)] uint Rm,
  482. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  483. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  484. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  485. {
  486. uint Opcode = 0x2E601C00; // BSL V0.8B, V0.8B, V0.8B
  487. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  488. Bits Op = new Bits(Opcode);
  489. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  490. Vector128<float> V1 = MakeVectorE0(A);
  491. Vector128<float> V2 = MakeVectorE0(B);
  492. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  493. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  494. AArch64.V(1, new Bits(A));
  495. AArch64.V(2, new Bits(B));
  496. SimdFp.Bsl_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  497. Assert.Multiple(() =>
  498. {
  499. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  500. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  501. });
  502. CompareAgainstUnicorn();
  503. }
  504. [Test, Pairwise, Description("BSL <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  505. public void Bsl_V_16B([Values(0u)] uint Rd,
  506. [Values(1u, 0u)] uint Rn,
  507. [Values(2u, 0u)] uint Rm,
  508. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  509. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  510. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  511. {
  512. uint Opcode = 0x6E601C00; // BSL V0.16B, V0.16B, V0.16B
  513. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  514. Bits Op = new Bits(Opcode);
  515. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  516. Vector128<float> V1 = MakeVectorE0E1(A, A);
  517. Vector128<float> V2 = MakeVectorE0E1(B, B);
  518. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  519. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  520. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  521. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  522. SimdFp.Bsl_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  523. Assert.Multiple(() =>
  524. {
  525. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  526. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  527. });
  528. CompareAgainstUnicorn();
  529. }
  530. [Test, Pairwise, Description("CMEQ <V><d>, <V><n>, <V><m>")]
  531. public void Cmeq_S_D([Values(0u)] uint Rd,
  532. [Values(1u, 0u)] uint Rn,
  533. [Values(2u, 0u)] uint Rm,
  534. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  535. [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
  536. [ValueSource("_1D_")] [Random(RndCnt)] ulong B)
  537. {
  538. uint Opcode = 0x7EE08C00; // CMEQ D0, D0, D0
  539. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  540. Bits Op = new Bits(Opcode);
  541. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  542. Vector128<float> V1 = MakeVectorE0(A);
  543. Vector128<float> V2 = MakeVectorE0(B);
  544. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  545. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  546. AArch64.V(1, new Bits(A));
  547. AArch64.V(2, new Bits(B));
  548. SimdFp.Cmeq_Reg_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  549. Assert.Multiple(() =>
  550. {
  551. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  552. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  553. });
  554. CompareAgainstUnicorn();
  555. }
  556. [Test, Pairwise, Description("CMEQ <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  557. public void Cmeq_V_8B_4H_2S([Values(0u)] uint Rd,
  558. [Values(1u, 0u)] uint Rn,
  559. [Values(2u, 0u)] uint Rm,
  560. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  561. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  562. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  563. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  564. {
  565. uint Opcode = 0x2E208C00; // CMEQ V0.8B, V0.8B, V0.8B
  566. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  567. Opcode |= ((size & 3) << 22);
  568. Bits Op = new Bits(Opcode);
  569. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  570. Vector128<float> V1 = MakeVectorE0(A);
  571. Vector128<float> V2 = MakeVectorE0(B);
  572. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  573. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  574. AArch64.V(1, new Bits(A));
  575. AArch64.V(2, new Bits(B));
  576. SimdFp.Cmeq_Reg_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  577. Assert.Multiple(() =>
  578. {
  579. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  580. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  581. });
  582. CompareAgainstUnicorn();
  583. }
  584. [Test, Pairwise, Description("CMEQ <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  585. public void Cmeq_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  586. [Values(1u, 0u)] uint Rn,
  587. [Values(2u, 0u)] uint Rm,
  588. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  589. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  590. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  591. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  592. {
  593. uint Opcode = 0x6E208C00; // CMEQ V0.16B, V0.16B, V0.16B
  594. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  595. Opcode |= ((size & 3) << 22);
  596. Bits Op = new Bits(Opcode);
  597. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  598. Vector128<float> V1 = MakeVectorE0E1(A, A);
  599. Vector128<float> V2 = MakeVectorE0E1(B, B);
  600. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  601. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  602. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  603. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  604. SimdFp.Cmeq_Reg_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  605. Assert.Multiple(() =>
  606. {
  607. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  608. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  609. });
  610. CompareAgainstUnicorn();
  611. }
  612. [Test, Pairwise, Description("CMGE <V><d>, <V><n>, <V><m>")]
  613. public void Cmge_S_D([Values(0u)] uint Rd,
  614. [Values(1u, 0u)] uint Rn,
  615. [Values(2u, 0u)] uint Rm,
  616. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  617. [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
  618. [ValueSource("_1D_")] [Random(RndCnt)] ulong B)
  619. {
  620. uint Opcode = 0x5EE03C00; // CMGE D0, D0, D0
  621. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  622. Bits Op = new Bits(Opcode);
  623. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  624. Vector128<float> V1 = MakeVectorE0(A);
  625. Vector128<float> V2 = MakeVectorE0(B);
  626. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  627. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  628. AArch64.V(1, new Bits(A));
  629. AArch64.V(2, new Bits(B));
  630. SimdFp.Cmge_Reg_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  631. Assert.Multiple(() =>
  632. {
  633. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  634. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  635. });
  636. CompareAgainstUnicorn();
  637. }
  638. [Test, Pairwise, Description("CMGE <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  639. public void Cmge_V_8B_4H_2S([Values(0u)] uint Rd,
  640. [Values(1u, 0u)] uint Rn,
  641. [Values(2u, 0u)] uint Rm,
  642. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  643. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  644. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  645. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  646. {
  647. uint Opcode = 0x0E203C00; // CMGE V0.8B, V0.8B, V0.8B
  648. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  649. Opcode |= ((size & 3) << 22);
  650. Bits Op = new Bits(Opcode);
  651. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  652. Vector128<float> V1 = MakeVectorE0(A);
  653. Vector128<float> V2 = MakeVectorE0(B);
  654. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  655. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  656. AArch64.V(1, new Bits(A));
  657. AArch64.V(2, new Bits(B));
  658. SimdFp.Cmge_Reg_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  659. Assert.Multiple(() =>
  660. {
  661. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  662. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  663. });
  664. CompareAgainstUnicorn();
  665. }
  666. [Test, Pairwise, Description("CMGE <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  667. public void Cmge_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  668. [Values(1u, 0u)] uint Rn,
  669. [Values(2u, 0u)] uint Rm,
  670. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  671. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  672. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  673. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  674. {
  675. uint Opcode = 0x4E203C00; // CMGE V0.16B, V0.16B, V0.16B
  676. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  677. Opcode |= ((size & 3) << 22);
  678. Bits Op = new Bits(Opcode);
  679. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  680. Vector128<float> V1 = MakeVectorE0E1(A, A);
  681. Vector128<float> V2 = MakeVectorE0E1(B, B);
  682. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  683. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  684. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  685. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  686. SimdFp.Cmge_Reg_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  687. Assert.Multiple(() =>
  688. {
  689. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  690. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  691. });
  692. CompareAgainstUnicorn();
  693. }
  694. [Test, Pairwise, Description("CMGT <V><d>, <V><n>, <V><m>")]
  695. public void Cmgt_S_D([Values(0u)] uint Rd,
  696. [Values(1u, 0u)] uint Rn,
  697. [Values(2u, 0u)] uint Rm,
  698. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  699. [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
  700. [ValueSource("_1D_")] [Random(RndCnt)] ulong B)
  701. {
  702. uint Opcode = 0x5EE03400; // CMGT D0, D0, D0
  703. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  704. Bits Op = new Bits(Opcode);
  705. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  706. Vector128<float> V1 = MakeVectorE0(A);
  707. Vector128<float> V2 = MakeVectorE0(B);
  708. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  709. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  710. AArch64.V(1, new Bits(A));
  711. AArch64.V(2, new Bits(B));
  712. SimdFp.Cmgt_Reg_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  713. Assert.Multiple(() =>
  714. {
  715. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  716. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  717. });
  718. CompareAgainstUnicorn();
  719. }
  720. [Test, Pairwise, Description("CMGT <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  721. public void Cmgt_V_8B_4H_2S([Values(0u)] uint Rd,
  722. [Values(1u, 0u)] uint Rn,
  723. [Values(2u, 0u)] uint Rm,
  724. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  725. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  726. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  727. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  728. {
  729. uint Opcode = 0x0E203400; // CMGT V0.8B, V0.8B, V0.8B
  730. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  731. Opcode |= ((size & 3) << 22);
  732. Bits Op = new Bits(Opcode);
  733. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  734. Vector128<float> V1 = MakeVectorE0(A);
  735. Vector128<float> V2 = MakeVectorE0(B);
  736. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  737. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  738. AArch64.V(1, new Bits(A));
  739. AArch64.V(2, new Bits(B));
  740. SimdFp.Cmgt_Reg_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  741. Assert.Multiple(() =>
  742. {
  743. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  744. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  745. });
  746. CompareAgainstUnicorn();
  747. }
  748. [Test, Pairwise, Description("CMGT <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  749. public void Cmgt_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  750. [Values(1u, 0u)] uint Rn,
  751. [Values(2u, 0u)] uint Rm,
  752. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  753. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  754. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  755. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  756. {
  757. uint Opcode = 0x4E203400; // CMGT V0.16B, V0.16B, V0.16B
  758. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  759. Opcode |= ((size & 3) << 22);
  760. Bits Op = new Bits(Opcode);
  761. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  762. Vector128<float> V1 = MakeVectorE0E1(A, A);
  763. Vector128<float> V2 = MakeVectorE0E1(B, B);
  764. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  765. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  766. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  767. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  768. SimdFp.Cmgt_Reg_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  769. Assert.Multiple(() =>
  770. {
  771. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  772. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  773. });
  774. CompareAgainstUnicorn();
  775. }
  776. [Test, Pairwise, Description("CMHI <V><d>, <V><n>, <V><m>")]
  777. public void Cmhi_S_D([Values(0u)] uint Rd,
  778. [Values(1u, 0u)] uint Rn,
  779. [Values(2u, 0u)] uint Rm,
  780. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  781. [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
  782. [ValueSource("_1D_")] [Random(RndCnt)] ulong B)
  783. {
  784. uint Opcode = 0x7EE03400; // CMHI D0, D0, D0
  785. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  786. Bits Op = new Bits(Opcode);
  787. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  788. Vector128<float> V1 = MakeVectorE0(A);
  789. Vector128<float> V2 = MakeVectorE0(B);
  790. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  791. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  792. AArch64.V(1, new Bits(A));
  793. AArch64.V(2, new Bits(B));
  794. SimdFp.Cmhi_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  795. Assert.Multiple(() =>
  796. {
  797. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  798. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  799. });
  800. CompareAgainstUnicorn();
  801. }
  802. [Test, Pairwise, Description("CMHI <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  803. public void Cmhi_V_8B_4H_2S([Values(0u)] uint Rd,
  804. [Values(1u, 0u)] uint Rn,
  805. [Values(2u, 0u)] uint Rm,
  806. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  807. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  808. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  809. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  810. {
  811. uint Opcode = 0x2E203400; // CMHI V0.8B, V0.8B, V0.8B
  812. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  813. Opcode |= ((size & 3) << 22);
  814. Bits Op = new Bits(Opcode);
  815. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  816. Vector128<float> V1 = MakeVectorE0(A);
  817. Vector128<float> V2 = MakeVectorE0(B);
  818. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  819. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  820. AArch64.V(1, new Bits(A));
  821. AArch64.V(2, new Bits(B));
  822. SimdFp.Cmhi_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  823. Assert.Multiple(() =>
  824. {
  825. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  826. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  827. });
  828. CompareAgainstUnicorn();
  829. }
  830. [Test, Pairwise, Description("CMHI <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  831. public void Cmhi_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  832. [Values(1u, 0u)] uint Rn,
  833. [Values(2u, 0u)] uint Rm,
  834. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  835. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  836. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  837. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  838. {
  839. uint Opcode = 0x6E203400; // CMHI V0.16B, V0.16B, V0.16B
  840. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  841. Opcode |= ((size & 3) << 22);
  842. Bits Op = new Bits(Opcode);
  843. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  844. Vector128<float> V1 = MakeVectorE0E1(A, A);
  845. Vector128<float> V2 = MakeVectorE0E1(B, B);
  846. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  847. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  848. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  849. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  850. SimdFp.Cmhi_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  851. Assert.Multiple(() =>
  852. {
  853. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  854. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  855. });
  856. CompareAgainstUnicorn();
  857. }
  858. [Test, Pairwise, Description("CMHS <V><d>, <V><n>, <V><m>")]
  859. public void Cmhs_S_D([Values(0u)] uint Rd,
  860. [Values(1u, 0u)] uint Rn,
  861. [Values(2u, 0u)] uint Rm,
  862. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  863. [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
  864. [ValueSource("_1D_")] [Random(RndCnt)] ulong B)
  865. {
  866. uint Opcode = 0x7EE03C00; // CMHS D0, D0, D0
  867. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  868. Bits Op = new Bits(Opcode);
  869. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  870. Vector128<float> V1 = MakeVectorE0(A);
  871. Vector128<float> V2 = MakeVectorE0(B);
  872. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  873. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  874. AArch64.V(1, new Bits(A));
  875. AArch64.V(2, new Bits(B));
  876. SimdFp.Cmhs_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  877. Assert.Multiple(() =>
  878. {
  879. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  880. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  881. });
  882. CompareAgainstUnicorn();
  883. }
  884. [Test, Pairwise, Description("CMHS <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  885. public void Cmhs_V_8B_4H_2S([Values(0u)] uint Rd,
  886. [Values(1u, 0u)] uint Rn,
  887. [Values(2u, 0u)] uint Rm,
  888. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  889. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  890. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  891. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  892. {
  893. uint Opcode = 0x2E203C00; // CMHS V0.8B, V0.8B, V0.8B
  894. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  895. Opcode |= ((size & 3) << 22);
  896. Bits Op = new Bits(Opcode);
  897. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  898. Vector128<float> V1 = MakeVectorE0(A);
  899. Vector128<float> V2 = MakeVectorE0(B);
  900. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  901. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  902. AArch64.V(1, new Bits(A));
  903. AArch64.V(2, new Bits(B));
  904. SimdFp.Cmhs_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  905. Assert.Multiple(() =>
  906. {
  907. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  908. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  909. });
  910. CompareAgainstUnicorn();
  911. }
  912. [Test, Pairwise, Description("CMHS <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  913. public void Cmhs_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  914. [Values(1u, 0u)] uint Rn,
  915. [Values(2u, 0u)] uint Rm,
  916. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  917. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  918. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  919. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  920. {
  921. uint Opcode = 0x6E203C00; // CMHS V0.16B, V0.16B, V0.16B
  922. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  923. Opcode |= ((size & 3) << 22);
  924. Bits Op = new Bits(Opcode);
  925. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  926. Vector128<float> V1 = MakeVectorE0E1(A, A);
  927. Vector128<float> V2 = MakeVectorE0E1(B, B);
  928. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  929. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  930. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  931. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  932. SimdFp.Cmhs_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  933. Assert.Multiple(() =>
  934. {
  935. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  936. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  937. });
  938. CompareAgainstUnicorn();
  939. }
  940. [Test, Pairwise, Description("CMTST <V><d>, <V><n>, <V><m>")]
  941. public void Cmtst_S_D([Values(0u)] uint Rd,
  942. [Values(1u, 0u)] uint Rn,
  943. [Values(2u, 0u)] uint Rm,
  944. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  945. [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
  946. [ValueSource("_1D_")] [Random(RndCnt)] ulong B)
  947. {
  948. uint Opcode = 0x5EE08C00; // CMTST D0, D0, D0
  949. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  950. Bits Op = new Bits(Opcode);
  951. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  952. Vector128<float> V1 = MakeVectorE0(A);
  953. Vector128<float> V2 = MakeVectorE0(B);
  954. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  955. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  956. AArch64.V(1, new Bits(A));
  957. AArch64.V(2, new Bits(B));
  958. SimdFp.Cmtst_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  959. Assert.Multiple(() =>
  960. {
  961. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  962. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  963. });
  964. CompareAgainstUnicorn();
  965. }
  966. [Test, Pairwise, Description("CMTST <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  967. public void Cmtst_V_8B_4H_2S([Values(0u)] uint Rd,
  968. [Values(1u, 0u)] uint Rn,
  969. [Values(2u, 0u)] uint Rm,
  970. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  971. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  972. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  973. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  974. {
  975. uint Opcode = 0x0E208C00; // CMTST V0.8B, V0.8B, V0.8B
  976. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  977. Opcode |= ((size & 3) << 22);
  978. Bits Op = new Bits(Opcode);
  979. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  980. Vector128<float> V1 = MakeVectorE0(A);
  981. Vector128<float> V2 = MakeVectorE0(B);
  982. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  983. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  984. AArch64.V(1, new Bits(A));
  985. AArch64.V(2, new Bits(B));
  986. SimdFp.Cmtst_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  987. Assert.Multiple(() =>
  988. {
  989. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  990. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  991. });
  992. CompareAgainstUnicorn();
  993. }
  994. [Test, Pairwise, Description("CMTST <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  995. public void Cmtst_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  996. [Values(1u, 0u)] uint Rn,
  997. [Values(2u, 0u)] uint Rm,
  998. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  999. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  1000. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  1001. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  1002. {
  1003. uint Opcode = 0x4E208C00; // CMTST V0.16B, V0.16B, V0.16B
  1004. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1005. Opcode |= ((size & 3) << 22);
  1006. Bits Op = new Bits(Opcode);
  1007. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1008. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1009. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1010. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1011. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1012. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1013. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1014. SimdFp.Cmtst_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1015. Assert.Multiple(() =>
  1016. {
  1017. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1018. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1019. });
  1020. CompareAgainstUnicorn();
  1021. }
  1022. [Test, Pairwise, Description("EOR <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1023. public void Eor_V_8B([Values(0u)] uint Rd,
  1024. [Values(1u, 0u)] uint Rn,
  1025. [Values(2u, 0u)] uint Rm,
  1026. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  1027. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  1028. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  1029. {
  1030. uint Opcode = 0x2E201C00; // EOR V0.8B, V0.8B, V0.8B
  1031. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1032. Bits Op = new Bits(Opcode);
  1033. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1034. Vector128<float> V1 = MakeVectorE0(A);
  1035. Vector128<float> V2 = MakeVectorE0(B);
  1036. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1037. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1038. AArch64.V(1, new Bits(A));
  1039. AArch64.V(2, new Bits(B));
  1040. SimdFp.Eor_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  1041. Assert.Multiple(() =>
  1042. {
  1043. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1044. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1045. });
  1046. CompareAgainstUnicorn();
  1047. }
  1048. [Test, Pairwise, Description("EOR <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1049. public void Eor_V_16B([Values(0u)] uint Rd,
  1050. [Values(1u, 0u)] uint Rn,
  1051. [Values(2u, 0u)] uint Rm,
  1052. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  1053. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  1054. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  1055. {
  1056. uint Opcode = 0x6E201C00; // EOR V0.16B, V0.16B, V0.16B
  1057. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1058. Bits Op = new Bits(Opcode);
  1059. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1060. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1061. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1062. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1063. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1064. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1065. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1066. SimdFp.Eor_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  1067. Assert.Multiple(() =>
  1068. {
  1069. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1070. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1071. });
  1072. CompareAgainstUnicorn();
  1073. }
  1074. [Test, Pairwise, Description("ORN <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1075. public void Orn_V_8B([Values(0u)] uint Rd,
  1076. [Values(1u, 0u)] uint Rn,
  1077. [Values(2u, 0u)] uint Rm,
  1078. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  1079. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  1080. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  1081. {
  1082. uint Opcode = 0x0EE01C00; // ORN V0.8B, V0.8B, V0.8B
  1083. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1084. Bits Op = new Bits(Opcode);
  1085. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1086. Vector128<float> V1 = MakeVectorE0(A);
  1087. Vector128<float> V2 = MakeVectorE0(B);
  1088. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1089. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1090. AArch64.V(1, new Bits(A));
  1091. AArch64.V(2, new Bits(B));
  1092. SimdFp.Orn_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  1093. Assert.Multiple(() =>
  1094. {
  1095. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1096. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1097. });
  1098. CompareAgainstUnicorn();
  1099. }
  1100. [Test, Pairwise, Description("ORN <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1101. public void Orn_V_16B([Values(0u)] uint Rd,
  1102. [Values(1u, 0u)] uint Rn,
  1103. [Values(2u, 0u)] uint Rm,
  1104. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  1105. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  1106. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  1107. {
  1108. uint Opcode = 0x4EE01C00; // ORN V0.16B, V0.16B, V0.16B
  1109. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1110. Bits Op = new Bits(Opcode);
  1111. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1112. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1113. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1114. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1115. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1116. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1117. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1118. SimdFp.Orn_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  1119. Assert.Multiple(() =>
  1120. {
  1121. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1122. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1123. });
  1124. CompareAgainstUnicorn();
  1125. }
  1126. [Test, Pairwise, Description("ORR <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1127. public void Orr_V_8B([Values(0u)] uint Rd,
  1128. [Values(1u, 0u)] uint Rn,
  1129. [Values(2u, 0u)] uint Rm,
  1130. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  1131. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  1132. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  1133. {
  1134. uint Opcode = 0x0EA01C00; // ORR V0.8B, V0.8B, V0.8B
  1135. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1136. Bits Op = new Bits(Opcode);
  1137. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1138. Vector128<float> V1 = MakeVectorE0(A);
  1139. Vector128<float> V2 = MakeVectorE0(B);
  1140. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1141. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1142. AArch64.V(1, new Bits(A));
  1143. AArch64.V(2, new Bits(B));
  1144. SimdFp.Orr_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  1145. Assert.Multiple(() =>
  1146. {
  1147. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1148. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1149. });
  1150. CompareAgainstUnicorn();
  1151. }
  1152. [Test, Pairwise, Description("ORR <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1153. public void Orr_V_16B([Values(0u)] uint Rd,
  1154. [Values(1u, 0u)] uint Rn,
  1155. [Values(2u, 0u)] uint Rm,
  1156. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  1157. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  1158. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  1159. {
  1160. uint Opcode = 0x4EA01C00; // ORR V0.16B, V0.16B, V0.16B
  1161. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1162. Bits Op = new Bits(Opcode);
  1163. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1164. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1165. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1166. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1167. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1168. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1169. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1170. SimdFp.Orr_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  1171. Assert.Multiple(() =>
  1172. {
  1173. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1174. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1175. });
  1176. CompareAgainstUnicorn();
  1177. }
  1178. [Test, Pairwise, Description("RADDHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
  1179. public void Raddhn_V_8H8B_4S4H_2D2S([Values(0u)] uint Rd,
  1180. [Values(1u, 0u)] uint Rn,
  1181. [Values(2u, 0u)] uint Rm,
  1182. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
  1183. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  1184. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong B,
  1185. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H8B, 4S4H, 2D2S>
  1186. {
  1187. uint Opcode = 0x2E204000; // RADDHN V0.8B, V0.8H, V0.8H
  1188. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1189. Opcode |= ((size & 3) << 22);
  1190. Bits Op = new Bits(Opcode);
  1191. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1192. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1193. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1194. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1195. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1196. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1197. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1198. SimdFp.Raddhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1199. Assert.Multiple(() =>
  1200. {
  1201. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1202. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1203. });
  1204. CompareAgainstUnicorn();
  1205. }
  1206. [Test, Pairwise, Description("RADDHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
  1207. public void Raddhn_V_8H16B_4S8H_2D4S([Values(0u)] uint Rd,
  1208. [Values(1u, 0u)] uint Rn,
  1209. [Values(2u, 0u)] uint Rm,
  1210. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
  1211. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  1212. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong B,
  1213. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H16B, 4S8H, 2D4S>
  1214. {
  1215. uint Opcode = 0x6E204000; // RADDHN2 V0.16B, V0.8H, V0.8H
  1216. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1217. Opcode |= ((size & 3) << 22);
  1218. Bits Op = new Bits(Opcode);
  1219. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1220. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1221. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1222. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1223. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1224. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1225. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1226. SimdFp.Raddhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1227. Assert.Multiple(() =>
  1228. {
  1229. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1230. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1231. });
  1232. CompareAgainstUnicorn();
  1233. }
  1234. [Test, Pairwise, Description("RSUBHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
  1235. public void Rsubhn_V_8H8B_4S4H_2D2S([Values(0u)] uint Rd,
  1236. [Values(1u, 0u)] uint Rn,
  1237. [Values(2u, 0u)] uint Rm,
  1238. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
  1239. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  1240. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong B,
  1241. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H8B, 4S4H, 2D2S>
  1242. {
  1243. uint Opcode = 0x2E206000; // RSUBHN V0.8B, V0.8H, V0.8H
  1244. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1245. Opcode |= ((size & 3) << 22);
  1246. Bits Op = new Bits(Opcode);
  1247. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1248. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1249. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1250. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1251. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1252. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1253. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1254. SimdFp.Rsubhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1255. Assert.Multiple(() =>
  1256. {
  1257. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1258. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1259. });
  1260. CompareAgainstUnicorn();
  1261. }
  1262. [Test, Pairwise, Description("RSUBHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
  1263. public void Rsubhn_V_8H16B_4S8H_2D4S([Values(0u)] uint Rd,
  1264. [Values(1u, 0u)] uint Rn,
  1265. [Values(2u, 0u)] uint Rm,
  1266. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
  1267. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  1268. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong B,
  1269. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H16B, 4S8H, 2D4S>
  1270. {
  1271. uint Opcode = 0x6E206000; // RSUBHN2 V0.16B, V0.8H, V0.8H
  1272. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1273. Opcode |= ((size & 3) << 22);
  1274. Bits Op = new Bits(Opcode);
  1275. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1276. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1277. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1278. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1279. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1280. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1281. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1282. SimdFp.Rsubhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1283. Assert.Multiple(() =>
  1284. {
  1285. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1286. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1287. });
  1288. CompareAgainstUnicorn();
  1289. }
  1290. [Test, Pairwise, Description("SABA <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1291. public void Saba_V_8B_4H_2S([Values(0u)] uint Rd,
  1292. [Values(1u, 0u)] uint Rn,
  1293. [Values(2u, 0u)] uint Rm,
  1294. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1295. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1296. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1297. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  1298. {
  1299. uint Opcode = 0x0E207C00; // SABA V0.8B, V0.8B, V0.8B
  1300. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1301. Opcode |= ((size & 3) << 22);
  1302. Bits Op = new Bits(Opcode);
  1303. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1304. Vector128<float> V1 = MakeVectorE0(A);
  1305. Vector128<float> V2 = MakeVectorE0(B);
  1306. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1307. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1308. AArch64.V(1, new Bits(A));
  1309. AArch64.V(2, new Bits(B));
  1310. SimdFp.Saba_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1311. Assert.Multiple(() =>
  1312. {
  1313. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1314. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1315. });
  1316. CompareAgainstUnicorn();
  1317. }
  1318. [Test, Pairwise, Description("SABA <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1319. public void Saba_V_16B_8H_4S([Values(0u)] uint Rd,
  1320. [Values(1u, 0u)] uint Rn,
  1321. [Values(2u, 0u)] uint Rm,
  1322. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1323. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1324. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1325. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  1326. {
  1327. uint Opcode = 0x4E207C00; // SABA V0.16B, V0.16B, V0.16B
  1328. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1329. Opcode |= ((size & 3) << 22);
  1330. Bits Op = new Bits(Opcode);
  1331. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1332. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1333. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1334. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1335. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1336. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1337. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1338. SimdFp.Saba_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1339. Assert.Multiple(() =>
  1340. {
  1341. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1342. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1343. });
  1344. CompareAgainstUnicorn();
  1345. }
  1346. [Test, Pairwise, Description("SABAL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  1347. public void Sabal_V_8B8H_4H4S_2S2D([Values(0u)] uint Rd,
  1348. [Values(1u, 0u)] uint Rn,
  1349. [Values(2u, 0u)] uint Rm,
  1350. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1351. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1352. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1353. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B8H, 4H4S, 2S2D>
  1354. {
  1355. uint Opcode = 0x0E205000; // SABAL V0.8H, V0.8B, V0.8B
  1356. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1357. Opcode |= ((size & 3) << 22);
  1358. Bits Op = new Bits(Opcode);
  1359. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1360. Vector128<float> V1 = MakeVectorE0(A);
  1361. Vector128<float> V2 = MakeVectorE0(B);
  1362. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1363. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1364. AArch64.Vpart(1, 0, new Bits(A));
  1365. AArch64.Vpart(2, 0, new Bits(B));
  1366. SimdFp.Sabal_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1367. Assert.Multiple(() =>
  1368. {
  1369. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1370. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1371. });
  1372. CompareAgainstUnicorn();
  1373. }
  1374. [Test, Pairwise, Description("SABAL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  1375. public void Sabal_V_16B8H_8H4S_4S2D([Values(0u)] uint Rd,
  1376. [Values(1u, 0u)] uint Rn,
  1377. [Values(2u, 0u)] uint Rm,
  1378. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1379. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1380. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1381. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B8H, 8H4S, 4S2D>
  1382. {
  1383. uint Opcode = 0x4E205000; // SABAL2 V0.8H, V0.16B, V0.16B
  1384. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1385. Opcode |= ((size & 3) << 22);
  1386. Bits Op = new Bits(Opcode);
  1387. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1388. Vector128<float> V1 = MakeVectorE1(A);
  1389. Vector128<float> V2 = MakeVectorE1(B);
  1390. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1391. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1392. AArch64.Vpart(1, 1, new Bits(A));
  1393. AArch64.Vpart(2, 1, new Bits(B));
  1394. SimdFp.Sabal_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1395. Assert.Multiple(() =>
  1396. {
  1397. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1398. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1399. });
  1400. CompareAgainstUnicorn();
  1401. }
  1402. [Test, Pairwise, Description("SABD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1403. public void Sabd_V_8B_4H_2S([Values(0u)] uint Rd,
  1404. [Values(1u, 0u)] uint Rn,
  1405. [Values(2u, 0u)] uint Rm,
  1406. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1407. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1408. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1409. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  1410. {
  1411. uint Opcode = 0x0E207400; // SABD V0.8B, V0.8B, V0.8B
  1412. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1413. Opcode |= ((size & 3) << 22);
  1414. Bits Op = new Bits(Opcode);
  1415. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1416. Vector128<float> V1 = MakeVectorE0(A);
  1417. Vector128<float> V2 = MakeVectorE0(B);
  1418. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1419. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1420. AArch64.V(1, new Bits(A));
  1421. AArch64.V(2, new Bits(B));
  1422. SimdFp.Sabd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1423. Assert.Multiple(() =>
  1424. {
  1425. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1426. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1427. });
  1428. CompareAgainstUnicorn();
  1429. }
  1430. [Test, Pairwise, Description("SABD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1431. public void Sabd_V_16B_8H_4S([Values(0u)] uint Rd,
  1432. [Values(1u, 0u)] uint Rn,
  1433. [Values(2u, 0u)] uint Rm,
  1434. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1435. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1436. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1437. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  1438. {
  1439. uint Opcode = 0x4E207400; // SABD V0.16B, V0.16B, V0.16B
  1440. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1441. Opcode |= ((size & 3) << 22);
  1442. Bits Op = new Bits(Opcode);
  1443. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1444. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1445. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1446. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1447. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1448. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1449. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1450. SimdFp.Sabd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1451. Assert.Multiple(() =>
  1452. {
  1453. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1454. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1455. });
  1456. CompareAgainstUnicorn();
  1457. }
  1458. [Test, Pairwise, Description("SABDL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  1459. public void Sabdl_V_8B8H_4H4S_2S2D([Values(0u)] uint Rd,
  1460. [Values(1u, 0u)] uint Rn,
  1461. [Values(2u, 0u)] uint Rm,
  1462. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1463. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1464. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1465. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B8H, 4H4S, 2S2D>
  1466. {
  1467. uint Opcode = 0x0E207000; // SABDL V0.8H, V0.8B, V0.8B
  1468. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1469. Opcode |= ((size & 3) << 22);
  1470. Bits Op = new Bits(Opcode);
  1471. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1472. Vector128<float> V1 = MakeVectorE0(A);
  1473. Vector128<float> V2 = MakeVectorE0(B);
  1474. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1475. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1476. AArch64.Vpart(1, 0, new Bits(A));
  1477. AArch64.Vpart(2, 0, new Bits(B));
  1478. SimdFp.Sabdl_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1479. Assert.Multiple(() =>
  1480. {
  1481. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1482. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1483. });
  1484. CompareAgainstUnicorn();
  1485. }
  1486. [Test, Pairwise, Description("SABDL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  1487. public void Sabdl_V_16B8H_8H4S_4S2D([Values(0u)] uint Rd,
  1488. [Values(1u, 0u)] uint Rn,
  1489. [Values(2u, 0u)] uint Rm,
  1490. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1491. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1492. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1493. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B8H, 8H4S, 4S2D>
  1494. {
  1495. uint Opcode = 0x4E207000; // SABDL2 V0.8H, V0.16B, V0.16B
  1496. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1497. Opcode |= ((size & 3) << 22);
  1498. Bits Op = new Bits(Opcode);
  1499. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1500. Vector128<float> V1 = MakeVectorE1(A);
  1501. Vector128<float> V2 = MakeVectorE1(B);
  1502. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1503. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1504. AArch64.Vpart(1, 1, new Bits(A));
  1505. AArch64.Vpart(2, 1, new Bits(B));
  1506. SimdFp.Sabdl_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1507. Assert.Multiple(() =>
  1508. {
  1509. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1510. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1511. });
  1512. CompareAgainstUnicorn();
  1513. }
  1514. [Test, Pairwise, Description("SADDL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  1515. public void Saddl_V_8B8H_4H4S_2S2D([Values(0u)] uint Rd,
  1516. [Values(1u, 0u)] uint Rn,
  1517. [Values(2u, 0u)] uint Rm,
  1518. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1519. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1520. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1521. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B8H, 4H4S, 2S2D>
  1522. {
  1523. uint Opcode = 0x0E200000; // SADDL V0.8H, V0.8B, V0.8B
  1524. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1525. Opcode |= ((size & 3) << 22);
  1526. Bits Op = new Bits(Opcode);
  1527. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1528. Vector128<float> V1 = MakeVectorE0(A);
  1529. Vector128<float> V2 = MakeVectorE0(B);
  1530. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1531. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1532. AArch64.Vpart(1, 0, new Bits(A));
  1533. AArch64.Vpart(2, 0, new Bits(B));
  1534. SimdFp.Saddl_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1535. Assert.Multiple(() =>
  1536. {
  1537. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1538. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1539. });
  1540. }
  1541. [Test, Pairwise, Description("SADDL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  1542. public void Saddl_V_16B8H_8H4S_4S2D([Values(0u)] uint Rd,
  1543. [Values(1u, 0u)] uint Rn,
  1544. [Values(2u, 0u)] uint Rm,
  1545. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1546. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1547. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1548. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B8H, 8H4S, 4S2D>
  1549. {
  1550. uint Opcode = 0x4E200000; // SADDL2 V0.8H, V0.16B, V0.16B
  1551. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1552. Opcode |= ((size & 3) << 22);
  1553. Bits Op = new Bits(Opcode);
  1554. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1555. Vector128<float> V1 = MakeVectorE1(A);
  1556. Vector128<float> V2 = MakeVectorE1(B);
  1557. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1558. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1559. AArch64.Vpart(1, 1, new Bits(A));
  1560. AArch64.Vpart(2, 1, new Bits(B));
  1561. SimdFp.Saddl_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1562. Assert.Multiple(() =>
  1563. {
  1564. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1565. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1566. });
  1567. }
  1568. [Test, Pairwise, Description("SADDW{2} <Vd>.<Ta>, <Vn>.<Ta>, <Vm>.<Tb>")]
  1569. public void Saddw_V_8B8H8H_4H4S4S_2S2D2D([Values(0u)] uint Rd,
  1570. [Values(1u, 0u)] uint Rn,
  1571. [Values(2u, 0u)] uint Rm,
  1572. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  1573. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  1574. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1575. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B8H8H, 4H4S4S, 2S2D2D>
  1576. {
  1577. uint Opcode = 0x0E201000; // SADDW V0.8H, V0.8H, V0.8B
  1578. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1579. Opcode |= ((size & 3) << 22);
  1580. Bits Op = new Bits(Opcode);
  1581. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1582. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1583. Vector128<float> V2 = MakeVectorE0(B);
  1584. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1585. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1586. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1587. AArch64.Vpart(2, 0, new Bits(B));
  1588. SimdFp.Saddw_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1589. Assert.Multiple(() =>
  1590. {
  1591. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1592. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1593. });
  1594. CompareAgainstUnicorn();
  1595. }
  1596. [Test, Pairwise, Description("SADDW{2} <Vd>.<Ta>, <Vn>.<Ta>, <Vm>.<Tb>")]
  1597. public void Saddw_V_16B8H8H_8H4S4S_4S2D2D([Values(0u)] uint Rd,
  1598. [Values(1u, 0u)] uint Rn,
  1599. [Values(2u, 0u)] uint Rm,
  1600. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  1601. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  1602. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1603. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B8H8H, 8H4S4S, 4S2D2D>
  1604. {
  1605. uint Opcode = 0x4E201000; // SADDW2 V0.8H, V0.8H, V0.16B
  1606. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1607. Opcode |= ((size & 3) << 22);
  1608. Bits Op = new Bits(Opcode);
  1609. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1610. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1611. Vector128<float> V2 = MakeVectorE1(B);
  1612. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1613. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1614. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1615. AArch64.Vpart(2, 1, new Bits(B));
  1616. SimdFp.Saddw_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1617. Assert.Multiple(() =>
  1618. {
  1619. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1620. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1621. });
  1622. CompareAgainstUnicorn();
  1623. }
  1624. [Test, Pairwise, Description("SHA256H <Qd>, <Qn>, <Vm>.4S")]
  1625. public void Sha256h_V([Values(0u)] uint Rd,
  1626. [Values(1u, 0u)] uint Rn,
  1627. [Values(2u, 0u)] uint Rm,
  1628. [Random(RndCnt / 2)] ulong Z0, [Random(RndCnt / 2)] ulong Z1,
  1629. [Random(RndCnt / 2)] ulong A0, [Random(RndCnt / 2)] ulong A1,
  1630. [Random(RndCnt / 2)] ulong B0, [Random(RndCnt / 2)] ulong B1)
  1631. {
  1632. uint Opcode = 0x5E004000; // SHA256H Q0, Q0, V0.4S
  1633. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1634. Bits Op = new Bits(Opcode);
  1635. Vector128<float> V0 = MakeVectorE0E1(Z0, Z1);
  1636. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  1637. Vector128<float> V2 = MakeVectorE0E1(B0, B1);
  1638. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1639. AArch64.Vpart(0, 0, new Bits(Z0)); AArch64.Vpart(0, 1, new Bits(Z1));
  1640. AArch64.Vpart(1, 0, new Bits(A0)); AArch64.Vpart(1, 1, new Bits(A1));
  1641. AArch64.Vpart(2, 0, new Bits(B0)); AArch64.Vpart(2, 1, new Bits(B1));
  1642. SimdFp.Sha256h_V(Op[20, 16], Op[9, 5], Op[4, 0]);
  1643. Assert.Multiple(() =>
  1644. {
  1645. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1646. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1647. Assert.That(GetVectorE0(ThreadState.V1), Is.EqualTo(AArch64.Vpart(64, 1, 0).ToUInt64()));
  1648. Assert.That(GetVectorE1(ThreadState.V1), Is.EqualTo(AArch64.Vpart(64, 1, 1).ToUInt64()));
  1649. });
  1650. Assert.Multiple(() =>
  1651. {
  1652. Assert.That(GetVectorE0(ThreadState.V2), Is.EqualTo(AArch64.Vpart(64, 2, 0).ToUInt64()));
  1653. Assert.That(GetVectorE1(ThreadState.V2), Is.EqualTo(AArch64.Vpart(64, 2, 1).ToUInt64()));
  1654. });
  1655. CompareAgainstUnicorn();
  1656. }
  1657. [Test, Pairwise, Description("SHA256H2 <Qd>, <Qn>, <Vm>.4S")]
  1658. public void Sha256h2_V([Values(0u)] uint Rd,
  1659. [Values(1u, 0u)] uint Rn,
  1660. [Values(2u, 0u)] uint Rm,
  1661. [Random(RndCnt / 2)] ulong Z0, [Random(RndCnt / 2)] ulong Z1,
  1662. [Random(RndCnt / 2)] ulong A0, [Random(RndCnt / 2)] ulong A1,
  1663. [Random(RndCnt / 2)] ulong B0, [Random(RndCnt / 2)] ulong B1)
  1664. {
  1665. uint Opcode = 0x5E005000; // SHA256H2 Q0, Q0, V0.4S
  1666. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1667. Bits Op = new Bits(Opcode);
  1668. Vector128<float> V0 = MakeVectorE0E1(Z0, Z1);
  1669. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  1670. Vector128<float> V2 = MakeVectorE0E1(B0, B1);
  1671. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1672. AArch64.Vpart(0, 0, new Bits(Z0)); AArch64.Vpart(0, 1, new Bits(Z1));
  1673. AArch64.Vpart(1, 0, new Bits(A0)); AArch64.Vpart(1, 1, new Bits(A1));
  1674. AArch64.Vpart(2, 0, new Bits(B0)); AArch64.Vpart(2, 1, new Bits(B1));
  1675. SimdFp.Sha256h2_V(Op[20, 16], Op[9, 5], Op[4, 0]);
  1676. Assert.Multiple(() =>
  1677. {
  1678. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1679. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1680. Assert.That(GetVectorE0(ThreadState.V1), Is.EqualTo(AArch64.Vpart(64, 1, 0).ToUInt64()));
  1681. Assert.That(GetVectorE1(ThreadState.V1), Is.EqualTo(AArch64.Vpart(64, 1, 1).ToUInt64()));
  1682. });
  1683. Assert.Multiple(() =>
  1684. {
  1685. Assert.That(GetVectorE0(ThreadState.V2), Is.EqualTo(AArch64.Vpart(64, 2, 0).ToUInt64()));
  1686. Assert.That(GetVectorE1(ThreadState.V2), Is.EqualTo(AArch64.Vpart(64, 2, 1).ToUInt64()));
  1687. });
  1688. CompareAgainstUnicorn();
  1689. }
  1690. [Test, Pairwise, Description("SHA256SU1 <Vd>.4S, <Vn>.4S, <Vm>.4S")]
  1691. public void Sha256su1_V([Values(0u)] uint Rd,
  1692. [Values(1u, 0u)] uint Rn,
  1693. [Values(2u, 0u)] uint Rm,
  1694. [Random(RndCnt / 2)] ulong Z0, [Random(RndCnt / 2)] ulong Z1,
  1695. [Random(RndCnt / 2)] ulong A0, [Random(RndCnt / 2)] ulong A1,
  1696. [Random(RndCnt / 2)] ulong B0, [Random(RndCnt / 2)] ulong B1)
  1697. {
  1698. uint Opcode = 0x5E006000; // SHA256SU1 V0.4S, V0.4S, V0.4S
  1699. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1700. Bits Op = new Bits(Opcode);
  1701. Vector128<float> V0 = MakeVectorE0E1(Z0, Z1);
  1702. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  1703. Vector128<float> V2 = MakeVectorE0E1(B0, B1);
  1704. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1705. AArch64.Vpart(0, 0, new Bits(Z0)); AArch64.Vpart(0, 1, new Bits(Z1));
  1706. AArch64.Vpart(1, 0, new Bits(A0)); AArch64.Vpart(1, 1, new Bits(A1));
  1707. AArch64.Vpart(2, 0, new Bits(B0)); AArch64.Vpart(2, 1, new Bits(B1));
  1708. SimdFp.Sha256su1_V(Op[20, 16], Op[9, 5], Op[4, 0]);
  1709. Assert.Multiple(() =>
  1710. {
  1711. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1712. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1713. });
  1714. Assert.Multiple(() =>
  1715. {
  1716. Assert.That(GetVectorE0(ThreadState.V1), Is.EqualTo(AArch64.Vpart(64, 1, 0).ToUInt64()));
  1717. Assert.That(GetVectorE1(ThreadState.V1), Is.EqualTo(AArch64.Vpart(64, 1, 1).ToUInt64()));
  1718. Assert.That(GetVectorE0(ThreadState.V2), Is.EqualTo(AArch64.Vpart(64, 2, 0).ToUInt64()));
  1719. Assert.That(GetVectorE1(ThreadState.V2), Is.EqualTo(AArch64.Vpart(64, 2, 1).ToUInt64()));
  1720. });
  1721. CompareAgainstUnicorn();
  1722. }
  1723. [Test, Pairwise, Description("SHADD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1724. public void Shadd_V_8B_4H_2S([Values(0u)] uint Rd,
  1725. [Values(1u, 0u)] uint Rn,
  1726. [Values(2u, 0u)] uint Rm,
  1727. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1728. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1729. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1730. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  1731. {
  1732. uint Opcode = 0x0E200400; // SHADD V0.8B, V0.8B, V0.8B
  1733. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1734. Opcode |= ((size & 3) << 22);
  1735. Bits Op = new Bits(Opcode);
  1736. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1737. Vector128<float> V1 = MakeVectorE0(A);
  1738. Vector128<float> V2 = MakeVectorE0(B);
  1739. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1740. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1741. AArch64.V(1, new Bits(A));
  1742. AArch64.V(2, new Bits(B));
  1743. SimdFp.Shadd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1744. Assert.Multiple(() =>
  1745. {
  1746. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1747. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1748. });
  1749. }
  1750. [Test, Pairwise, Description("SHADD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1751. public void Shadd_V_16B_8H_4S([Values(0u)] uint Rd,
  1752. [Values(1u, 0u)] uint Rn,
  1753. [Values(2u, 0u)] uint Rm,
  1754. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1755. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1756. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1757. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  1758. {
  1759. uint Opcode = 0x4E200400; // SHADD V0.16B, V0.16B, V0.16B
  1760. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1761. Opcode |= ((size & 3) << 22);
  1762. Bits Op = new Bits(Opcode);
  1763. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1764. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1765. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1766. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1767. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1768. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1769. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1770. SimdFp.Shadd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1771. Assert.Multiple(() =>
  1772. {
  1773. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1774. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1775. });
  1776. }
  1777. [Test, Pairwise, Description("SHSUB <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1778. public void Shsub_V_8B_4H_2S([Values(0u)] uint Rd,
  1779. [Values(1u, 0u)] uint Rn,
  1780. [Values(2u, 0u)] uint Rm,
  1781. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1782. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1783. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1784. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  1785. {
  1786. uint Opcode = 0x0E202400; // SHSUB V0.8B, V0.8B, V0.8B
  1787. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1788. Opcode |= ((size & 3) << 22);
  1789. Bits Op = new Bits(Opcode);
  1790. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1791. Vector128<float> V1 = MakeVectorE0(A);
  1792. Vector128<float> V2 = MakeVectorE0(B);
  1793. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1794. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1795. AArch64.V(1, new Bits(A));
  1796. AArch64.V(2, new Bits(B));
  1797. SimdFp.Shsub_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1798. Assert.Multiple(() =>
  1799. {
  1800. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1801. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1802. });
  1803. }
  1804. [Test, Pairwise, Description("SHSUB <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1805. public void Shsub_V_16B_8H_4S([Values(0u)] uint Rd,
  1806. [Values(1u, 0u)] uint Rn,
  1807. [Values(2u, 0u)] uint Rm,
  1808. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1809. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1810. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1811. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  1812. {
  1813. uint Opcode = 0x4E202400; // SHSUB V0.16B, V0.16B, V0.16B
  1814. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1815. Opcode |= ((size & 3) << 22);
  1816. Bits Op = new Bits(Opcode);
  1817. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1818. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1819. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1820. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1821. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1822. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1823. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1824. SimdFp.Shsub_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1825. Assert.Multiple(() =>
  1826. {
  1827. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1828. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1829. });
  1830. }
  1831. [Test, Pairwise, Description("SMLAL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  1832. public void Smlal_V_8B8H_4H4S_2S2D([Values(0u)] uint Rd,
  1833. [Values(1u, 0u)] uint Rn,
  1834. [Values(2u, 0u)] uint Rm,
  1835. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1836. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1837. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1838. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B8H, 4H4S, 2S2D>
  1839. {
  1840. uint Opcode = 0x0E208000; // SMLAL V0.8H, V0.8B, V0.8B
  1841. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1842. Opcode |= ((size & 3) << 22);
  1843. Bits Op = new Bits(Opcode);
  1844. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1845. Vector128<float> V1 = MakeVectorE0(A);
  1846. Vector128<float> V2 = MakeVectorE0(B);
  1847. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1848. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1849. AArch64.Vpart(1, 0, new Bits(A));
  1850. AArch64.Vpart(2, 0, new Bits(B));
  1851. SimdFp.Smlal_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1852. Assert.Multiple(() =>
  1853. {
  1854. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1855. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1856. });
  1857. }
  1858. [Test, Pairwise, Description("SMLAL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  1859. public void Smlal_V_16B8H_8H4S_4S2D([Values(0u)] uint Rd,
  1860. [Values(1u, 0u)] uint Rn,
  1861. [Values(2u, 0u)] uint Rm,
  1862. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1863. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1864. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1865. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B8H, 8H4S, 4S2D>
  1866. {
  1867. uint Opcode = 0x4E208000; // SMLAL2 V0.8H, V0.16B, V0.16B
  1868. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1869. Opcode |= ((size & 3) << 22);
  1870. Bits Op = new Bits(Opcode);
  1871. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1872. Vector128<float> V1 = MakeVectorE1(A);
  1873. Vector128<float> V2 = MakeVectorE1(B);
  1874. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1875. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1876. AArch64.Vpart(1, 1, new Bits(A));
  1877. AArch64.Vpart(2, 1, new Bits(B));
  1878. SimdFp.Smlal_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1879. Assert.Multiple(() =>
  1880. {
  1881. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1882. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1883. });
  1884. }
  1885. [Test, Pairwise, Description("SMLSL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  1886. public void Smlsl_V_8B8H_4H4S_2S2D([Values(0u)] uint Rd,
  1887. [Values(1u, 0u)] uint Rn,
  1888. [Values(2u, 0u)] uint Rm,
  1889. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1890. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1891. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1892. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B8H, 4H4S, 2S2D>
  1893. {
  1894. uint Opcode = 0x0E20A000; // SMLSL V0.8H, V0.8B, V0.8B
  1895. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1896. Opcode |= ((size & 3) << 22);
  1897. Bits Op = new Bits(Opcode);
  1898. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1899. Vector128<float> V1 = MakeVectorE0(A);
  1900. Vector128<float> V2 = MakeVectorE0(B);
  1901. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1902. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1903. AArch64.Vpart(1, 0, new Bits(A));
  1904. AArch64.Vpart(2, 0, new Bits(B));
  1905. SimdFp.Smlsl_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1906. Assert.Multiple(() =>
  1907. {
  1908. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1909. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1910. });
  1911. }
  1912. [Test, Pairwise, Description("SMLSL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  1913. public void Smlsl_V_16B8H_8H4S_4S2D([Values(0u)] uint Rd,
  1914. [Values(1u, 0u)] uint Rn,
  1915. [Values(2u, 0u)] uint Rm,
  1916. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1917. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1918. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1919. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B8H, 8H4S, 4S2D>
  1920. {
  1921. uint Opcode = 0x4E20A000; // SMLSL2 V0.8H, V0.16B, V0.16B
  1922. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1923. Opcode |= ((size & 3) << 22);
  1924. Bits Op = new Bits(Opcode);
  1925. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1926. Vector128<float> V1 = MakeVectorE1(A);
  1927. Vector128<float> V2 = MakeVectorE1(B);
  1928. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1929. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1930. AArch64.Vpart(1, 1, new Bits(A));
  1931. AArch64.Vpart(2, 1, new Bits(B));
  1932. SimdFp.Smlsl_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1933. Assert.Multiple(() =>
  1934. {
  1935. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1936. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1937. });
  1938. }
  1939. [Test, Pairwise, Description("SQADD <V><d>, <V><n>, <V><m>")]
  1940. public void Sqadd_S_B_H_S_D([Values(0u)] uint Rd,
  1941. [Values(1u, 0u)] uint Rn,
  1942. [Values(2u, 0u)] uint Rm,
  1943. [ValueSource("_1B1H1S1D_")] [Random(RndCnt)] ulong Z,
  1944. [ValueSource("_1B1H1S1D_")] [Random(RndCnt)] ulong A,
  1945. [ValueSource("_1B1H1S1D_")] [Random(RndCnt)] ulong B,
  1946. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <B, H, S, D>
  1947. {
  1948. const int QCFlagBit = 27; // Cumulative saturation bit.
  1949. uint Opcode = 0x5E200C00; // SQADD B0, B0, B0
  1950. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1951. Opcode |= ((size & 3) << 22);
  1952. Bits Op = new Bits(Opcode);
  1953. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1954. Vector128<float> V1 = MakeVectorE0(A);
  1955. Vector128<float> V2 = MakeVectorE0(B);
  1956. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1957. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1958. AArch64.V(1, new Bits(A));
  1959. AArch64.V(2, new Bits(B));
  1960. SimdFp.Sqadd_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1961. Assert.Multiple(() =>
  1962. {
  1963. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1964. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1965. });
  1966. Assert.That(((ThreadState.Fpsr >> QCFlagBit) & 1) != 0, Is.EqualTo(Shared.FPSR[QCFlagBit]));
  1967. }
  1968. [Test, Pairwise, Description("SQADD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1969. public void Sqadd_V_8B_4H_2S([Values(0u)] uint Rd,
  1970. [Values(1u, 0u)] uint Rn,
  1971. [Values(2u, 0u)] uint Rm,
  1972. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1973. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1974. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1975. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  1976. {
  1977. const int QCFlagBit = 27; // Cumulative saturation bit.
  1978. uint Opcode = 0x0E200C00; // SQADD V0.8B, V0.8B, V0.8B
  1979. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1980. Opcode |= ((size & 3) << 22);
  1981. Bits Op = new Bits(Opcode);
  1982. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1983. Vector128<float> V1 = MakeVectorE0(A);
  1984. Vector128<float> V2 = MakeVectorE0(B);
  1985. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1986. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1987. AArch64.V(1, new Bits(A));
  1988. AArch64.V(2, new Bits(B));
  1989. SimdFp.Sqadd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1990. Assert.Multiple(() =>
  1991. {
  1992. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1993. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1994. });
  1995. Assert.That(((ThreadState.Fpsr >> QCFlagBit) & 1) != 0, Is.EqualTo(Shared.FPSR[QCFlagBit]));
  1996. }
  1997. [Test, Pairwise, Description("SQADD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1998. public void Sqadd_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  1999. [Values(1u, 0u)] uint Rn,
  2000. [Values(2u, 0u)] uint Rm,
  2001. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  2002. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  2003. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  2004. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  2005. {
  2006. const int QCFlagBit = 27; // Cumulative saturation bit.
  2007. uint Opcode = 0x4E200C00; // SQADD V0.16B, V0.16B, V0.16B
  2008. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2009. Opcode |= ((size & 3) << 22);
  2010. Bits Op = new Bits(Opcode);
  2011. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2012. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2013. Vector128<float> V2 = MakeVectorE0E1(B, B);
  2014. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2015. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2016. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2017. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  2018. SimdFp.Sqadd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2019. Assert.Multiple(() =>
  2020. {
  2021. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2022. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2023. });
  2024. Assert.That(((ThreadState.Fpsr >> QCFlagBit) & 1) != 0, Is.EqualTo(Shared.FPSR[QCFlagBit]));
  2025. }
  2026. [Test, Pairwise, Description("SQDMULH <V><d>, <V><n>, <V><m>")]
  2027. public void Sqdmulh_S_H_S([Values(0u)] uint Rd,
  2028. [Values(1u, 0u)] uint Rn,
  2029. [Values(2u, 0u)] uint Rm,
  2030. [ValueSource("_1H1S_")] [Random(RndCnt)] ulong Z,
  2031. [ValueSource("_1H1S_")] [Random(RndCnt)] ulong A,
  2032. [ValueSource("_1H1S_")] [Random(RndCnt)] ulong B,
  2033. [Values(0b01u, 0b10u)] uint size) // <H, S>
  2034. {
  2035. const int QCFlagBit = 27; // Cumulative saturation bit.
  2036. uint Opcode = 0x5E20B400; // SQDMULH B0, B0, B0 (RESERVED)
  2037. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2038. Opcode |= ((size & 3) << 22);
  2039. Bits Op = new Bits(Opcode);
  2040. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2041. Vector128<float> V1 = MakeVectorE0(A);
  2042. Vector128<float> V2 = MakeVectorE0(B);
  2043. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2044. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2045. AArch64.V(1, new Bits(A));
  2046. AArch64.V(2, new Bits(B));
  2047. SimdFp.Sqdmulh_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2048. Assert.Multiple(() =>
  2049. {
  2050. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2051. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2052. });
  2053. Assert.That(((ThreadState.Fpsr >> QCFlagBit) & 1) != 0, Is.EqualTo(Shared.FPSR[QCFlagBit]));
  2054. }
  2055. [Test, Pairwise, Description("SQDMULH <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2056. public void Sqdmulh_V_4H_2S([Values(0u)] uint Rd,
  2057. [Values(1u, 0u)] uint Rn,
  2058. [Values(2u, 0u)] uint Rm,
  2059. [ValueSource("_4H2S_")] [Random(RndCnt)] ulong Z,
  2060. [ValueSource("_4H2S_")] [Random(RndCnt)] ulong A,
  2061. [ValueSource("_4H2S_")] [Random(RndCnt)] ulong B,
  2062. [Values(0b01u, 0b10u)] uint size) // <4H, 2S>
  2063. {
  2064. const int QCFlagBit = 27; // Cumulative saturation bit.
  2065. uint Opcode = 0x0E20B400; // SQDMULH V0.8B, V0.8B, V0.8B (RESERVED)
  2066. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2067. Opcode |= ((size & 3) << 22);
  2068. Bits Op = new Bits(Opcode);
  2069. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2070. Vector128<float> V1 = MakeVectorE0(A);
  2071. Vector128<float> V2 = MakeVectorE0(B);
  2072. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2073. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2074. AArch64.V(1, new Bits(A));
  2075. AArch64.V(2, new Bits(B));
  2076. SimdFp.Sqdmulh_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2077. Assert.Multiple(() =>
  2078. {
  2079. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2080. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2081. });
  2082. Assert.That(((ThreadState.Fpsr >> QCFlagBit) & 1) != 0, Is.EqualTo(Shared.FPSR[QCFlagBit]));
  2083. }
  2084. [Test, Pairwise, Description("SQDMULH <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2085. public void Sqdmulh_V_8H_4S([Values(0u)] uint Rd,
  2086. [Values(1u, 0u)] uint Rn,
  2087. [Values(2u, 0u)] uint Rm,
  2088. [ValueSource("_4H2S_")] [Random(RndCnt)] ulong Z,
  2089. [ValueSource("_4H2S_")] [Random(RndCnt)] ulong A,
  2090. [ValueSource("_4H2S_")] [Random(RndCnt)] ulong B,
  2091. [Values(0b01u, 0b10u)] uint size) // <8H, 4S>
  2092. {
  2093. const int QCFlagBit = 27; // Cumulative saturation bit.
  2094. uint Opcode = 0x4E20B400; // SQDMULH V0.16B, V0.16B, V0.16B (RESERVED)
  2095. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2096. Opcode |= ((size & 3) << 22);
  2097. Bits Op = new Bits(Opcode);
  2098. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2099. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2100. Vector128<float> V2 = MakeVectorE0E1(B, B);
  2101. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2102. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2103. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2104. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  2105. SimdFp.Sqdmulh_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2106. Assert.Multiple(() =>
  2107. {
  2108. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2109. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2110. });
  2111. Assert.That(((ThreadState.Fpsr >> QCFlagBit) & 1) != 0, Is.EqualTo(Shared.FPSR[QCFlagBit]));
  2112. }
  2113. [Test, Pairwise, Description("SQRDMULH <V><d>, <V><n>, <V><m>")]
  2114. public void Sqrdmulh_S_H_S([Values(0u)] uint Rd,
  2115. [Values(1u, 0u)] uint Rn,
  2116. [Values(2u, 0u)] uint Rm,
  2117. [ValueSource("_1H1S_")] [Random(RndCnt)] ulong Z,
  2118. [ValueSource("_1H1S_")] [Random(RndCnt)] ulong A,
  2119. [ValueSource("_1H1S_")] [Random(RndCnt)] ulong B,
  2120. [Values(0b01u, 0b10u)] uint size) // <H, S>
  2121. {
  2122. const int QCFlagBit = 27; // Cumulative saturation bit.
  2123. uint Opcode = 0x7E20B400; // SQRDMULH B0, B0, B0 (RESERVED)
  2124. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2125. Opcode |= ((size & 3) << 22);
  2126. Bits Op = new Bits(Opcode);
  2127. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2128. Vector128<float> V1 = MakeVectorE0(A);
  2129. Vector128<float> V2 = MakeVectorE0(B);
  2130. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2131. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2132. AArch64.V(1, new Bits(A));
  2133. AArch64.V(2, new Bits(B));
  2134. SimdFp.Sqrdmulh_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2135. Assert.Multiple(() =>
  2136. {
  2137. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2138. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2139. });
  2140. Assert.That(((ThreadState.Fpsr >> QCFlagBit) & 1) != 0, Is.EqualTo(Shared.FPSR[QCFlagBit]));
  2141. }
  2142. [Test, Pairwise, Description("SQRDMULH <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2143. public void Sqrdmulh_V_4H_2S([Values(0u)] uint Rd,
  2144. [Values(1u, 0u)] uint Rn,
  2145. [Values(2u, 0u)] uint Rm,
  2146. [ValueSource("_4H2S_")] [Random(RndCnt)] ulong Z,
  2147. [ValueSource("_4H2S_")] [Random(RndCnt)] ulong A,
  2148. [ValueSource("_4H2S_")] [Random(RndCnt)] ulong B,
  2149. [Values(0b01u, 0b10u)] uint size) // <4H, 2S>
  2150. {
  2151. const int QCFlagBit = 27; // Cumulative saturation bit.
  2152. uint Opcode = 0x2E20B400; // SQRDMULH V0.8B, V0.8B, V0.8B (RESERVED)
  2153. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2154. Opcode |= ((size & 3) << 22);
  2155. Bits Op = new Bits(Opcode);
  2156. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2157. Vector128<float> V1 = MakeVectorE0(A);
  2158. Vector128<float> V2 = MakeVectorE0(B);
  2159. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2160. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2161. AArch64.V(1, new Bits(A));
  2162. AArch64.V(2, new Bits(B));
  2163. SimdFp.Sqrdmulh_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2164. Assert.Multiple(() =>
  2165. {
  2166. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2167. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2168. });
  2169. Assert.That(((ThreadState.Fpsr >> QCFlagBit) & 1) != 0, Is.EqualTo(Shared.FPSR[QCFlagBit]));
  2170. }
  2171. [Test, Pairwise, Description("SQRDMULH <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2172. public void Sqrdmulh_V_8H_4S([Values(0u)] uint Rd,
  2173. [Values(1u, 0u)] uint Rn,
  2174. [Values(2u, 0u)] uint Rm,
  2175. [ValueSource("_4H2S_")] [Random(RndCnt)] ulong Z,
  2176. [ValueSource("_4H2S_")] [Random(RndCnt)] ulong A,
  2177. [ValueSource("_4H2S_")] [Random(RndCnt)] ulong B,
  2178. [Values(0b01u, 0b10u)] uint size) // <8H, 4S>
  2179. {
  2180. const int QCFlagBit = 27; // Cumulative saturation bit.
  2181. uint Opcode = 0x6E20B400; // SQRDMULH V0.16B, V0.16B, V0.16B (RESERVED)
  2182. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2183. Opcode |= ((size & 3) << 22);
  2184. Bits Op = new Bits(Opcode);
  2185. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2186. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2187. Vector128<float> V2 = MakeVectorE0E1(B, B);
  2188. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2189. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2190. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2191. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  2192. SimdFp.Sqrdmulh_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2193. Assert.Multiple(() =>
  2194. {
  2195. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2196. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2197. });
  2198. Assert.That(((ThreadState.Fpsr >> QCFlagBit) & 1) != 0, Is.EqualTo(Shared.FPSR[QCFlagBit]));
  2199. }
  2200. [Test, Pairwise, Description("SQSUB <V><d>, <V><n>, <V><m>")]
  2201. public void Sqsub_S_B_H_S_D([Values(0u)] uint Rd,
  2202. [Values(1u, 0u)] uint Rn,
  2203. [Values(2u, 0u)] uint Rm,
  2204. [ValueSource("_1B1H1S1D_")] [Random(RndCnt)] ulong Z,
  2205. [ValueSource("_1B1H1S1D_")] [Random(RndCnt)] ulong A,
  2206. [ValueSource("_1B1H1S1D_")] [Random(RndCnt)] ulong B,
  2207. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <B, H, S, D>
  2208. {
  2209. const int QCFlagBit = 27; // Cumulative saturation bit.
  2210. uint Opcode = 0x5E202C00; // SQSUB B0, B0, B0
  2211. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2212. Opcode |= ((size & 3) << 22);
  2213. Bits Op = new Bits(Opcode);
  2214. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2215. Vector128<float> V1 = MakeVectorE0(A);
  2216. Vector128<float> V2 = MakeVectorE0(B);
  2217. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2218. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2219. AArch64.V(1, new Bits(A));
  2220. AArch64.V(2, new Bits(B));
  2221. SimdFp.Sqsub_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2222. Assert.Multiple(() =>
  2223. {
  2224. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2225. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2226. });
  2227. Assert.That(((ThreadState.Fpsr >> QCFlagBit) & 1) != 0, Is.EqualTo(Shared.FPSR[QCFlagBit]));
  2228. }
  2229. [Test, Pairwise, Description("SQSUB <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2230. public void Sqsub_V_8B_4H_2S([Values(0u)] uint Rd,
  2231. [Values(1u, 0u)] uint Rn,
  2232. [Values(2u, 0u)] uint Rm,
  2233. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2234. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2235. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2236. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  2237. {
  2238. const int QCFlagBit = 27; // Cumulative saturation bit.
  2239. uint Opcode = 0x0E202C00; // SQSUB V0.8B, V0.8B, V0.8B
  2240. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2241. Opcode |= ((size & 3) << 22);
  2242. Bits Op = new Bits(Opcode);
  2243. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2244. Vector128<float> V1 = MakeVectorE0(A);
  2245. Vector128<float> V2 = MakeVectorE0(B);
  2246. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2247. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2248. AArch64.V(1, new Bits(A));
  2249. AArch64.V(2, new Bits(B));
  2250. SimdFp.Sqsub_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2251. Assert.Multiple(() =>
  2252. {
  2253. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2254. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2255. });
  2256. Assert.That(((ThreadState.Fpsr >> QCFlagBit) & 1) != 0, Is.EqualTo(Shared.FPSR[QCFlagBit]));
  2257. }
  2258. [Test, Pairwise, Description("SQSUB <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2259. public void Sqsub_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  2260. [Values(1u, 0u)] uint Rn,
  2261. [Values(2u, 0u)] uint Rm,
  2262. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  2263. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  2264. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  2265. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  2266. {
  2267. const int QCFlagBit = 27; // Cumulative saturation bit.
  2268. uint Opcode = 0x4E202C00; // SQSUB V0.16B, V0.16B, V0.16B
  2269. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2270. Opcode |= ((size & 3) << 22);
  2271. Bits Op = new Bits(Opcode);
  2272. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2273. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2274. Vector128<float> V2 = MakeVectorE0E1(B, B);
  2275. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2276. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2277. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2278. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  2279. SimdFp.Sqsub_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2280. Assert.Multiple(() =>
  2281. {
  2282. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2283. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2284. });
  2285. Assert.That(((ThreadState.Fpsr >> QCFlagBit) & 1) != 0, Is.EqualTo(Shared.FPSR[QCFlagBit]));
  2286. }
  2287. [Test, Pairwise, Description("SRHADD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2288. public void Srhadd_V_8B_4H_2S([Values(0u)] uint Rd,
  2289. [Values(1u, 0u)] uint Rn,
  2290. [Values(2u, 0u)] uint Rm,
  2291. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2292. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2293. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2294. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  2295. {
  2296. uint Opcode = 0x0E201400; // SRHADD V0.8B, V0.8B, V0.8B
  2297. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2298. Opcode |= ((size & 3) << 22);
  2299. Bits Op = new Bits(Opcode);
  2300. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2301. Vector128<float> V1 = MakeVectorE0(A);
  2302. Vector128<float> V2 = MakeVectorE0(B);
  2303. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2304. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2305. AArch64.V(1, new Bits(A));
  2306. AArch64.V(2, new Bits(B));
  2307. SimdFp.Srhadd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2308. Assert.Multiple(() =>
  2309. {
  2310. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2311. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2312. });
  2313. }
  2314. [Test, Pairwise, Description("SRHADD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2315. public void Srhadd_V_16B_8H_4S([Values(0u)] uint Rd,
  2316. [Values(1u, 0u)] uint Rn,
  2317. [Values(2u, 0u)] uint Rm,
  2318. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2319. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2320. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2321. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  2322. {
  2323. uint Opcode = 0x4E201400; // SRHADD V0.16B, V0.16B, V0.16B
  2324. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2325. Opcode |= ((size & 3) << 22);
  2326. Bits Op = new Bits(Opcode);
  2327. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2328. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2329. Vector128<float> V2 = MakeVectorE0E1(B, B);
  2330. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2331. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2332. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2333. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  2334. SimdFp.Srhadd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2335. Assert.Multiple(() =>
  2336. {
  2337. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2338. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2339. });
  2340. }
  2341. [Test, Pairwise, Description("SSUBL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  2342. public void Ssubl_V_8B8H_4H4S_2S2D([Values(0u)] uint Rd,
  2343. [Values(1u, 0u)] uint Rn,
  2344. [Values(2u, 0u)] uint Rm,
  2345. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2346. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2347. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2348. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B8H, 4H4S, 2S2D>
  2349. {
  2350. uint Opcode = 0x0E202000; // SSUBL V0.8H, V0.8B, V0.8B
  2351. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2352. Opcode |= ((size & 3) << 22);
  2353. Bits Op = new Bits(Opcode);
  2354. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2355. Vector128<float> V1 = MakeVectorE0(A);
  2356. Vector128<float> V2 = MakeVectorE0(B);
  2357. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2358. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2359. AArch64.Vpart(1, 0, new Bits(A));
  2360. AArch64.Vpart(2, 0, new Bits(B));
  2361. SimdFp.Ssubl_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2362. Assert.Multiple(() =>
  2363. {
  2364. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2365. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2366. });
  2367. }
  2368. [Test, Pairwise, Description("SSUBL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  2369. public void Ssubl_V_16B8H_8H4S_4S2D([Values(0u)] uint Rd,
  2370. [Values(1u, 0u)] uint Rn,
  2371. [Values(2u, 0u)] uint Rm,
  2372. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2373. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2374. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2375. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B8H, 8H4S, 4S2D>
  2376. {
  2377. uint Opcode = 0x4E202000; // SSUBL2 V0.8H, V0.16B, V0.16B
  2378. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2379. Opcode |= ((size & 3) << 22);
  2380. Bits Op = new Bits(Opcode);
  2381. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2382. Vector128<float> V1 = MakeVectorE1(A);
  2383. Vector128<float> V2 = MakeVectorE1(B);
  2384. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2385. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2386. AArch64.Vpart(1, 1, new Bits(A));
  2387. AArch64.Vpart(2, 1, new Bits(B));
  2388. SimdFp.Ssubl_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2389. Assert.Multiple(() =>
  2390. {
  2391. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2392. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2393. });
  2394. }
  2395. [Test, Pairwise, Description("SSUBW{2} <Vd>.<Ta>, <Vn>.<Ta>, <Vm>.<Tb>")]
  2396. public void Ssubw_V_8B8H8H_4H4S4S_2S2D2D([Values(0u)] uint Rd,
  2397. [Values(1u, 0u)] uint Rn,
  2398. [Values(2u, 0u)] uint Rm,
  2399. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  2400. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  2401. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2402. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B8H8H, 4H4S4S, 2S2D2D>
  2403. {
  2404. uint Opcode = 0x0E203000; // SSUBW V0.8H, V0.8H, V0.8B
  2405. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2406. Opcode |= ((size & 3) << 22);
  2407. Bits Op = new Bits(Opcode);
  2408. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2409. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2410. Vector128<float> V2 = MakeVectorE0(B);
  2411. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2412. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2413. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2414. AArch64.Vpart(2, 0, new Bits(B));
  2415. SimdFp.Ssubw_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2416. Assert.Multiple(() =>
  2417. {
  2418. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2419. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2420. });
  2421. CompareAgainstUnicorn();
  2422. }
  2423. [Test, Pairwise, Description("SSUBW{2} <Vd>.<Ta>, <Vn>.<Ta>, <Vm>.<Tb>")]
  2424. public void Ssubw_V_16B8H8H_8H4S4S_4S2D2D([Values(0u)] uint Rd,
  2425. [Values(1u, 0u)] uint Rn,
  2426. [Values(2u, 0u)] uint Rm,
  2427. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  2428. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  2429. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2430. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B8H8H, 8H4S4S, 4S2D2D>
  2431. {
  2432. uint Opcode = 0x4E203000; // SSUBW2 V0.8H, V0.8H, V0.16B
  2433. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2434. Opcode |= ((size & 3) << 22);
  2435. Bits Op = new Bits(Opcode);
  2436. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2437. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2438. Vector128<float> V2 = MakeVectorE1(B);
  2439. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2440. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2441. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2442. AArch64.Vpart(2, 1, new Bits(B));
  2443. SimdFp.Ssubw_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2444. Assert.Multiple(() =>
  2445. {
  2446. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2447. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2448. });
  2449. CompareAgainstUnicorn();
  2450. }
  2451. [Test, Pairwise, Description("SUB <V><d>, <V><n>, <V><m>")]
  2452. public void Sub_S_D([Values(0u)] uint Rd,
  2453. [Values(1u, 0u)] uint Rn,
  2454. [Values(2u, 0u)] uint Rm,
  2455. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  2456. [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
  2457. [ValueSource("_1D_")] [Random(RndCnt)] ulong B)
  2458. {
  2459. uint Opcode = 0x7EE08400; // SUB D0, D0, D0
  2460. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2461. Bits Op = new Bits(Opcode);
  2462. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2463. Vector128<float> V1 = MakeVectorE0(A);
  2464. Vector128<float> V2 = MakeVectorE0(B);
  2465. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2466. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2467. AArch64.V(1, new Bits(A));
  2468. AArch64.V(2, new Bits(B));
  2469. SimdFp.Sub_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2470. Assert.Multiple(() =>
  2471. {
  2472. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2473. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2474. });
  2475. CompareAgainstUnicorn();
  2476. }
  2477. [Test, Pairwise, Description("SUB <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2478. public void Sub_V_8B_4H_2S([Values(0u)] uint Rd,
  2479. [Values(1u, 0u)] uint Rn,
  2480. [Values(2u, 0u)] uint Rm,
  2481. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2482. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2483. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2484. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  2485. {
  2486. uint Opcode = 0x2E208400; // SUB V0.8B, V0.8B, V0.8B
  2487. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2488. Opcode |= ((size & 3) << 22);
  2489. Bits Op = new Bits(Opcode);
  2490. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2491. Vector128<float> V1 = MakeVectorE0(A);
  2492. Vector128<float> V2 = MakeVectorE0(B);
  2493. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2494. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2495. AArch64.V(1, new Bits(A));
  2496. AArch64.V(2, new Bits(B));
  2497. SimdFp.Sub_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2498. Assert.Multiple(() =>
  2499. {
  2500. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2501. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2502. });
  2503. CompareAgainstUnicorn();
  2504. }
  2505. [Test, Pairwise, Description("SUB <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2506. public void Sub_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  2507. [Values(1u, 0u)] uint Rn,
  2508. [Values(2u, 0u)] uint Rm,
  2509. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  2510. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  2511. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  2512. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  2513. {
  2514. uint Opcode = 0x6E208400; // SUB V0.16B, V0.16B, V0.16B
  2515. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2516. Opcode |= ((size & 3) << 22);
  2517. Bits Op = new Bits(Opcode);
  2518. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2519. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2520. Vector128<float> V2 = MakeVectorE0E1(B, B);
  2521. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2522. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2523. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2524. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  2525. SimdFp.Sub_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2526. Assert.Multiple(() =>
  2527. {
  2528. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2529. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2530. });
  2531. CompareAgainstUnicorn();
  2532. }
  2533. [Test, Pairwise, Description("SUBHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
  2534. public void Subhn_V_8H8B_4S4H_2D2S([Values(0u)] uint Rd,
  2535. [Values(1u, 0u)] uint Rn,
  2536. [Values(2u, 0u)] uint Rm,
  2537. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
  2538. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  2539. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong B,
  2540. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H8B, 4S4H, 2D2S>
  2541. {
  2542. uint Opcode = 0x0E206000; // SUBHN V0.8B, V0.8H, V0.8H
  2543. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2544. Opcode |= ((size & 3) << 22);
  2545. Bits Op = new Bits(Opcode);
  2546. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2547. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2548. Vector128<float> V2 = MakeVectorE0E1(B, B);
  2549. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2550. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2551. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2552. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  2553. SimdFp.Subhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2554. Assert.Multiple(() =>
  2555. {
  2556. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2557. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2558. });
  2559. CompareAgainstUnicorn();
  2560. }
  2561. [Test, Pairwise, Description("SUBHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
  2562. public void Subhn_V_8H16B_4S8H_2D4S([Values(0u)] uint Rd,
  2563. [Values(1u, 0u)] uint Rn,
  2564. [Values(2u, 0u)] uint Rm,
  2565. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
  2566. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  2567. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong B,
  2568. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H16B, 4S8H, 2D4S>
  2569. {
  2570. uint Opcode = 0x4E206000; // SUBHN2 V0.16B, V0.8H, V0.8H
  2571. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2572. Opcode |= ((size & 3) << 22);
  2573. Bits Op = new Bits(Opcode);
  2574. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2575. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2576. Vector128<float> V2 = MakeVectorE0E1(B, B);
  2577. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2578. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2579. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2580. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  2581. SimdFp.Subhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2582. Assert.Multiple(() =>
  2583. {
  2584. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2585. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2586. });
  2587. CompareAgainstUnicorn();
  2588. }
  2589. [Test, Pairwise, Description("TRN1 <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2590. public void Trn1_V_8B_4H_2S([Values(0u)] uint Rd,
  2591. [Values(1u, 0u)] uint Rn,
  2592. [Values(2u, 0u)] uint Rm,
  2593. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2594. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2595. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2596. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  2597. {
  2598. uint Opcode = 0x0E002800; // TRN1 V0.8B, V0.8B, V0.8B
  2599. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2600. Opcode |= ((size & 3) << 22);
  2601. Bits Op = new Bits(Opcode);
  2602. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2603. Vector128<float> V1 = MakeVectorE0(A);
  2604. Vector128<float> V2 = MakeVectorE0(B);
  2605. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2606. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2607. AArch64.V(1, new Bits(A));
  2608. AArch64.V(2, new Bits(B));
  2609. SimdFp.Trn1_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2610. Assert.Multiple(() =>
  2611. {
  2612. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2613. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2614. });
  2615. CompareAgainstUnicorn();
  2616. }
  2617. [Test, Pairwise, Description("TRN1 <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2618. public void Trn1_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  2619. [Values(1u, 0u)] uint Rn,
  2620. [Values(2u, 0u)] uint Rm,
  2621. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  2622. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  2623. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  2624. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  2625. {
  2626. uint Opcode = 0x4E002800; // TRN1 V0.16B, V0.16B, V0.16B
  2627. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2628. Opcode |= ((size & 3) << 22);
  2629. Bits Op = new Bits(Opcode);
  2630. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2631. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2632. Vector128<float> V2 = MakeVectorE0E1(B, B);
  2633. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2634. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2635. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2636. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  2637. SimdFp.Trn1_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2638. Assert.Multiple(() =>
  2639. {
  2640. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2641. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2642. });
  2643. CompareAgainstUnicorn();
  2644. }
  2645. [Test, Pairwise, Description("TRN2 <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2646. public void Trn2_V_8B_4H_2S([Values(0u)] uint Rd,
  2647. [Values(1u, 0u)] uint Rn,
  2648. [Values(2u, 0u)] uint Rm,
  2649. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2650. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2651. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2652. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  2653. {
  2654. uint Opcode = 0x0E006800; // TRN2 V0.8B, V0.8B, V0.8B
  2655. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2656. Opcode |= ((size & 3) << 22);
  2657. Bits Op = new Bits(Opcode);
  2658. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2659. Vector128<float> V1 = MakeVectorE0(A);
  2660. Vector128<float> V2 = MakeVectorE0(B);
  2661. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2662. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2663. AArch64.V(1, new Bits(A));
  2664. AArch64.V(2, new Bits(B));
  2665. SimdFp.Trn2_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2666. Assert.Multiple(() =>
  2667. {
  2668. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2669. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2670. });
  2671. CompareAgainstUnicorn();
  2672. }
  2673. [Test, Pairwise, Description("TRN2 <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2674. public void Trn2_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  2675. [Values(1u, 0u)] uint Rn,
  2676. [Values(2u, 0u)] uint Rm,
  2677. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  2678. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  2679. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  2680. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  2681. {
  2682. uint Opcode = 0x4E006800; // TRN2 V0.16B, V0.16B, V0.16B
  2683. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2684. Opcode |= ((size & 3) << 22);
  2685. Bits Op = new Bits(Opcode);
  2686. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2687. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2688. Vector128<float> V2 = MakeVectorE0E1(B, B);
  2689. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2690. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2691. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2692. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  2693. SimdFp.Trn2_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2694. Assert.Multiple(() =>
  2695. {
  2696. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2697. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2698. });
  2699. CompareAgainstUnicorn();
  2700. }
  2701. [Test, Pairwise, Description("UABA <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2702. public void Uaba_V_8B_4H_2S([Values(0u)] uint Rd,
  2703. [Values(1u, 0u)] uint Rn,
  2704. [Values(2u, 0u)] uint Rm,
  2705. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2706. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2707. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2708. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  2709. {
  2710. uint Opcode = 0x2E207C00; // UABA V0.8B, V0.8B, V0.8B
  2711. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2712. Opcode |= ((size & 3) << 22);
  2713. Bits Op = new Bits(Opcode);
  2714. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2715. Vector128<float> V1 = MakeVectorE0(A);
  2716. Vector128<float> V2 = MakeVectorE0(B);
  2717. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2718. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2719. AArch64.V(1, new Bits(A));
  2720. AArch64.V(2, new Bits(B));
  2721. SimdFp.Uaba_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2722. Assert.Multiple(() =>
  2723. {
  2724. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2725. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2726. });
  2727. CompareAgainstUnicorn();
  2728. }
  2729. [Test, Pairwise, Description("UABA <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2730. public void Uaba_V_16B_8H_4S([Values(0u)] uint Rd,
  2731. [Values(1u, 0u)] uint Rn,
  2732. [Values(2u, 0u)] uint Rm,
  2733. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2734. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2735. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2736. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  2737. {
  2738. uint Opcode = 0x6E207C00; // UABA V0.16B, V0.16B, V0.16B
  2739. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2740. Opcode |= ((size & 3) << 22);
  2741. Bits Op = new Bits(Opcode);
  2742. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2743. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2744. Vector128<float> V2 = MakeVectorE0E1(B, B);
  2745. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2746. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2747. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2748. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  2749. SimdFp.Uaba_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2750. Assert.Multiple(() =>
  2751. {
  2752. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2753. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2754. });
  2755. CompareAgainstUnicorn();
  2756. }
  2757. [Test, Pairwise, Description("UABAL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  2758. public void Uabal_V_8B8H_4H4S_2S2D([Values(0u)] uint Rd,
  2759. [Values(1u, 0u)] uint Rn,
  2760. [Values(2u, 0u)] uint Rm,
  2761. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2762. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2763. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2764. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B8H, 4H4S, 2S2D>
  2765. {
  2766. uint Opcode = 0x2E205000; // UABAL V0.8H, V0.8B, V0.8B
  2767. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2768. Opcode |= ((size & 3) << 22);
  2769. Bits Op = new Bits(Opcode);
  2770. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2771. Vector128<float> V1 = MakeVectorE0(A);
  2772. Vector128<float> V2 = MakeVectorE0(B);
  2773. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2774. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2775. AArch64.Vpart(1, 0, new Bits(A));
  2776. AArch64.Vpart(2, 0, new Bits(B));
  2777. SimdFp.Uabal_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2778. Assert.Multiple(() =>
  2779. {
  2780. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2781. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2782. });
  2783. CompareAgainstUnicorn();
  2784. }
  2785. [Test, Pairwise, Description("UABAL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  2786. public void Uabal_V_16B8H_8H4S_4S2D([Values(0u)] uint Rd,
  2787. [Values(1u, 0u)] uint Rn,
  2788. [Values(2u, 0u)] uint Rm,
  2789. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2790. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2791. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2792. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B8H, 8H4S, 4S2D>
  2793. {
  2794. uint Opcode = 0x6E205000; // UABAL2 V0.8H, V0.16B, V0.16B
  2795. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2796. Opcode |= ((size & 3) << 22);
  2797. Bits Op = new Bits(Opcode);
  2798. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2799. Vector128<float> V1 = MakeVectorE1(A);
  2800. Vector128<float> V2 = MakeVectorE1(B);
  2801. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2802. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2803. AArch64.Vpart(1, 1, new Bits(A));
  2804. AArch64.Vpart(2, 1, new Bits(B));
  2805. SimdFp.Uabal_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2806. Assert.Multiple(() =>
  2807. {
  2808. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2809. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2810. });
  2811. CompareAgainstUnicorn();
  2812. }
  2813. [Test, Pairwise, Description("UABD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2814. public void Uabd_V_8B_4H_2S([Values(0u)] uint Rd,
  2815. [Values(1u, 0u)] uint Rn,
  2816. [Values(2u, 0u)] uint Rm,
  2817. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2818. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2819. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2820. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  2821. {
  2822. uint Opcode = 0x2E207400; // UABD V0.8B, V0.8B, V0.8B
  2823. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2824. Opcode |= ((size & 3) << 22);
  2825. Bits Op = new Bits(Opcode);
  2826. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2827. Vector128<float> V1 = MakeVectorE0(A);
  2828. Vector128<float> V2 = MakeVectorE0(B);
  2829. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2830. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2831. AArch64.V(1, new Bits(A));
  2832. AArch64.V(2, new Bits(B));
  2833. SimdFp.Uabd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2834. Assert.Multiple(() =>
  2835. {
  2836. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2837. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2838. });
  2839. CompareAgainstUnicorn();
  2840. }
  2841. [Test, Pairwise, Description("UABD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2842. public void Uabd_V_16B_8H_4S([Values(0u)] uint Rd,
  2843. [Values(1u, 0u)] uint Rn,
  2844. [Values(2u, 0u)] uint Rm,
  2845. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2846. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2847. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2848. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  2849. {
  2850. uint Opcode = 0x6E207400; // UABD V0.16B, V0.16B, V0.16B
  2851. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2852. Opcode |= ((size & 3) << 22);
  2853. Bits Op = new Bits(Opcode);
  2854. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2855. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2856. Vector128<float> V2 = MakeVectorE0E1(B, B);
  2857. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2858. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2859. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2860. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  2861. SimdFp.Uabd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2862. Assert.Multiple(() =>
  2863. {
  2864. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2865. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2866. });
  2867. CompareAgainstUnicorn();
  2868. }
  2869. [Test, Pairwise, Description("UABDL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  2870. public void Uabdl_V_8B8H_4H4S_2S2D([Values(0u)] uint Rd,
  2871. [Values(1u, 0u)] uint Rn,
  2872. [Values(2u, 0u)] uint Rm,
  2873. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2874. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2875. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2876. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B8H, 4H4S, 2S2D>
  2877. {
  2878. uint Opcode = 0x2E207000; // UABDL V0.8H, V0.8B, V0.8B
  2879. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2880. Opcode |= ((size & 3) << 22);
  2881. Bits Op = new Bits(Opcode);
  2882. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2883. Vector128<float> V1 = MakeVectorE0(A);
  2884. Vector128<float> V2 = MakeVectorE0(B);
  2885. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2886. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2887. AArch64.Vpart(1, 0, new Bits(A));
  2888. AArch64.Vpart(2, 0, new Bits(B));
  2889. SimdFp.Uabdl_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2890. Assert.Multiple(() =>
  2891. {
  2892. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2893. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2894. });
  2895. CompareAgainstUnicorn();
  2896. }
  2897. [Test, Pairwise, Description("UABDL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  2898. public void Uabdl_V_16B8H_8H4S_4S2D([Values(0u)] uint Rd,
  2899. [Values(1u, 0u)] uint Rn,
  2900. [Values(2u, 0u)] uint Rm,
  2901. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2902. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2903. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2904. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B8H, 8H4S, 4S2D>
  2905. {
  2906. uint Opcode = 0x6E207000; // UABDL2 V0.8H, V0.16B, V0.16B
  2907. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2908. Opcode |= ((size & 3) << 22);
  2909. Bits Op = new Bits(Opcode);
  2910. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2911. Vector128<float> V1 = MakeVectorE1(A);
  2912. Vector128<float> V2 = MakeVectorE1(B);
  2913. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2914. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2915. AArch64.Vpart(1, 1, new Bits(A));
  2916. AArch64.Vpart(2, 1, new Bits(B));
  2917. SimdFp.Uabdl_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2918. Assert.Multiple(() =>
  2919. {
  2920. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2921. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2922. });
  2923. CompareAgainstUnicorn();
  2924. }
  2925. [Test, Pairwise, Description("UADDL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  2926. public void Uaddl_V_8B8H_4H4S_2S2D([Values(0u)] uint Rd,
  2927. [Values(1u, 0u)] uint Rn,
  2928. [Values(2u, 0u)] uint Rm,
  2929. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2930. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2931. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2932. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B8H, 4H4S, 2S2D>
  2933. {
  2934. uint Opcode = 0x2E200000; // UADDL V0.8H, V0.8B, V0.8B
  2935. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2936. Opcode |= ((size & 3) << 22);
  2937. Bits Op = new Bits(Opcode);
  2938. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2939. Vector128<float> V1 = MakeVectorE0(A);
  2940. Vector128<float> V2 = MakeVectorE0(B);
  2941. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2942. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2943. AArch64.Vpart(1, 0, new Bits(A));
  2944. AArch64.Vpart(2, 0, new Bits(B));
  2945. SimdFp.Uaddl_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2946. Assert.Multiple(() =>
  2947. {
  2948. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2949. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2950. });
  2951. }
  2952. [Test, Pairwise, Description("UADDL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  2953. public void Uaddl_V_16B8H_8H4S_4S2D([Values(0u)] uint Rd,
  2954. [Values(1u, 0u)] uint Rn,
  2955. [Values(2u, 0u)] uint Rm,
  2956. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2957. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2958. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2959. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B8H, 8H4S, 4S2D>
  2960. {
  2961. uint Opcode = 0x6E200000; // UADDL2 V0.8H, V0.16B, V0.16B
  2962. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2963. Opcode |= ((size & 3) << 22);
  2964. Bits Op = new Bits(Opcode);
  2965. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2966. Vector128<float> V1 = MakeVectorE1(A);
  2967. Vector128<float> V2 = MakeVectorE1(B);
  2968. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2969. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2970. AArch64.Vpart(1, 1, new Bits(A));
  2971. AArch64.Vpart(2, 1, new Bits(B));
  2972. SimdFp.Uaddl_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2973. Assert.Multiple(() =>
  2974. {
  2975. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2976. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2977. });
  2978. }
  2979. [Test, Pairwise, Description("UADDW{2} <Vd>.<Ta>, <Vn>.<Ta>, <Vm>.<Tb>")]
  2980. public void Uaddw_V_8B8H8H_4H4S4S_2S2D2D([Values(0u)] uint Rd,
  2981. [Values(1u, 0u)] uint Rn,
  2982. [Values(2u, 0u)] uint Rm,
  2983. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  2984. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  2985. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2986. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B8H8H, 4H4S4S, 2S2D2D>
  2987. {
  2988. uint Opcode = 0x2E201000; // UADDW V0.8H, V0.8H, V0.8B
  2989. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2990. Opcode |= ((size & 3) << 22);
  2991. Bits Op = new Bits(Opcode);
  2992. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2993. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2994. Vector128<float> V2 = MakeVectorE0(B);
  2995. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2996. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2997. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2998. AArch64.Vpart(2, 0, new Bits(B));
  2999. SimdFp.Uaddw_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3000. Assert.Multiple(() =>
  3001. {
  3002. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3003. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3004. });
  3005. CompareAgainstUnicorn();
  3006. }
  3007. [Test, Pairwise, Description("UADDW{2} <Vd>.<Ta>, <Vn>.<Ta>, <Vm>.<Tb>")]
  3008. public void Uaddw_V_16B8H8H_8H4S4S_4S2D2D([Values(0u)] uint Rd,
  3009. [Values(1u, 0u)] uint Rn,
  3010. [Values(2u, 0u)] uint Rm,
  3011. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  3012. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  3013. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  3014. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B8H8H, 8H4S4S, 4S2D2D>
  3015. {
  3016. uint Opcode = 0x6E201000; // UADDW2 V0.8H, V0.8H, V0.16B
  3017. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3018. Opcode |= ((size & 3) << 22);
  3019. Bits Op = new Bits(Opcode);
  3020. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3021. Vector128<float> V1 = MakeVectorE0E1(A, A);
  3022. Vector128<float> V2 = MakeVectorE1(B);
  3023. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3024. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3025. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  3026. AArch64.Vpart(2, 1, new Bits(B));
  3027. SimdFp.Uaddw_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3028. Assert.Multiple(() =>
  3029. {
  3030. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3031. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3032. });
  3033. CompareAgainstUnicorn();
  3034. }
  3035. [Test, Pairwise, Description("UHADD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  3036. public void Uhadd_V_8B_4H_2S([Values(0u)] uint Rd,
  3037. [Values(1u, 0u)] uint Rn,
  3038. [Values(2u, 0u)] uint Rm,
  3039. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  3040. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  3041. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  3042. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  3043. {
  3044. uint Opcode = 0x2E200400; // UHADD V0.8B, V0.8B, V0.8B
  3045. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3046. Opcode |= ((size & 3) << 22);
  3047. Bits Op = new Bits(Opcode);
  3048. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3049. Vector128<float> V1 = MakeVectorE0(A);
  3050. Vector128<float> V2 = MakeVectorE0(B);
  3051. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3052. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3053. AArch64.V(1, new Bits(A));
  3054. AArch64.V(2, new Bits(B));
  3055. SimdFp.Uhadd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3056. Assert.Multiple(() =>
  3057. {
  3058. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3059. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3060. });
  3061. }
  3062. [Test, Pairwise, Description("UHADD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  3063. public void Uhadd_V_16B_8H_4S([Values(0u)] uint Rd,
  3064. [Values(1u, 0u)] uint Rn,
  3065. [Values(2u, 0u)] uint Rm,
  3066. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  3067. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  3068. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  3069. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  3070. {
  3071. uint Opcode = 0x6E200400; // UHADD V0.16B, V0.16B, V0.16B
  3072. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3073. Opcode |= ((size & 3) << 22);
  3074. Bits Op = new Bits(Opcode);
  3075. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3076. Vector128<float> V1 = MakeVectorE0E1(A, A);
  3077. Vector128<float> V2 = MakeVectorE0E1(B, B);
  3078. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3079. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3080. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  3081. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  3082. SimdFp.Uhadd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3083. Assert.Multiple(() =>
  3084. {
  3085. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3086. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3087. });
  3088. }
  3089. [Test, Pairwise, Description("UHSUB <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  3090. public void Uhsub_V_8B_4H_2S([Values(0u)] uint Rd,
  3091. [Values(1u, 0u)] uint Rn,
  3092. [Values(2u, 0u)] uint Rm,
  3093. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  3094. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  3095. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  3096. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  3097. {
  3098. uint Opcode = 0x2E202400; // UHSUB V0.8B, V0.8B, V0.8B
  3099. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3100. Opcode |= ((size & 3) << 22);
  3101. Bits Op = new Bits(Opcode);
  3102. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3103. Vector128<float> V1 = MakeVectorE0(A);
  3104. Vector128<float> V2 = MakeVectorE0(B);
  3105. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3106. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3107. AArch64.V(1, new Bits(A));
  3108. AArch64.V(2, new Bits(B));
  3109. SimdFp.Uhsub_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3110. Assert.Multiple(() =>
  3111. {
  3112. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3113. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3114. });
  3115. }
  3116. [Test, Pairwise, Description("UHSUB <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  3117. public void Uhsub_V_16B_8H_4S([Values(0u)] uint Rd,
  3118. [Values(1u, 0u)] uint Rn,
  3119. [Values(2u, 0u)] uint Rm,
  3120. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  3121. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  3122. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  3123. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  3124. {
  3125. uint Opcode = 0x6E202400; // UHSUB V0.16B, V0.16B, V0.16B
  3126. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3127. Opcode |= ((size & 3) << 22);
  3128. Bits Op = new Bits(Opcode);
  3129. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3130. Vector128<float> V1 = MakeVectorE0E1(A, A);
  3131. Vector128<float> V2 = MakeVectorE0E1(B, B);
  3132. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3133. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3134. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  3135. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  3136. SimdFp.Uhsub_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3137. Assert.Multiple(() =>
  3138. {
  3139. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3140. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3141. });
  3142. }
  3143. [Test, Pairwise, Description("UMLAL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  3144. public void Umlal_V_8B8H_4H4S_2S2D([Values(0u)] uint Rd,
  3145. [Values(1u, 0u)] uint Rn,
  3146. [Values(2u, 0u)] uint Rm,
  3147. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  3148. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  3149. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  3150. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B8H, 4H4S, 2S2D>
  3151. {
  3152. uint Opcode = 0x2E208000; // UMLAL V0.8H, V0.8B, V0.8B
  3153. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3154. Opcode |= ((size & 3) << 22);
  3155. Bits Op = new Bits(Opcode);
  3156. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3157. Vector128<float> V1 = MakeVectorE0(A);
  3158. Vector128<float> V2 = MakeVectorE0(B);
  3159. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3160. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3161. AArch64.Vpart(1, 0, new Bits(A));
  3162. AArch64.Vpart(2, 0, new Bits(B));
  3163. SimdFp.Umlal_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3164. Assert.Multiple(() =>
  3165. {
  3166. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3167. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3168. });
  3169. }
  3170. [Test, Pairwise, Description("UMLAL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  3171. public void Umlal_V_16B8H_8H4S_4S2D([Values(0u)] uint Rd,
  3172. [Values(1u, 0u)] uint Rn,
  3173. [Values(2u, 0u)] uint Rm,
  3174. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  3175. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  3176. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  3177. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B8H, 8H4S, 4S2D>
  3178. {
  3179. uint Opcode = 0x6E208000; // UMLAL2 V0.8H, V0.16B, V0.16B
  3180. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3181. Opcode |= ((size & 3) << 22);
  3182. Bits Op = new Bits(Opcode);
  3183. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3184. Vector128<float> V1 = MakeVectorE1(A);
  3185. Vector128<float> V2 = MakeVectorE1(B);
  3186. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3187. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3188. AArch64.Vpart(1, 1, new Bits(A));
  3189. AArch64.Vpart(2, 1, new Bits(B));
  3190. SimdFp.Umlal_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3191. Assert.Multiple(() =>
  3192. {
  3193. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3194. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3195. });
  3196. }
  3197. [Test, Pairwise, Description("UMLSL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  3198. public void Umlsl_V_8B8H_4H4S_2S2D([Values(0u)] uint Rd,
  3199. [Values(1u, 0u)] uint Rn,
  3200. [Values(2u, 0u)] uint Rm,
  3201. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  3202. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  3203. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  3204. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B8H, 4H4S, 2S2D>
  3205. {
  3206. uint Opcode = 0x2E20A000; // UMLSL V0.8H, V0.8B, V0.8B
  3207. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3208. Opcode |= ((size & 3) << 22);
  3209. Bits Op = new Bits(Opcode);
  3210. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3211. Vector128<float> V1 = MakeVectorE0(A);
  3212. Vector128<float> V2 = MakeVectorE0(B);
  3213. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3214. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3215. AArch64.Vpart(1, 0, new Bits(A));
  3216. AArch64.Vpart(2, 0, new Bits(B));
  3217. SimdFp.Umlsl_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3218. Assert.Multiple(() =>
  3219. {
  3220. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3221. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3222. });
  3223. }
  3224. [Test, Pairwise, Description("UMLSL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  3225. public void Umlsl_V_16B8H_8H4S_4S2D([Values(0u)] uint Rd,
  3226. [Values(1u, 0u)] uint Rn,
  3227. [Values(2u, 0u)] uint Rm,
  3228. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  3229. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  3230. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  3231. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B8H, 8H4S, 4S2D>
  3232. {
  3233. uint Opcode = 0x6E20A000; // UMLSL2 V0.8H, V0.16B, V0.16B
  3234. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3235. Opcode |= ((size & 3) << 22);
  3236. Bits Op = new Bits(Opcode);
  3237. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3238. Vector128<float> V1 = MakeVectorE1(A);
  3239. Vector128<float> V2 = MakeVectorE1(B);
  3240. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3241. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3242. AArch64.Vpart(1, 1, new Bits(A));
  3243. AArch64.Vpart(2, 1, new Bits(B));
  3244. SimdFp.Umlsl_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3245. Assert.Multiple(() =>
  3246. {
  3247. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3248. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3249. });
  3250. }
  3251. [Test, Pairwise, Description("UQADD <V><d>, <V><n>, <V><m>")]
  3252. public void Uqadd_S_B_H_S_D([Values(0u)] uint Rd,
  3253. [Values(1u, 0u)] uint Rn,
  3254. [Values(2u, 0u)] uint Rm,
  3255. [ValueSource("_1B1H1S1D_")] [Random(RndCnt)] ulong Z,
  3256. [ValueSource("_1B1H1S1D_")] [Random(RndCnt)] ulong A,
  3257. [ValueSource("_1B1H1S1D_")] [Random(RndCnt)] ulong B,
  3258. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <B, H, S, D>
  3259. {
  3260. const int QCFlagBit = 27; // Cumulative saturation bit.
  3261. uint Opcode = 0x7E200C00; // UQADD B0, B0, B0
  3262. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3263. Opcode |= ((size & 3) << 22);
  3264. Bits Op = new Bits(Opcode);
  3265. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3266. Vector128<float> V1 = MakeVectorE0(A);
  3267. Vector128<float> V2 = MakeVectorE0(B);
  3268. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3269. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3270. AArch64.V(1, new Bits(A));
  3271. AArch64.V(2, new Bits(B));
  3272. SimdFp.Uqadd_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3273. Assert.Multiple(() =>
  3274. {
  3275. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3276. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3277. });
  3278. Assert.That(((ThreadState.Fpsr >> QCFlagBit) & 1) != 0, Is.EqualTo(Shared.FPSR[QCFlagBit]));
  3279. }
  3280. [Test, Pairwise, Description("UQADD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  3281. public void Uqadd_V_8B_4H_2S([Values(0u)] uint Rd,
  3282. [Values(1u, 0u)] uint Rn,
  3283. [Values(2u, 0u)] uint Rm,
  3284. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  3285. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  3286. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  3287. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  3288. {
  3289. const int QCFlagBit = 27; // Cumulative saturation bit.
  3290. uint Opcode = 0x2E200C00; // UQADD V0.8B, V0.8B, V0.8B
  3291. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3292. Opcode |= ((size & 3) << 22);
  3293. Bits Op = new Bits(Opcode);
  3294. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3295. Vector128<float> V1 = MakeVectorE0(A);
  3296. Vector128<float> V2 = MakeVectorE0(B);
  3297. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3298. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3299. AArch64.V(1, new Bits(A));
  3300. AArch64.V(2, new Bits(B));
  3301. SimdFp.Uqadd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3302. Assert.Multiple(() =>
  3303. {
  3304. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3305. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3306. });
  3307. Assert.That(((ThreadState.Fpsr >> QCFlagBit) & 1) != 0, Is.EqualTo(Shared.FPSR[QCFlagBit]));
  3308. }
  3309. [Test, Pairwise, Description("UQADD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  3310. public void Uqadd_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  3311. [Values(1u, 0u)] uint Rn,
  3312. [Values(2u, 0u)] uint Rm,
  3313. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  3314. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  3315. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  3316. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  3317. {
  3318. const int QCFlagBit = 27; // Cumulative saturation bit.
  3319. uint Opcode = 0x6E200C00; // UQADD V0.16B, V0.16B, V0.16B
  3320. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3321. Opcode |= ((size & 3) << 22);
  3322. Bits Op = new Bits(Opcode);
  3323. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3324. Vector128<float> V1 = MakeVectorE0E1(A, A);
  3325. Vector128<float> V2 = MakeVectorE0E1(B, B);
  3326. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3327. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3328. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  3329. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  3330. SimdFp.Uqadd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3331. Assert.Multiple(() =>
  3332. {
  3333. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3334. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3335. });
  3336. Assert.That(((ThreadState.Fpsr >> QCFlagBit) & 1) != 0, Is.EqualTo(Shared.FPSR[QCFlagBit]));
  3337. }
  3338. [Test, Pairwise, Description("UQSUB <V><d>, <V><n>, <V><m>")]
  3339. public void Uqsub_S_B_H_S_D([Values(0u)] uint Rd,
  3340. [Values(1u, 0u)] uint Rn,
  3341. [Values(2u, 0u)] uint Rm,
  3342. [ValueSource("_1B1H1S1D_")] [Random(RndCnt)] ulong Z,
  3343. [ValueSource("_1B1H1S1D_")] [Random(RndCnt)] ulong A,
  3344. [ValueSource("_1B1H1S1D_")] [Random(RndCnt)] ulong B,
  3345. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <B, H, S, D>
  3346. {
  3347. const int QCFlagBit = 27; // Cumulative saturation bit.
  3348. uint Opcode = 0x7E202C00; // UQSUB B0, B0, B0
  3349. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3350. Opcode |= ((size & 3) << 22);
  3351. Bits Op = new Bits(Opcode);
  3352. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3353. Vector128<float> V1 = MakeVectorE0(A);
  3354. Vector128<float> V2 = MakeVectorE0(B);
  3355. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3356. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3357. AArch64.V(1, new Bits(A));
  3358. AArch64.V(2, new Bits(B));
  3359. SimdFp.Uqsub_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3360. Assert.Multiple(() =>
  3361. {
  3362. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3363. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3364. });
  3365. Assert.That(((ThreadState.Fpsr >> QCFlagBit) & 1) != 0, Is.EqualTo(Shared.FPSR[QCFlagBit]));
  3366. }
  3367. [Test, Pairwise, Description("UQSUB <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  3368. public void Uqsub_V_8B_4H_2S([Values(0u)] uint Rd,
  3369. [Values(1u, 0u)] uint Rn,
  3370. [Values(2u, 0u)] uint Rm,
  3371. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  3372. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  3373. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  3374. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  3375. {
  3376. const int QCFlagBit = 27; // Cumulative saturation bit.
  3377. uint Opcode = 0x2E202C00; // UQSUB V0.8B, V0.8B, V0.8B
  3378. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3379. Opcode |= ((size & 3) << 22);
  3380. Bits Op = new Bits(Opcode);
  3381. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3382. Vector128<float> V1 = MakeVectorE0(A);
  3383. Vector128<float> V2 = MakeVectorE0(B);
  3384. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3385. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3386. AArch64.V(1, new Bits(A));
  3387. AArch64.V(2, new Bits(B));
  3388. SimdFp.Uqsub_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3389. Assert.Multiple(() =>
  3390. {
  3391. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3392. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3393. });
  3394. Assert.That(((ThreadState.Fpsr >> QCFlagBit) & 1) != 0, Is.EqualTo(Shared.FPSR[QCFlagBit]));
  3395. }
  3396. [Test, Pairwise, Description("UQSUB <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  3397. public void Uqsub_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  3398. [Values(1u, 0u)] uint Rn,
  3399. [Values(2u, 0u)] uint Rm,
  3400. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  3401. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  3402. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  3403. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  3404. {
  3405. const int QCFlagBit = 27; // Cumulative saturation bit.
  3406. uint Opcode = 0x6E202C00; // UQSUB V0.16B, V0.16B, V0.16B
  3407. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3408. Opcode |= ((size & 3) << 22);
  3409. Bits Op = new Bits(Opcode);
  3410. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3411. Vector128<float> V1 = MakeVectorE0E1(A, A);
  3412. Vector128<float> V2 = MakeVectorE0E1(B, B);
  3413. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3414. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3415. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  3416. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  3417. SimdFp.Uqsub_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3418. Assert.Multiple(() =>
  3419. {
  3420. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3421. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3422. });
  3423. Assert.That(((ThreadState.Fpsr >> QCFlagBit) & 1) != 0, Is.EqualTo(Shared.FPSR[QCFlagBit]));
  3424. }
  3425. [Test, Pairwise, Description("URHADD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  3426. public void Urhadd_V_8B_4H_2S([Values(0u)] uint Rd,
  3427. [Values(1u, 0u)] uint Rn,
  3428. [Values(2u, 0u)] uint Rm,
  3429. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  3430. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  3431. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  3432. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  3433. {
  3434. uint Opcode = 0x2E201400; // URHADD V0.8B, V0.8B, V0.8B
  3435. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3436. Opcode |= ((size & 3) << 22);
  3437. Bits Op = new Bits(Opcode);
  3438. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3439. Vector128<float> V1 = MakeVectorE0(A);
  3440. Vector128<float> V2 = MakeVectorE0(B);
  3441. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3442. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3443. AArch64.V(1, new Bits(A));
  3444. AArch64.V(2, new Bits(B));
  3445. SimdFp.Urhadd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3446. Assert.Multiple(() =>
  3447. {
  3448. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3449. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3450. });
  3451. }
  3452. [Test, Pairwise, Description("URHADD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  3453. public void Urhadd_V_16B_8H_4S([Values(0u)] uint Rd,
  3454. [Values(1u, 0u)] uint Rn,
  3455. [Values(2u, 0u)] uint Rm,
  3456. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  3457. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  3458. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  3459. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  3460. {
  3461. uint Opcode = 0x6E201400; // URHADD V0.16B, V0.16B, V0.16B
  3462. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3463. Opcode |= ((size & 3) << 22);
  3464. Bits Op = new Bits(Opcode);
  3465. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3466. Vector128<float> V1 = MakeVectorE0E1(A, A);
  3467. Vector128<float> V2 = MakeVectorE0E1(B, B);
  3468. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3469. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3470. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  3471. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  3472. SimdFp.Urhadd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3473. Assert.Multiple(() =>
  3474. {
  3475. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3476. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3477. });
  3478. }
  3479. [Test, Pairwise, Description("USUBL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  3480. public void Usubl_V_8B8H_4H4S_2S2D([Values(0u)] uint Rd,
  3481. [Values(1u, 0u)] uint Rn,
  3482. [Values(2u, 0u)] uint Rm,
  3483. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  3484. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  3485. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  3486. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B8H, 4H4S, 2S2D>
  3487. {
  3488. uint Opcode = 0x2E202000; // USUBL V0.8H, V0.8B, V0.8B
  3489. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3490. Opcode |= ((size & 3) << 22);
  3491. Bits Op = new Bits(Opcode);
  3492. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3493. Vector128<float> V1 = MakeVectorE0(A);
  3494. Vector128<float> V2 = MakeVectorE0(B);
  3495. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3496. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3497. AArch64.Vpart(1, 0, new Bits(A));
  3498. AArch64.Vpart(2, 0, new Bits(B));
  3499. SimdFp.Usubl_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3500. Assert.Multiple(() =>
  3501. {
  3502. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3503. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3504. });
  3505. }
  3506. [Test, Pairwise, Description("USUBL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  3507. public void Usubl_V_16B8H_8H4S_4S2D([Values(0u)] uint Rd,
  3508. [Values(1u, 0u)] uint Rn,
  3509. [Values(2u, 0u)] uint Rm,
  3510. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  3511. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  3512. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  3513. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B8H, 8H4S, 4S2D>
  3514. {
  3515. uint Opcode = 0x6E202000; // USUBL2 V0.8H, V0.16B, V0.16B
  3516. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3517. Opcode |= ((size & 3) << 22);
  3518. Bits Op = new Bits(Opcode);
  3519. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3520. Vector128<float> V1 = MakeVectorE1(A);
  3521. Vector128<float> V2 = MakeVectorE1(B);
  3522. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3523. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3524. AArch64.Vpart(1, 1, new Bits(A));
  3525. AArch64.Vpart(2, 1, new Bits(B));
  3526. SimdFp.Usubl_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3527. Assert.Multiple(() =>
  3528. {
  3529. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3530. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3531. });
  3532. }
  3533. [Test, Pairwise, Description("USUBW{2} <Vd>.<Ta>, <Vn>.<Ta>, <Vm>.<Tb>")]
  3534. public void Usubw_V_8B8H8H_4H4S4S_2S2D2D([Values(0u)] uint Rd,
  3535. [Values(1u, 0u)] uint Rn,
  3536. [Values(2u, 0u)] uint Rm,
  3537. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  3538. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  3539. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  3540. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B8H8H, 4H4S4S, 2S2D2D>
  3541. {
  3542. uint Opcode = 0x2E203000; // USUBW V0.8H, V0.8H, V0.8B
  3543. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3544. Opcode |= ((size & 3) << 22);
  3545. Bits Op = new Bits(Opcode);
  3546. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3547. Vector128<float> V1 = MakeVectorE0E1(A, A);
  3548. Vector128<float> V2 = MakeVectorE0(B);
  3549. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3550. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3551. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  3552. AArch64.Vpart(2, 0, new Bits(B));
  3553. SimdFp.Usubw_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3554. Assert.Multiple(() =>
  3555. {
  3556. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3557. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3558. });
  3559. CompareAgainstUnicorn();
  3560. }
  3561. [Test, Pairwise, Description("USUBW{2} <Vd>.<Ta>, <Vn>.<Ta>, <Vm>.<Tb>")]
  3562. public void Usubw_V_16B8H8H_8H4S4S_4S2D2D([Values(0u)] uint Rd,
  3563. [Values(1u, 0u)] uint Rn,
  3564. [Values(2u, 0u)] uint Rm,
  3565. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  3566. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  3567. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  3568. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B8H8H, 8H4S4S, 4S2D2D>
  3569. {
  3570. uint Opcode = 0x6E203000; // USUBW2 V0.8H, V0.8H, V0.16B
  3571. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3572. Opcode |= ((size & 3) << 22);
  3573. Bits Op = new Bits(Opcode);
  3574. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3575. Vector128<float> V1 = MakeVectorE0E1(A, A);
  3576. Vector128<float> V2 = MakeVectorE1(B);
  3577. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3578. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3579. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  3580. AArch64.Vpart(2, 1, new Bits(B));
  3581. SimdFp.Usubw_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3582. Assert.Multiple(() =>
  3583. {
  3584. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3585. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3586. });
  3587. CompareAgainstUnicorn();
  3588. }
  3589. [Test, Pairwise, Description("UZP1 <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  3590. public void Uzp1_V_8B_4H_2S([Values(0u)] uint Rd,
  3591. [Values(1u, 0u)] uint Rn,
  3592. [Values(2u, 0u)] uint Rm,
  3593. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  3594. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  3595. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  3596. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  3597. {
  3598. uint Opcode = 0x0E001800; // UZP1 V0.8B, V0.8B, V0.8B
  3599. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3600. Opcode |= ((size & 3) << 22);
  3601. Bits Op = new Bits(Opcode);
  3602. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3603. Vector128<float> V1 = MakeVectorE0(A);
  3604. Vector128<float> V2 = MakeVectorE0(B);
  3605. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3606. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3607. AArch64.V(1, new Bits(A));
  3608. AArch64.V(2, new Bits(B));
  3609. SimdFp.Uzp1_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3610. Assert.Multiple(() =>
  3611. {
  3612. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3613. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3614. });
  3615. CompareAgainstUnicorn();
  3616. }
  3617. [Test, Pairwise, Description("UZP1 <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  3618. public void Uzp1_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  3619. [Values(1u, 0u)] uint Rn,
  3620. [Values(2u, 0u)] uint Rm,
  3621. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  3622. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  3623. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  3624. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  3625. {
  3626. uint Opcode = 0x4E001800; // UZP1 V0.16B, V0.16B, V0.16B
  3627. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3628. Opcode |= ((size & 3) << 22);
  3629. Bits Op = new Bits(Opcode);
  3630. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3631. Vector128<float> V1 = MakeVectorE0E1(A, A);
  3632. Vector128<float> V2 = MakeVectorE0E1(B, B);
  3633. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3634. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3635. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  3636. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  3637. SimdFp.Uzp1_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3638. Assert.Multiple(() =>
  3639. {
  3640. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3641. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3642. });
  3643. CompareAgainstUnicorn();
  3644. }
  3645. [Test, Pairwise, Description("UZP2 <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  3646. public void Uzp2_V_8B_4H_2S([Values(0u)] uint Rd,
  3647. [Values(1u, 0u)] uint Rn,
  3648. [Values(2u, 0u)] uint Rm,
  3649. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  3650. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  3651. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  3652. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  3653. {
  3654. uint Opcode = 0x0E005800; // UZP2 V0.8B, V0.8B, V0.8B
  3655. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3656. Opcode |= ((size & 3) << 22);
  3657. Bits Op = new Bits(Opcode);
  3658. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3659. Vector128<float> V1 = MakeVectorE0(A);
  3660. Vector128<float> V2 = MakeVectorE0(B);
  3661. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3662. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3663. AArch64.V(1, new Bits(A));
  3664. AArch64.V(2, new Bits(B));
  3665. SimdFp.Uzp2_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3666. Assert.Multiple(() =>
  3667. {
  3668. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3669. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3670. });
  3671. CompareAgainstUnicorn();
  3672. }
  3673. [Test, Pairwise, Description("UZP2 <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  3674. public void Uzp2_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  3675. [Values(1u, 0u)] uint Rn,
  3676. [Values(2u, 0u)] uint Rm,
  3677. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  3678. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  3679. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  3680. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  3681. {
  3682. uint Opcode = 0x4E005800; // UZP2 V0.16B, V0.16B, V0.16B
  3683. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3684. Opcode |= ((size & 3) << 22);
  3685. Bits Op = new Bits(Opcode);
  3686. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3687. Vector128<float> V1 = MakeVectorE0E1(A, A);
  3688. Vector128<float> V2 = MakeVectorE0E1(B, B);
  3689. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3690. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3691. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  3692. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  3693. SimdFp.Uzp2_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3694. Assert.Multiple(() =>
  3695. {
  3696. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3697. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3698. });
  3699. CompareAgainstUnicorn();
  3700. }
  3701. [Test, Pairwise, Description("ZIP1 <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  3702. public void Zip1_V_8B_4H_2S([Values(0u)] uint Rd,
  3703. [Values(1u, 0u)] uint Rn,
  3704. [Values(2u, 0u)] uint Rm,
  3705. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  3706. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  3707. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  3708. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  3709. {
  3710. uint Opcode = 0x0E003800; // ZIP1 V0.8B, V0.8B, V0.8B
  3711. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3712. Opcode |= ((size & 3) << 22);
  3713. Bits Op = new Bits(Opcode);
  3714. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3715. Vector128<float> V1 = MakeVectorE0(A);
  3716. Vector128<float> V2 = MakeVectorE0(B);
  3717. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3718. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3719. AArch64.V(1, new Bits(A));
  3720. AArch64.V(2, new Bits(B));
  3721. SimdFp.Zip1_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3722. Assert.Multiple(() =>
  3723. {
  3724. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3725. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3726. });
  3727. CompareAgainstUnicorn();
  3728. }
  3729. [Test, Pairwise, Description("ZIP1 <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  3730. public void Zip1_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  3731. [Values(1u, 0u)] uint Rn,
  3732. [Values(2u, 0u)] uint Rm,
  3733. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  3734. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  3735. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  3736. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  3737. {
  3738. uint Opcode = 0x4E003800; // ZIP1 V0.16B, V0.16B, V0.16B
  3739. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3740. Opcode |= ((size & 3) << 22);
  3741. Bits Op = new Bits(Opcode);
  3742. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3743. Vector128<float> V1 = MakeVectorE0E1(A, A);
  3744. Vector128<float> V2 = MakeVectorE0E1(B, B);
  3745. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3746. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3747. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  3748. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  3749. SimdFp.Zip1_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3750. Assert.Multiple(() =>
  3751. {
  3752. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3753. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3754. });
  3755. CompareAgainstUnicorn();
  3756. }
  3757. [Test, Pairwise, Description("ZIP2 <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  3758. public void Zip2_V_8B_4H_2S([Values(0u)] uint Rd,
  3759. [Values(1u, 0u)] uint Rn,
  3760. [Values(2u, 0u)] uint Rm,
  3761. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  3762. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  3763. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  3764. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  3765. {
  3766. uint Opcode = 0x0E007800; // ZIP2 V0.8B, V0.8B, V0.8B
  3767. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3768. Opcode |= ((size & 3) << 22);
  3769. Bits Op = new Bits(Opcode);
  3770. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3771. Vector128<float> V1 = MakeVectorE0(A);
  3772. Vector128<float> V2 = MakeVectorE0(B);
  3773. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3774. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3775. AArch64.V(1, new Bits(A));
  3776. AArch64.V(2, new Bits(B));
  3777. SimdFp.Zip2_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3778. Assert.Multiple(() =>
  3779. {
  3780. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3781. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3782. });
  3783. CompareAgainstUnicorn();
  3784. }
  3785. [Test, Pairwise, Description("ZIP2 <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  3786. public void Zip2_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  3787. [Values(1u, 0u)] uint Rn,
  3788. [Values(2u, 0u)] uint Rm,
  3789. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  3790. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  3791. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  3792. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  3793. {
  3794. uint Opcode = 0x4E007800; // ZIP2 V0.16B, V0.16B, V0.16B
  3795. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3796. Opcode |= ((size & 3) << 22);
  3797. Bits Op = new Bits(Opcode);
  3798. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3799. Vector128<float> V1 = MakeVectorE0E1(A, A);
  3800. Vector128<float> V2 = MakeVectorE0E1(B, B);
  3801. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3802. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3803. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  3804. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  3805. SimdFp.Zip2_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3806. Assert.Multiple(() =>
  3807. {
  3808. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3809. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3810. });
  3811. CompareAgainstUnicorn();
  3812. }
  3813. #endif
  3814. }
  3815. }