CpuTestCcmpReg.cs 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167
  1. //#define CcmpReg
  2. using ChocolArm64.State;
  3. using NUnit.Framework;
  4. namespace Ryujinx.Tests.Cpu
  5. {
  6. using Tester;
  7. using Tester.Types;
  8. [Category("CcmpReg"), Ignore("Tested: second half of 2018.")]
  9. public sealed class CpuTestCcmpReg : CpuTest
  10. {
  11. #if CcmpReg
  12. [SetUp]
  13. public void SetupTester()
  14. {
  15. AArch64.TakeReset(false);
  16. }
  17. [Test, Description("CCMN <Xn>, <Xm>, #<nzcv>, <cond>")]
  18. public void Ccmn_64bit([Values(1u, 31u)] uint Rn,
  19. [Values(2u, 31u)] uint Rm,
  20. [Values(0x0000000000000000ul, 0x7FFFFFFFFFFFFFFFul,
  21. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul)] [Random(1)] ulong Xn,
  22. [Values(0x0000000000000000ul, 0x7FFFFFFFFFFFFFFFul,
  23. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul)] [Random(1)] ulong Xm,
  24. [Random(0u, 15u, 1)] uint nzcv,
  25. [Values(0b0000u, 0b0001u, 0b0010u, 0b0011u, // <EQ, NE, CS/HS, CC/LO,
  26. 0b0100u, 0b0101u, 0b0110u, 0b0111u, // MI, PL, VS, VC,
  27. 0b1000u, 0b1001u, 0b1010u, 0b1011u, // HI, LS, GE, LT,
  28. 0b1100u, 0b1101u, 0b1110u, 0b1111u)] uint cond) // GT, LE, AL, NV>
  29. {
  30. uint Opcode = 0xBA400000; // CCMN X0, X0, #0, EQ
  31. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5);
  32. Opcode |= ((cond & 15) << 12) | ((nzcv & 15) << 0);
  33. ulong _X31 = TestContext.CurrentContext.Random.NextULong();
  34. AThreadState ThreadState = SingleOpcode(Opcode, X1: Xn, X2: Xm, X31: _X31);
  35. Bits Op = new Bits(Opcode);
  36. AArch64.X((int)Rn, new Bits(Xn));
  37. AArch64.X((int)Rm, new Bits(Xm));
  38. Base.Ccmn_Reg(Op[31], Op[20, 16], Op[15, 12], Op[9, 5], Op[3, 0]);
  39. Assert.Multiple(() =>
  40. {
  41. Assert.That(ThreadState.Negative, Is.EqualTo(Shared.PSTATE.N));
  42. Assert.That(ThreadState.Zero, Is.EqualTo(Shared.PSTATE.Z));
  43. Assert.That(ThreadState.Carry, Is.EqualTo(Shared.PSTATE.C));
  44. Assert.That(ThreadState.Overflow, Is.EqualTo(Shared.PSTATE.V));
  45. });
  46. CompareAgainstUnicorn();
  47. }
  48. [Test, Description("CCMN <Wn>, <Wm>, #<nzcv>, <cond>")]
  49. public void Ccmn_32bit([Values(1u, 31u)] uint Rn,
  50. [Values(2u, 31u)] uint Rm,
  51. [Values(0x00000000u, 0x7FFFFFFFu,
  52. 0x80000000u, 0xFFFFFFFFu)] [Random(1)] uint Wn,
  53. [Values(0x00000000u, 0x7FFFFFFFu,
  54. 0x80000000u, 0xFFFFFFFFu)] [Random(1)] uint Wm,
  55. [Random(0u, 15u, 1)] uint nzcv,
  56. [Values(0b0000u, 0b0001u, 0b0010u, 0b0011u, // <EQ, NE, CS/HS, CC/LO,
  57. 0b0100u, 0b0101u, 0b0110u, 0b0111u, // MI, PL, VS, VC,
  58. 0b1000u, 0b1001u, 0b1010u, 0b1011u, // HI, LS, GE, LT,
  59. 0b1100u, 0b1101u, 0b1110u, 0b1111u)] uint cond) // GT, LE, AL, NV>
  60. {
  61. uint Opcode = 0x3A400000; // CCMN W0, W0, #0, EQ
  62. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5);
  63. Opcode |= ((cond & 15) << 12) | ((nzcv & 15) << 0);
  64. uint _W31 = TestContext.CurrentContext.Random.NextUInt();
  65. AThreadState ThreadState = SingleOpcode(Opcode, X1: Wn, X2: Wm, X31: _W31);
  66. Bits Op = new Bits(Opcode);
  67. AArch64.X((int)Rn, new Bits(Wn));
  68. AArch64.X((int)Rm, new Bits(Wm));
  69. Base.Ccmn_Reg(Op[31], Op[20, 16], Op[15, 12], Op[9, 5], Op[3, 0]);
  70. Assert.Multiple(() =>
  71. {
  72. Assert.That(ThreadState.Negative, Is.EqualTo(Shared.PSTATE.N));
  73. Assert.That(ThreadState.Zero, Is.EqualTo(Shared.PSTATE.Z));
  74. Assert.That(ThreadState.Carry, Is.EqualTo(Shared.PSTATE.C));
  75. Assert.That(ThreadState.Overflow, Is.EqualTo(Shared.PSTATE.V));
  76. });
  77. CompareAgainstUnicorn();
  78. }
  79. [Test, Description("CCMP <Xn>, <Xm>, #<nzcv>, <cond>")]
  80. public void Ccmp_64bit([Values(1u, 31u)] uint Rn,
  81. [Values(2u, 31u)] uint Rm,
  82. [Values(0x0000000000000000ul, 0x7FFFFFFFFFFFFFFFul,
  83. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul)] [Random(1)] ulong Xn,
  84. [Values(0x0000000000000000ul, 0x7FFFFFFFFFFFFFFFul,
  85. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul)] [Random(1)] ulong Xm,
  86. [Random(0u, 15u, 1)] uint nzcv,
  87. [Values(0b0000u, 0b0001u, 0b0010u, 0b0011u, // <EQ, NE, CS/HS, CC/LO,
  88. 0b0100u, 0b0101u, 0b0110u, 0b0111u, // MI, PL, VS, VC,
  89. 0b1000u, 0b1001u, 0b1010u, 0b1011u, // HI, LS, GE, LT,
  90. 0b1100u, 0b1101u, 0b1110u, 0b1111u)] uint cond) // GT, LE, AL, NV>
  91. {
  92. uint Opcode = 0xFA400000; // CCMP X0, X0, #0, EQ
  93. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5);
  94. Opcode |= ((cond & 15) << 12) | ((nzcv & 15) << 0);
  95. ulong _X31 = TestContext.CurrentContext.Random.NextULong();
  96. AThreadState ThreadState = SingleOpcode(Opcode, X1: Xn, X2: Xm, X31: _X31);
  97. Bits Op = new Bits(Opcode);
  98. AArch64.X((int)Rn, new Bits(Xn));
  99. AArch64.X((int)Rm, new Bits(Xm));
  100. Base.Ccmp_Reg(Op[31], Op[20, 16], Op[15, 12], Op[9, 5], Op[3, 0]);
  101. Assert.Multiple(() =>
  102. {
  103. Assert.That(ThreadState.Negative, Is.EqualTo(Shared.PSTATE.N));
  104. Assert.That(ThreadState.Zero, Is.EqualTo(Shared.PSTATE.Z));
  105. Assert.That(ThreadState.Carry, Is.EqualTo(Shared.PSTATE.C));
  106. Assert.That(ThreadState.Overflow, Is.EqualTo(Shared.PSTATE.V));
  107. });
  108. CompareAgainstUnicorn();
  109. }
  110. [Test, Description("CCMP <Wn>, <Wm>, #<nzcv>, <cond>")]
  111. public void Ccmp_32bit([Values(1u, 31u)] uint Rn,
  112. [Values(2u, 31u)] uint Rm,
  113. [Values(0x00000000u, 0x7FFFFFFFu,
  114. 0x80000000u, 0xFFFFFFFFu)] [Random(1)] uint Wn,
  115. [Values(0x00000000u, 0x7FFFFFFFu,
  116. 0x80000000u, 0xFFFFFFFFu)] [Random(1)] uint Wm,
  117. [Random(0u, 15u, 1)] uint nzcv,
  118. [Values(0b0000u, 0b0001u, 0b0010u, 0b0011u, // <EQ, NE, CS/HS, CC/LO,
  119. 0b0100u, 0b0101u, 0b0110u, 0b0111u, // MI, PL, VS, VC,
  120. 0b1000u, 0b1001u, 0b1010u, 0b1011u, // HI, LS, GE, LT,
  121. 0b1100u, 0b1101u, 0b1110u, 0b1111u)] uint cond) // GT, LE, AL, NV>
  122. {
  123. uint Opcode = 0x7A400000; // CCMP W0, W0, #0, EQ
  124. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5);
  125. Opcode |= ((cond & 15) << 12) | ((nzcv & 15) << 0);
  126. uint _W31 = TestContext.CurrentContext.Random.NextUInt();
  127. AThreadState ThreadState = SingleOpcode(Opcode, X1: Wn, X2: Wm, X31: _W31);
  128. Bits Op = new Bits(Opcode);
  129. AArch64.X((int)Rn, new Bits(Wn));
  130. AArch64.X((int)Rm, new Bits(Wm));
  131. Base.Ccmp_Reg(Op[31], Op[20, 16], Op[15, 12], Op[9, 5], Op[3, 0]);
  132. Assert.Multiple(() =>
  133. {
  134. Assert.That(ThreadState.Negative, Is.EqualTo(Shared.PSTATE.N));
  135. Assert.That(ThreadState.Zero, Is.EqualTo(Shared.PSTATE.Z));
  136. Assert.That(ThreadState.Carry, Is.EqualTo(Shared.PSTATE.C));
  137. Assert.That(ThreadState.Overflow, Is.EqualTo(Shared.PSTATE.V));
  138. });
  139. CompareAgainstUnicorn();
  140. }
  141. #endif
  142. }
  143. }