OpCodeSimdImm.cs 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107
  1. namespace ARMeilleure.Decoders
  2. {
  3. class OpCodeSimdImm : OpCode, IOpCodeSimd
  4. {
  5. public int Rd { get; }
  6. public long Immediate { get; }
  7. public int Size { get; }
  8. public new static OpCode Create(InstDescriptor inst, ulong address, int opCode) => new OpCodeSimdImm(inst, address, opCode);
  9. public OpCodeSimdImm(InstDescriptor inst, ulong address, int opCode) : base(inst, address, opCode)
  10. {
  11. Rd = opCode & 0x1f;
  12. int cMode = (opCode >> 12) & 0xf;
  13. int op = (opCode >> 29) & 0x1;
  14. int modeLow = cMode & 1;
  15. int modeHigh = cMode >> 1;
  16. long imm;
  17. imm = ((uint)opCode >> 5) & 0x1f;
  18. imm |= ((uint)opCode >> 11) & 0xe0;
  19. if (modeHigh == 0b111)
  20. {
  21. switch (op | (modeLow << 1))
  22. {
  23. case 0:
  24. // 64-bits Immediate.
  25. // Transform abcd efgh into abcd efgh abcd efgh ...
  26. Size = 3;
  27. imm = (long)((ulong)imm * 0x0101010101010101);
  28. break;
  29. case 1:
  30. // 64-bits Immediate.
  31. // Transform abcd efgh into aaaa aaaa bbbb bbbb ...
  32. Size = 3;
  33. imm = (imm & 0xf0) >> 4 | (imm & 0x0f) << 4;
  34. imm = (imm & 0xcc) >> 2 | (imm & 0x33) << 2;
  35. imm = (imm & 0xaa) >> 1 | (imm & 0x55) << 1;
  36. imm = (long)((ulong)imm * 0x8040201008040201);
  37. imm = (long)((ulong)imm & 0x8080808080808080);
  38. imm |= imm >> 4;
  39. imm |= imm >> 2;
  40. imm |= imm >> 1;
  41. break;
  42. case 2:
  43. // 2 x 32-bits floating point Immediate.
  44. Size = 0;
  45. imm = (long)DecoderHelper.Imm8ToFP32Table[(int)imm];
  46. imm |= imm << 32;
  47. break;
  48. case 3:
  49. // 64-bits floating point Immediate.
  50. Size = 1;
  51. imm = (long)DecoderHelper.Imm8ToFP64Table[(int)imm];
  52. break;
  53. }
  54. }
  55. else if ((modeHigh & 0b110) == 0b100)
  56. {
  57. // 16-bits shifted Immediate.
  58. Size = 1; imm <<= (modeHigh & 1) << 3;
  59. }
  60. else if ((modeHigh & 0b100) == 0b000)
  61. {
  62. // 32-bits shifted Immediate.
  63. Size = 2; imm <<= modeHigh << 3;
  64. }
  65. else if ((modeHigh & 0b111) == 0b110)
  66. {
  67. // 32-bits shifted Immediate (fill with ones).
  68. Size = 2; imm = ShlOnes(imm, 8 << modeLow);
  69. }
  70. else
  71. {
  72. // 8-bits without shift.
  73. Size = 0;
  74. }
  75. Immediate = imm;
  76. RegisterSize = ((opCode >> 30) & 1) != 0
  77. ? RegisterSize.Simd128
  78. : RegisterSize.Simd64;
  79. }
  80. private static long ShlOnes(long value, int shift)
  81. {
  82. if (shift != 0)
  83. {
  84. return value << shift | (long)(ulong.MaxValue >> (64 - shift));
  85. }
  86. else
  87. {
  88. return value;
  89. }
  90. }
  91. }
  92. }