CpuTestSimdReg.cs 204 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912
  1. #define SimdReg
  2. using ChocolArm64.State;
  3. using NUnit.Framework;
  4. using System.Runtime.Intrinsics;
  5. namespace Ryujinx.Tests.Cpu
  6. {
  7. using Tester;
  8. using Tester.Types;
  9. [Category("SimdReg")/*, Ignore("Tested: second half of 2018.")*/]
  10. public sealed class CpuTestSimdReg : CpuTest
  11. {
  12. #if SimdReg
  13. [SetUp]
  14. public void SetupTester()
  15. {
  16. AArch64.TakeReset(false);
  17. }
  18. #region "ValueSource"
  19. private static ulong[] _1B1H1S1D_()
  20. {
  21. return new ulong[] { 0x0000000000000000ul, 0x000000000000007Ful,
  22. 0x0000000000000080ul, 0x00000000000000FFul,
  23. 0x0000000000007FFFul, 0x0000000000008000ul,
  24. 0x000000000000FFFFul, 0x000000007FFFFFFFul,
  25. 0x0000000080000000ul, 0x00000000FFFFFFFFul,
  26. 0x7FFFFFFFFFFFFFFFul, 0x8000000000000000ul,
  27. 0xFFFFFFFFFFFFFFFFul };
  28. }
  29. private static ulong[] _1D_()
  30. {
  31. return new ulong[] { 0x0000000000000000ul, 0x7FFFFFFFFFFFFFFFul,
  32. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
  33. }
  34. private static ulong[] _1H1S_()
  35. {
  36. return new ulong[] { 0x0000000000000000ul, 0x0000000000007FFFul,
  37. 0x0000000000008000ul, 0x000000000000FFFFul,
  38. 0x000000007FFFFFFFul, 0x0000000080000000ul,
  39. 0x00000000FFFFFFFFul };
  40. }
  41. private static ulong[] _4H2S_()
  42. {
  43. return new ulong[] { 0x0000000000000000ul, 0x7FFF7FFF7FFF7FFFul,
  44. 0x8000800080008000ul, 0x7FFFFFFF7FFFFFFFul,
  45. 0x8000000080000000ul, 0xFFFFFFFFFFFFFFFFul };
  46. }
  47. private static ulong[] _4H2S1D_()
  48. {
  49. return new ulong[] { 0x0000000000000000ul, 0x7FFF7FFF7FFF7FFFul,
  50. 0x8000800080008000ul, 0x7FFFFFFF7FFFFFFFul,
  51. 0x8000000080000000ul, 0x7FFFFFFFFFFFFFFFul,
  52. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
  53. }
  54. private static ulong[] _8B_()
  55. {
  56. return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
  57. 0x8080808080808080ul, 0xFFFFFFFFFFFFFFFFul };
  58. }
  59. private static ulong[] _8B4H2S_()
  60. {
  61. return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
  62. 0x8080808080808080ul, 0x7FFF7FFF7FFF7FFFul,
  63. 0x8000800080008000ul, 0x7FFFFFFF7FFFFFFFul,
  64. 0x8000000080000000ul, 0xFFFFFFFFFFFFFFFFul };
  65. }
  66. private static ulong[] _8B4H2S1D_()
  67. {
  68. return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
  69. 0x8080808080808080ul, 0x7FFF7FFF7FFF7FFFul,
  70. 0x8000800080008000ul, 0x7FFFFFFF7FFFFFFFul,
  71. 0x8000000080000000ul, 0x7FFFFFFFFFFFFFFFul,
  72. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
  73. }
  74. #endregion
  75. private const int RndCnt = 4;
  76. [Test, Pairwise, Description("ADD <V><d>, <V><n>, <V><m>")]
  77. public void Add_S_D([Values(0u)] uint Rd,
  78. [Values(1u, 0u)] uint Rn,
  79. [Values(2u, 0u)] uint Rm,
  80. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  81. [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
  82. [ValueSource("_1D_")] [Random(RndCnt)] ulong B)
  83. {
  84. uint Opcode = 0x5EE08400; // ADD D0, D0, D0
  85. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  86. Bits Op = new Bits(Opcode);
  87. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  88. Vector128<float> V1 = MakeVectorE0(A);
  89. Vector128<float> V2 = MakeVectorE0(B);
  90. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  91. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  92. AArch64.V(1, new Bits(A));
  93. AArch64.V(2, new Bits(B));
  94. SimdFp.Add_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  95. Assert.Multiple(() =>
  96. {
  97. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  98. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  99. });
  100. CompareAgainstUnicorn();
  101. }
  102. [Test, Pairwise, Description("ADD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  103. public void Add_V_8B_4H_2S([Values(0u)] uint Rd,
  104. [Values(1u, 0u)] uint Rn,
  105. [Values(2u, 0u)] uint Rm,
  106. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  107. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  108. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  109. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  110. {
  111. uint Opcode = 0x0E208400; // ADD V0.8B, V0.8B, V0.8B
  112. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  113. Opcode |= ((size & 3) << 22);
  114. Bits Op = new Bits(Opcode);
  115. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  116. Vector128<float> V1 = MakeVectorE0(A);
  117. Vector128<float> V2 = MakeVectorE0(B);
  118. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  119. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  120. AArch64.V(1, new Bits(A));
  121. AArch64.V(2, new Bits(B));
  122. SimdFp.Add_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  123. Assert.Multiple(() =>
  124. {
  125. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  126. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  127. });
  128. CompareAgainstUnicorn();
  129. }
  130. [Test, Pairwise, Description("ADD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  131. public void Add_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  132. [Values(1u, 0u)] uint Rn,
  133. [Values(2u, 0u)] uint Rm,
  134. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  135. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  136. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  137. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  138. {
  139. uint Opcode = 0x4E208400; // ADD V0.16B, V0.16B, V0.16B
  140. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  141. Opcode |= ((size & 3) << 22);
  142. Bits Op = new Bits(Opcode);
  143. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  144. Vector128<float> V1 = MakeVectorE0E1(A, A);
  145. Vector128<float> V2 = MakeVectorE0E1(B, B);
  146. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  147. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  148. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  149. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  150. SimdFp.Add_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  151. Assert.Multiple(() =>
  152. {
  153. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  154. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  155. });
  156. CompareAgainstUnicorn();
  157. }
  158. [Test, Pairwise, Description("ADDHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
  159. public void Addhn_V_8H8B_4S4H_2D2S([Values(0u)] uint Rd,
  160. [Values(1u, 0u)] uint Rn,
  161. [Values(2u, 0u)] uint Rm,
  162. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
  163. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  164. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong B,
  165. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H8B, 4S4H, 2D2S>
  166. {
  167. uint Opcode = 0x0E204000; // ADDHN V0.8B, V0.8H, V0.8H
  168. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  169. Opcode |= ((size & 3) << 22);
  170. Bits Op = new Bits(Opcode);
  171. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  172. Vector128<float> V1 = MakeVectorE0E1(A, A);
  173. Vector128<float> V2 = MakeVectorE0E1(B, B);
  174. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  175. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  176. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  177. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  178. SimdFp.Addhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  179. Assert.Multiple(() =>
  180. {
  181. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  182. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  183. });
  184. CompareAgainstUnicorn();
  185. }
  186. [Test, Pairwise, Description("ADDHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
  187. public void Addhn_V_8H16B_4S8H_2D4S([Values(0u)] uint Rd,
  188. [Values(1u, 0u)] uint Rn,
  189. [Values(2u, 0u)] uint Rm,
  190. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
  191. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  192. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong B,
  193. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H16B, 4S8H, 2D4S>
  194. {
  195. uint Opcode = 0x4E204000; // ADDHN2 V0.16B, V0.8H, V0.8H
  196. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  197. Opcode |= ((size & 3) << 22);
  198. Bits Op = new Bits(Opcode);
  199. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  200. Vector128<float> V1 = MakeVectorE0E1(A, A);
  201. Vector128<float> V2 = MakeVectorE0E1(B, B);
  202. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  203. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  204. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  205. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  206. SimdFp.Addhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  207. Assert.Multiple(() =>
  208. {
  209. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  210. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  211. });
  212. CompareAgainstUnicorn();
  213. }
  214. [Test, Pairwise, Description("ADDP <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  215. public void Addp_V_8B_4H_2S([Values(0u)] uint Rd,
  216. [Values(1u, 0u)] uint Rn,
  217. [Values(2u, 0u)] uint Rm,
  218. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  219. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  220. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  221. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  222. {
  223. uint Opcode = 0x0E20BC00; // ADDP V0.8B, V0.8B, V0.8B
  224. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  225. Opcode |= ((size & 3) << 22);
  226. Bits Op = new Bits(Opcode);
  227. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  228. Vector128<float> V1 = MakeVectorE0(A);
  229. Vector128<float> V2 = MakeVectorE0(B);
  230. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  231. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  232. AArch64.V(1, new Bits(A));
  233. AArch64.V(2, new Bits(B));
  234. SimdFp.Addp_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  235. Assert.Multiple(() =>
  236. {
  237. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  238. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  239. });
  240. CompareAgainstUnicorn();
  241. }
  242. [Test, Pairwise, Description("ADDP <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  243. public void Addp_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  244. [Values(1u, 0u)] uint Rn,
  245. [Values(2u, 0u)] uint Rm,
  246. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  247. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  248. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  249. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  250. {
  251. uint Opcode = 0x4E20BC00; // ADDP V0.16B, V0.16B, V0.16B
  252. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  253. Opcode |= ((size & 3) << 22);
  254. Bits Op = new Bits(Opcode);
  255. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  256. Vector128<float> V1 = MakeVectorE0E1(A, A);
  257. Vector128<float> V2 = MakeVectorE0E1(B, B);
  258. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  259. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  260. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  261. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  262. SimdFp.Addp_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  263. Assert.Multiple(() =>
  264. {
  265. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  266. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  267. });
  268. CompareAgainstUnicorn();
  269. }
  270. [Test, Pairwise, Description("AND <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  271. public void And_V_8B([Values(0u)] uint Rd,
  272. [Values(1u, 0u)] uint Rn,
  273. [Values(2u, 0u)] uint Rm,
  274. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  275. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  276. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  277. {
  278. uint Opcode = 0x0E201C00; // AND V0.8B, V0.8B, V0.8B
  279. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  280. Bits Op = new Bits(Opcode);
  281. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  282. Vector128<float> V1 = MakeVectorE0(A);
  283. Vector128<float> V2 = MakeVectorE0(B);
  284. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  285. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  286. AArch64.V(1, new Bits(A));
  287. AArch64.V(2, new Bits(B));
  288. SimdFp.And_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  289. Assert.Multiple(() =>
  290. {
  291. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  292. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  293. });
  294. CompareAgainstUnicorn();
  295. }
  296. [Test, Pairwise, Description("AND <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  297. public void And_V_16B([Values(0u)] uint Rd,
  298. [Values(1u, 0u)] uint Rn,
  299. [Values(2u, 0u)] uint Rm,
  300. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  301. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  302. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  303. {
  304. uint Opcode = 0x4E201C00; // AND V0.16B, V0.16B, V0.16B
  305. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  306. Bits Op = new Bits(Opcode);
  307. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  308. Vector128<float> V1 = MakeVectorE0E1(A, A);
  309. Vector128<float> V2 = MakeVectorE0E1(B, B);
  310. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  311. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  312. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  313. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  314. SimdFp.And_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  315. Assert.Multiple(() =>
  316. {
  317. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  318. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  319. });
  320. CompareAgainstUnicorn();
  321. }
  322. [Test, Pairwise, Description("BIC <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  323. public void Bic_V_8B([Values(0u)] uint Rd,
  324. [Values(1u, 0u)] uint Rn,
  325. [Values(2u, 0u)] uint Rm,
  326. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  327. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  328. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  329. {
  330. uint Opcode = 0x0E601C00; // BIC V0.8B, V0.8B, V0.8B
  331. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  332. Bits Op = new Bits(Opcode);
  333. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  334. Vector128<float> V1 = MakeVectorE0(A);
  335. Vector128<float> V2 = MakeVectorE0(B);
  336. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  337. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  338. AArch64.V(1, new Bits(A));
  339. AArch64.V(2, new Bits(B));
  340. SimdFp.Bic_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  341. Assert.Multiple(() =>
  342. {
  343. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  344. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  345. });
  346. CompareAgainstUnicorn();
  347. }
  348. [Test, Pairwise, Description("BIC <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  349. public void Bic_V_16B([Values(0u)] uint Rd,
  350. [Values(1u, 0u)] uint Rn,
  351. [Values(2u, 0u)] uint Rm,
  352. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  353. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  354. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  355. {
  356. uint Opcode = 0x4E601C00; // BIC V0.16B, V0.16B, V0.16B
  357. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  358. Bits Op = new Bits(Opcode);
  359. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  360. Vector128<float> V1 = MakeVectorE0E1(A, A);
  361. Vector128<float> V2 = MakeVectorE0E1(B, B);
  362. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  363. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  364. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  365. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  366. SimdFp.Bic_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  367. Assert.Multiple(() =>
  368. {
  369. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  370. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  371. });
  372. CompareAgainstUnicorn();
  373. }
  374. [Test, Pairwise, Description("BIF <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  375. public void Bif_V_8B([Values(0u)] uint Rd,
  376. [Values(1u, 0u)] uint Rn,
  377. [Values(2u, 0u)] uint Rm,
  378. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  379. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  380. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  381. {
  382. uint Opcode = 0x2EE01C00; // BIF V0.8B, V0.8B, V0.8B
  383. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  384. Bits Op = new Bits(Opcode);
  385. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  386. Vector128<float> V1 = MakeVectorE0(A);
  387. Vector128<float> V2 = MakeVectorE0(B);
  388. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  389. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  390. AArch64.V(1, new Bits(A));
  391. AArch64.V(2, new Bits(B));
  392. SimdFp.Bif_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  393. Assert.Multiple(() =>
  394. {
  395. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  396. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  397. });
  398. CompareAgainstUnicorn();
  399. }
  400. [Test, Pairwise, Description("BIF <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  401. public void Bif_V_16B([Values(0u)] uint Rd,
  402. [Values(1u, 0u)] uint Rn,
  403. [Values(2u, 0u)] uint Rm,
  404. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  405. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  406. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  407. {
  408. uint Opcode = 0x6EE01C00; // BIF V0.16B, V0.16B, V0.16B
  409. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  410. Bits Op = new Bits(Opcode);
  411. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  412. Vector128<float> V1 = MakeVectorE0E1(A, A);
  413. Vector128<float> V2 = MakeVectorE0E1(B, B);
  414. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  415. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  416. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  417. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  418. SimdFp.Bif_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  419. Assert.Multiple(() =>
  420. {
  421. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  422. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  423. });
  424. CompareAgainstUnicorn();
  425. }
  426. [Test, Pairwise, Description("BIT <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  427. public void Bit_V_8B([Values(0u)] uint Rd,
  428. [Values(1u, 0u)] uint Rn,
  429. [Values(2u, 0u)] uint Rm,
  430. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  431. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  432. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  433. {
  434. uint Opcode = 0x2EA01C00; // BIT V0.8B, V0.8B, V0.8B
  435. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  436. Bits Op = new Bits(Opcode);
  437. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  438. Vector128<float> V1 = MakeVectorE0(A);
  439. Vector128<float> V2 = MakeVectorE0(B);
  440. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  441. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  442. AArch64.V(1, new Bits(A));
  443. AArch64.V(2, new Bits(B));
  444. SimdFp.Bit_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  445. Assert.Multiple(() =>
  446. {
  447. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  448. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  449. });
  450. CompareAgainstUnicorn();
  451. }
  452. [Test, Pairwise, Description("BIT <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  453. public void Bit_V_16B([Values(0u)] uint Rd,
  454. [Values(1u, 0u)] uint Rn,
  455. [Values(2u, 0u)] uint Rm,
  456. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  457. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  458. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  459. {
  460. uint Opcode = 0x6EA01C00; // BIT V0.16B, V0.16B, V0.16B
  461. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  462. Bits Op = new Bits(Opcode);
  463. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  464. Vector128<float> V1 = MakeVectorE0E1(A, A);
  465. Vector128<float> V2 = MakeVectorE0E1(B, B);
  466. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  467. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  468. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  469. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  470. SimdFp.Bit_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  471. Assert.Multiple(() =>
  472. {
  473. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  474. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  475. });
  476. CompareAgainstUnicorn();
  477. }
  478. [Test, Pairwise, Description("BSL <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  479. public void Bsl_V_8B([Values(0u)] uint Rd,
  480. [Values(1u, 0u)] uint Rn,
  481. [Values(2u, 0u)] uint Rm,
  482. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  483. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  484. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  485. {
  486. uint Opcode = 0x2E601C00; // BSL V0.8B, V0.8B, V0.8B
  487. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  488. Bits Op = new Bits(Opcode);
  489. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  490. Vector128<float> V1 = MakeVectorE0(A);
  491. Vector128<float> V2 = MakeVectorE0(B);
  492. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  493. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  494. AArch64.V(1, new Bits(A));
  495. AArch64.V(2, new Bits(B));
  496. SimdFp.Bsl_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  497. Assert.Multiple(() =>
  498. {
  499. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  500. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  501. });
  502. CompareAgainstUnicorn();
  503. }
  504. [Test, Pairwise, Description("BSL <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  505. public void Bsl_V_16B([Values(0u)] uint Rd,
  506. [Values(1u, 0u)] uint Rn,
  507. [Values(2u, 0u)] uint Rm,
  508. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  509. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  510. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  511. {
  512. uint Opcode = 0x6E601C00; // BSL V0.16B, V0.16B, V0.16B
  513. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  514. Bits Op = new Bits(Opcode);
  515. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  516. Vector128<float> V1 = MakeVectorE0E1(A, A);
  517. Vector128<float> V2 = MakeVectorE0E1(B, B);
  518. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  519. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  520. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  521. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  522. SimdFp.Bsl_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  523. Assert.Multiple(() =>
  524. {
  525. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  526. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  527. });
  528. CompareAgainstUnicorn();
  529. }
  530. [Test, Pairwise, Description("CMEQ <V><d>, <V><n>, <V><m>")]
  531. public void Cmeq_S_D([Values(0u)] uint Rd,
  532. [Values(1u, 0u)] uint Rn,
  533. [Values(2u, 0u)] uint Rm,
  534. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  535. [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
  536. [ValueSource("_1D_")] [Random(RndCnt)] ulong B)
  537. {
  538. uint Opcode = 0x7EE08C00; // CMEQ D0, D0, D0
  539. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  540. Bits Op = new Bits(Opcode);
  541. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  542. Vector128<float> V1 = MakeVectorE0(A);
  543. Vector128<float> V2 = MakeVectorE0(B);
  544. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  545. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  546. AArch64.V(1, new Bits(A));
  547. AArch64.V(2, new Bits(B));
  548. SimdFp.Cmeq_Reg_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  549. Assert.Multiple(() =>
  550. {
  551. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  552. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  553. });
  554. CompareAgainstUnicorn();
  555. }
  556. [Test, Pairwise, Description("CMEQ <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  557. public void Cmeq_V_8B_4H_2S([Values(0u)] uint Rd,
  558. [Values(1u, 0u)] uint Rn,
  559. [Values(2u, 0u)] uint Rm,
  560. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  561. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  562. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  563. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  564. {
  565. uint Opcode = 0x2E208C00; // CMEQ V0.8B, V0.8B, V0.8B
  566. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  567. Opcode |= ((size & 3) << 22);
  568. Bits Op = new Bits(Opcode);
  569. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  570. Vector128<float> V1 = MakeVectorE0(A);
  571. Vector128<float> V2 = MakeVectorE0(B);
  572. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  573. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  574. AArch64.V(1, new Bits(A));
  575. AArch64.V(2, new Bits(B));
  576. SimdFp.Cmeq_Reg_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  577. Assert.Multiple(() =>
  578. {
  579. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  580. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  581. });
  582. CompareAgainstUnicorn();
  583. }
  584. [Test, Pairwise, Description("CMEQ <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  585. public void Cmeq_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  586. [Values(1u, 0u)] uint Rn,
  587. [Values(2u, 0u)] uint Rm,
  588. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  589. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  590. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  591. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  592. {
  593. uint Opcode = 0x6E208C00; // CMEQ V0.16B, V0.16B, V0.16B
  594. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  595. Opcode |= ((size & 3) << 22);
  596. Bits Op = new Bits(Opcode);
  597. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  598. Vector128<float> V1 = MakeVectorE0E1(A, A);
  599. Vector128<float> V2 = MakeVectorE0E1(B, B);
  600. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  601. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  602. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  603. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  604. SimdFp.Cmeq_Reg_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  605. Assert.Multiple(() =>
  606. {
  607. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  608. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  609. });
  610. CompareAgainstUnicorn();
  611. }
  612. [Test, Pairwise, Description("CMGE <V><d>, <V><n>, <V><m>")]
  613. public void Cmge_S_D([Values(0u)] uint Rd,
  614. [Values(1u, 0u)] uint Rn,
  615. [Values(2u, 0u)] uint Rm,
  616. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  617. [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
  618. [ValueSource("_1D_")] [Random(RndCnt)] ulong B)
  619. {
  620. uint Opcode = 0x5EE03C00; // CMGE D0, D0, D0
  621. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  622. Bits Op = new Bits(Opcode);
  623. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  624. Vector128<float> V1 = MakeVectorE0(A);
  625. Vector128<float> V2 = MakeVectorE0(B);
  626. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  627. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  628. AArch64.V(1, new Bits(A));
  629. AArch64.V(2, new Bits(B));
  630. SimdFp.Cmge_Reg_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  631. Assert.Multiple(() =>
  632. {
  633. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  634. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  635. });
  636. CompareAgainstUnicorn();
  637. }
  638. [Test, Pairwise, Description("CMGE <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  639. public void Cmge_V_8B_4H_2S([Values(0u)] uint Rd,
  640. [Values(1u, 0u)] uint Rn,
  641. [Values(2u, 0u)] uint Rm,
  642. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  643. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  644. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  645. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  646. {
  647. uint Opcode = 0x0E203C00; // CMGE V0.8B, V0.8B, V0.8B
  648. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  649. Opcode |= ((size & 3) << 22);
  650. Bits Op = new Bits(Opcode);
  651. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  652. Vector128<float> V1 = MakeVectorE0(A);
  653. Vector128<float> V2 = MakeVectorE0(B);
  654. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  655. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  656. AArch64.V(1, new Bits(A));
  657. AArch64.V(2, new Bits(B));
  658. SimdFp.Cmge_Reg_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  659. Assert.Multiple(() =>
  660. {
  661. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  662. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  663. });
  664. CompareAgainstUnicorn();
  665. }
  666. [Test, Pairwise, Description("CMGE <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  667. public void Cmge_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  668. [Values(1u, 0u)] uint Rn,
  669. [Values(2u, 0u)] uint Rm,
  670. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  671. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  672. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  673. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  674. {
  675. uint Opcode = 0x4E203C00; // CMGE V0.16B, V0.16B, V0.16B
  676. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  677. Opcode |= ((size & 3) << 22);
  678. Bits Op = new Bits(Opcode);
  679. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  680. Vector128<float> V1 = MakeVectorE0E1(A, A);
  681. Vector128<float> V2 = MakeVectorE0E1(B, B);
  682. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  683. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  684. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  685. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  686. SimdFp.Cmge_Reg_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  687. Assert.Multiple(() =>
  688. {
  689. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  690. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  691. });
  692. CompareAgainstUnicorn();
  693. }
  694. [Test, Pairwise, Description("CMGT <V><d>, <V><n>, <V><m>")]
  695. public void Cmgt_S_D([Values(0u)] uint Rd,
  696. [Values(1u, 0u)] uint Rn,
  697. [Values(2u, 0u)] uint Rm,
  698. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  699. [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
  700. [ValueSource("_1D_")] [Random(RndCnt)] ulong B)
  701. {
  702. uint Opcode = 0x5EE03400; // CMGT D0, D0, D0
  703. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  704. Bits Op = new Bits(Opcode);
  705. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  706. Vector128<float> V1 = MakeVectorE0(A);
  707. Vector128<float> V2 = MakeVectorE0(B);
  708. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  709. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  710. AArch64.V(1, new Bits(A));
  711. AArch64.V(2, new Bits(B));
  712. SimdFp.Cmgt_Reg_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  713. Assert.Multiple(() =>
  714. {
  715. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  716. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  717. });
  718. CompareAgainstUnicorn();
  719. }
  720. [Test, Pairwise, Description("CMGT <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  721. public void Cmgt_V_8B_4H_2S([Values(0u)] uint Rd,
  722. [Values(1u, 0u)] uint Rn,
  723. [Values(2u, 0u)] uint Rm,
  724. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  725. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  726. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  727. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  728. {
  729. uint Opcode = 0x0E203400; // CMGT V0.8B, V0.8B, V0.8B
  730. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  731. Opcode |= ((size & 3) << 22);
  732. Bits Op = new Bits(Opcode);
  733. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  734. Vector128<float> V1 = MakeVectorE0(A);
  735. Vector128<float> V2 = MakeVectorE0(B);
  736. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  737. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  738. AArch64.V(1, new Bits(A));
  739. AArch64.V(2, new Bits(B));
  740. SimdFp.Cmgt_Reg_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  741. Assert.Multiple(() =>
  742. {
  743. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  744. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  745. });
  746. CompareAgainstUnicorn();
  747. }
  748. [Test, Pairwise, Description("CMGT <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  749. public void Cmgt_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  750. [Values(1u, 0u)] uint Rn,
  751. [Values(2u, 0u)] uint Rm,
  752. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  753. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  754. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  755. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  756. {
  757. uint Opcode = 0x4E203400; // CMGT V0.16B, V0.16B, V0.16B
  758. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  759. Opcode |= ((size & 3) << 22);
  760. Bits Op = new Bits(Opcode);
  761. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  762. Vector128<float> V1 = MakeVectorE0E1(A, A);
  763. Vector128<float> V2 = MakeVectorE0E1(B, B);
  764. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  765. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  766. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  767. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  768. SimdFp.Cmgt_Reg_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  769. Assert.Multiple(() =>
  770. {
  771. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  772. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  773. });
  774. CompareAgainstUnicorn();
  775. }
  776. [Test, Pairwise, Description("CMHI <V><d>, <V><n>, <V><m>")]
  777. public void Cmhi_S_D([Values(0u)] uint Rd,
  778. [Values(1u, 0u)] uint Rn,
  779. [Values(2u, 0u)] uint Rm,
  780. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  781. [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
  782. [ValueSource("_1D_")] [Random(RndCnt)] ulong B)
  783. {
  784. uint Opcode = 0x7EE03400; // CMHI D0, D0, D0
  785. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  786. Bits Op = new Bits(Opcode);
  787. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  788. Vector128<float> V1 = MakeVectorE0(A);
  789. Vector128<float> V2 = MakeVectorE0(B);
  790. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  791. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  792. AArch64.V(1, new Bits(A));
  793. AArch64.V(2, new Bits(B));
  794. SimdFp.Cmhi_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  795. Assert.Multiple(() =>
  796. {
  797. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  798. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  799. });
  800. CompareAgainstUnicorn();
  801. }
  802. [Test, Pairwise, Description("CMHI <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  803. public void Cmhi_V_8B_4H_2S([Values(0u)] uint Rd,
  804. [Values(1u, 0u)] uint Rn,
  805. [Values(2u, 0u)] uint Rm,
  806. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  807. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  808. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  809. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  810. {
  811. uint Opcode = 0x2E203400; // CMHI V0.8B, V0.8B, V0.8B
  812. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  813. Opcode |= ((size & 3) << 22);
  814. Bits Op = new Bits(Opcode);
  815. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  816. Vector128<float> V1 = MakeVectorE0(A);
  817. Vector128<float> V2 = MakeVectorE0(B);
  818. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  819. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  820. AArch64.V(1, new Bits(A));
  821. AArch64.V(2, new Bits(B));
  822. SimdFp.Cmhi_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  823. Assert.Multiple(() =>
  824. {
  825. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  826. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  827. });
  828. CompareAgainstUnicorn();
  829. }
  830. [Test, Pairwise, Description("CMHI <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  831. public void Cmhi_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  832. [Values(1u, 0u)] uint Rn,
  833. [Values(2u, 0u)] uint Rm,
  834. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  835. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  836. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  837. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  838. {
  839. uint Opcode = 0x6E203400; // CMHI V0.16B, V0.16B, V0.16B
  840. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  841. Opcode |= ((size & 3) << 22);
  842. Bits Op = new Bits(Opcode);
  843. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  844. Vector128<float> V1 = MakeVectorE0E1(A, A);
  845. Vector128<float> V2 = MakeVectorE0E1(B, B);
  846. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  847. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  848. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  849. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  850. SimdFp.Cmhi_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  851. Assert.Multiple(() =>
  852. {
  853. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  854. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  855. });
  856. CompareAgainstUnicorn();
  857. }
  858. [Test, Pairwise, Description("CMHS <V><d>, <V><n>, <V><m>")]
  859. public void Cmhs_S_D([Values(0u)] uint Rd,
  860. [Values(1u, 0u)] uint Rn,
  861. [Values(2u, 0u)] uint Rm,
  862. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  863. [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
  864. [ValueSource("_1D_")] [Random(RndCnt)] ulong B)
  865. {
  866. uint Opcode = 0x7EE03C00; // CMHS D0, D0, D0
  867. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  868. Bits Op = new Bits(Opcode);
  869. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  870. Vector128<float> V1 = MakeVectorE0(A);
  871. Vector128<float> V2 = MakeVectorE0(B);
  872. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  873. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  874. AArch64.V(1, new Bits(A));
  875. AArch64.V(2, new Bits(B));
  876. SimdFp.Cmhs_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  877. Assert.Multiple(() =>
  878. {
  879. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  880. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  881. });
  882. CompareAgainstUnicorn();
  883. }
  884. [Test, Pairwise, Description("CMHS <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  885. public void Cmhs_V_8B_4H_2S([Values(0u)] uint Rd,
  886. [Values(1u, 0u)] uint Rn,
  887. [Values(2u, 0u)] uint Rm,
  888. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  889. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  890. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  891. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  892. {
  893. uint Opcode = 0x2E203C00; // CMHS V0.8B, V0.8B, V0.8B
  894. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  895. Opcode |= ((size & 3) << 22);
  896. Bits Op = new Bits(Opcode);
  897. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  898. Vector128<float> V1 = MakeVectorE0(A);
  899. Vector128<float> V2 = MakeVectorE0(B);
  900. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  901. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  902. AArch64.V(1, new Bits(A));
  903. AArch64.V(2, new Bits(B));
  904. SimdFp.Cmhs_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  905. Assert.Multiple(() =>
  906. {
  907. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  908. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  909. });
  910. CompareAgainstUnicorn();
  911. }
  912. [Test, Pairwise, Description("CMHS <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  913. public void Cmhs_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  914. [Values(1u, 0u)] uint Rn,
  915. [Values(2u, 0u)] uint Rm,
  916. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  917. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  918. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  919. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  920. {
  921. uint Opcode = 0x6E203C00; // CMHS V0.16B, V0.16B, V0.16B
  922. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  923. Opcode |= ((size & 3) << 22);
  924. Bits Op = new Bits(Opcode);
  925. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  926. Vector128<float> V1 = MakeVectorE0E1(A, A);
  927. Vector128<float> V2 = MakeVectorE0E1(B, B);
  928. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  929. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  930. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  931. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  932. SimdFp.Cmhs_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  933. Assert.Multiple(() =>
  934. {
  935. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  936. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  937. });
  938. CompareAgainstUnicorn();
  939. }
  940. [Test, Pairwise, Description("CMTST <V><d>, <V><n>, <V><m>")]
  941. public void Cmtst_S_D([Values(0u)] uint Rd,
  942. [Values(1u, 0u)] uint Rn,
  943. [Values(2u, 0u)] uint Rm,
  944. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  945. [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
  946. [ValueSource("_1D_")] [Random(RndCnt)] ulong B)
  947. {
  948. uint Opcode = 0x5EE08C00; // CMTST D0, D0, D0
  949. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  950. Bits Op = new Bits(Opcode);
  951. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  952. Vector128<float> V1 = MakeVectorE0(A);
  953. Vector128<float> V2 = MakeVectorE0(B);
  954. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  955. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  956. AArch64.V(1, new Bits(A));
  957. AArch64.V(2, new Bits(B));
  958. SimdFp.Cmtst_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  959. Assert.Multiple(() =>
  960. {
  961. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  962. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  963. });
  964. CompareAgainstUnicorn();
  965. }
  966. [Test, Pairwise, Description("CMTST <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  967. public void Cmtst_V_8B_4H_2S([Values(0u)] uint Rd,
  968. [Values(1u, 0u)] uint Rn,
  969. [Values(2u, 0u)] uint Rm,
  970. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  971. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  972. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  973. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  974. {
  975. uint Opcode = 0x0E208C00; // CMTST V0.8B, V0.8B, V0.8B
  976. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  977. Opcode |= ((size & 3) << 22);
  978. Bits Op = new Bits(Opcode);
  979. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  980. Vector128<float> V1 = MakeVectorE0(A);
  981. Vector128<float> V2 = MakeVectorE0(B);
  982. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  983. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  984. AArch64.V(1, new Bits(A));
  985. AArch64.V(2, new Bits(B));
  986. SimdFp.Cmtst_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  987. Assert.Multiple(() =>
  988. {
  989. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  990. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  991. });
  992. CompareAgainstUnicorn();
  993. }
  994. [Test, Pairwise, Description("CMTST <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  995. public void Cmtst_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  996. [Values(1u, 0u)] uint Rn,
  997. [Values(2u, 0u)] uint Rm,
  998. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  999. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  1000. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  1001. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  1002. {
  1003. uint Opcode = 0x4E208C00; // CMTST V0.16B, V0.16B, V0.16B
  1004. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1005. Opcode |= ((size & 3) << 22);
  1006. Bits Op = new Bits(Opcode);
  1007. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1008. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1009. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1010. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1011. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1012. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1013. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1014. SimdFp.Cmtst_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1015. Assert.Multiple(() =>
  1016. {
  1017. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1018. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1019. });
  1020. CompareAgainstUnicorn();
  1021. }
  1022. [Test, Pairwise, Description("EOR <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1023. public void Eor_V_8B([Values(0u)] uint Rd,
  1024. [Values(1u, 0u)] uint Rn,
  1025. [Values(2u, 0u)] uint Rm,
  1026. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  1027. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  1028. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  1029. {
  1030. uint Opcode = 0x2E201C00; // EOR V0.8B, V0.8B, V0.8B
  1031. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1032. Bits Op = new Bits(Opcode);
  1033. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1034. Vector128<float> V1 = MakeVectorE0(A);
  1035. Vector128<float> V2 = MakeVectorE0(B);
  1036. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1037. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1038. AArch64.V(1, new Bits(A));
  1039. AArch64.V(2, new Bits(B));
  1040. SimdFp.Eor_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  1041. Assert.Multiple(() =>
  1042. {
  1043. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1044. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1045. });
  1046. CompareAgainstUnicorn();
  1047. }
  1048. [Test, Pairwise, Description("EOR <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1049. public void Eor_V_16B([Values(0u)] uint Rd,
  1050. [Values(1u, 0u)] uint Rn,
  1051. [Values(2u, 0u)] uint Rm,
  1052. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  1053. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  1054. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  1055. {
  1056. uint Opcode = 0x6E201C00; // EOR V0.16B, V0.16B, V0.16B
  1057. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1058. Bits Op = new Bits(Opcode);
  1059. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1060. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1061. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1062. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1063. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1064. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1065. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1066. SimdFp.Eor_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  1067. Assert.Multiple(() =>
  1068. {
  1069. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1070. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1071. });
  1072. CompareAgainstUnicorn();
  1073. }
  1074. [Test, Pairwise, Description("ORN <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1075. public void Orn_V_8B([Values(0u)] uint Rd,
  1076. [Values(1u, 0u)] uint Rn,
  1077. [Values(2u, 0u)] uint Rm,
  1078. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  1079. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  1080. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  1081. {
  1082. uint Opcode = 0x0EE01C00; // ORN V0.8B, V0.8B, V0.8B
  1083. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1084. Bits Op = new Bits(Opcode);
  1085. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1086. Vector128<float> V1 = MakeVectorE0(A);
  1087. Vector128<float> V2 = MakeVectorE0(B);
  1088. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1089. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1090. AArch64.V(1, new Bits(A));
  1091. AArch64.V(2, new Bits(B));
  1092. SimdFp.Orn_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  1093. Assert.Multiple(() =>
  1094. {
  1095. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1096. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1097. });
  1098. CompareAgainstUnicorn();
  1099. }
  1100. [Test, Pairwise, Description("ORN <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1101. public void Orn_V_16B([Values(0u)] uint Rd,
  1102. [Values(1u, 0u)] uint Rn,
  1103. [Values(2u, 0u)] uint Rm,
  1104. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  1105. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  1106. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  1107. {
  1108. uint Opcode = 0x4EE01C00; // ORN V0.16B, V0.16B, V0.16B
  1109. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1110. Bits Op = new Bits(Opcode);
  1111. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1112. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1113. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1114. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1115. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1116. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1117. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1118. SimdFp.Orn_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  1119. Assert.Multiple(() =>
  1120. {
  1121. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1122. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1123. });
  1124. CompareAgainstUnicorn();
  1125. }
  1126. [Test, Pairwise, Description("ORR <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1127. public void Orr_V_8B([Values(0u)] uint Rd,
  1128. [Values(1u, 0u)] uint Rn,
  1129. [Values(2u, 0u)] uint Rm,
  1130. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  1131. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  1132. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  1133. {
  1134. uint Opcode = 0x0EA01C00; // ORR V0.8B, V0.8B, V0.8B
  1135. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1136. Bits Op = new Bits(Opcode);
  1137. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1138. Vector128<float> V1 = MakeVectorE0(A);
  1139. Vector128<float> V2 = MakeVectorE0(B);
  1140. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1141. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1142. AArch64.V(1, new Bits(A));
  1143. AArch64.V(2, new Bits(B));
  1144. SimdFp.Orr_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  1145. Assert.Multiple(() =>
  1146. {
  1147. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1148. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1149. });
  1150. CompareAgainstUnicorn();
  1151. }
  1152. [Test, Pairwise, Description("ORR <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1153. public void Orr_V_16B([Values(0u)] uint Rd,
  1154. [Values(1u, 0u)] uint Rn,
  1155. [Values(2u, 0u)] uint Rm,
  1156. [ValueSource("_8B_")] [Random(RndCnt)] ulong Z,
  1157. [ValueSource("_8B_")] [Random(RndCnt)] ulong A,
  1158. [ValueSource("_8B_")] [Random(RndCnt)] ulong B)
  1159. {
  1160. uint Opcode = 0x4EA01C00; // ORR V0.16B, V0.16B, V0.16B
  1161. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1162. Bits Op = new Bits(Opcode);
  1163. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1164. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1165. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1166. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1167. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1168. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1169. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1170. SimdFp.Orr_V(Op[30], Op[20, 16], Op[9, 5], Op[4, 0]);
  1171. Assert.Multiple(() =>
  1172. {
  1173. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1174. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1175. });
  1176. CompareAgainstUnicorn();
  1177. }
  1178. [Test, Pairwise, Description("RADDHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
  1179. public void Raddhn_V_8H8B_4S4H_2D2S([Values(0u)] uint Rd,
  1180. [Values(1u, 0u)] uint Rn,
  1181. [Values(2u, 0u)] uint Rm,
  1182. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
  1183. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  1184. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong B,
  1185. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H8B, 4S4H, 2D2S>
  1186. {
  1187. uint Opcode = 0x2E204000; // RADDHN V0.8B, V0.8H, V0.8H
  1188. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1189. Opcode |= ((size & 3) << 22);
  1190. Bits Op = new Bits(Opcode);
  1191. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1192. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1193. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1194. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1195. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1196. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1197. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1198. SimdFp.Raddhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1199. Assert.Multiple(() =>
  1200. {
  1201. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1202. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1203. });
  1204. CompareAgainstUnicorn();
  1205. }
  1206. [Test, Pairwise, Description("RADDHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
  1207. public void Raddhn_V_8H16B_4S8H_2D4S([Values(0u)] uint Rd,
  1208. [Values(1u, 0u)] uint Rn,
  1209. [Values(2u, 0u)] uint Rm,
  1210. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
  1211. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  1212. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong B,
  1213. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H16B, 4S8H, 2D4S>
  1214. {
  1215. uint Opcode = 0x6E204000; // RADDHN2 V0.16B, V0.8H, V0.8H
  1216. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1217. Opcode |= ((size & 3) << 22);
  1218. Bits Op = new Bits(Opcode);
  1219. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1220. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1221. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1222. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1223. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1224. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1225. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1226. SimdFp.Raddhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1227. Assert.Multiple(() =>
  1228. {
  1229. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1230. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1231. });
  1232. CompareAgainstUnicorn();
  1233. }
  1234. [Test, Pairwise, Description("RSUBHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
  1235. public void Rsubhn_V_8H8B_4S4H_2D2S([Values(0u)] uint Rd,
  1236. [Values(1u, 0u)] uint Rn,
  1237. [Values(2u, 0u)] uint Rm,
  1238. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
  1239. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  1240. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong B,
  1241. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H8B, 4S4H, 2D2S>
  1242. {
  1243. uint Opcode = 0x2E206000; // RSUBHN V0.8B, V0.8H, V0.8H
  1244. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1245. Opcode |= ((size & 3) << 22);
  1246. Bits Op = new Bits(Opcode);
  1247. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1248. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1249. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1250. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1251. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1252. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1253. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1254. SimdFp.Rsubhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1255. Assert.Multiple(() =>
  1256. {
  1257. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1258. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1259. });
  1260. CompareAgainstUnicorn();
  1261. }
  1262. [Test, Pairwise, Description("RSUBHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
  1263. public void Rsubhn_V_8H16B_4S8H_2D4S([Values(0u)] uint Rd,
  1264. [Values(1u, 0u)] uint Rn,
  1265. [Values(2u, 0u)] uint Rm,
  1266. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
  1267. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  1268. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong B,
  1269. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H16B, 4S8H, 2D4S>
  1270. {
  1271. uint Opcode = 0x6E206000; // RSUBHN2 V0.16B, V0.8H, V0.8H
  1272. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1273. Opcode |= ((size & 3) << 22);
  1274. Bits Op = new Bits(Opcode);
  1275. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1276. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1277. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1278. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1279. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1280. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1281. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1282. SimdFp.Rsubhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1283. Assert.Multiple(() =>
  1284. {
  1285. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1286. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1287. });
  1288. CompareAgainstUnicorn();
  1289. }
  1290. [Test, Pairwise, Description("SABA <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1291. public void Saba_V_8B_4H_2S([Values(0u)] uint Rd,
  1292. [Values(1u, 0u)] uint Rn,
  1293. [Values(2u, 0u)] uint Rm,
  1294. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1295. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1296. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1297. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  1298. {
  1299. uint Opcode = 0x0E207C00; // SABA V0.8B, V0.8B, V0.8B
  1300. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1301. Opcode |= ((size & 3) << 22);
  1302. Bits Op = new Bits(Opcode);
  1303. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1304. Vector128<float> V1 = MakeVectorE0(A);
  1305. Vector128<float> V2 = MakeVectorE0(B);
  1306. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1307. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1308. AArch64.V(1, new Bits(A));
  1309. AArch64.V(2, new Bits(B));
  1310. SimdFp.Saba_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1311. Assert.Multiple(() =>
  1312. {
  1313. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1314. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1315. });
  1316. CompareAgainstUnicorn();
  1317. }
  1318. [Test, Pairwise, Description("SABA <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1319. public void Saba_V_16B_8H_4S([Values(0u)] uint Rd,
  1320. [Values(1u, 0u)] uint Rn,
  1321. [Values(2u, 0u)] uint Rm,
  1322. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1323. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1324. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1325. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  1326. {
  1327. uint Opcode = 0x4E207C00; // SABA V0.16B, V0.16B, V0.16B
  1328. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1329. Opcode |= ((size & 3) << 22);
  1330. Bits Op = new Bits(Opcode);
  1331. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1332. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1333. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1334. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1335. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1336. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1337. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1338. SimdFp.Saba_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1339. Assert.Multiple(() =>
  1340. {
  1341. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1342. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1343. });
  1344. CompareAgainstUnicorn();
  1345. }
  1346. [Test, Pairwise, Description("SABAL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  1347. public void Sabal_V_8B8H_4H4S_2S2D([Values(0u)] uint Rd,
  1348. [Values(1u, 0u)] uint Rn,
  1349. [Values(2u, 0u)] uint Rm,
  1350. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1351. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1352. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1353. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B8H, 4H4S, 2S2D>
  1354. {
  1355. uint Opcode = 0x0E205000; // SABAL V0.8H, V0.8B, V0.8B
  1356. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1357. Opcode |= ((size & 3) << 22);
  1358. Bits Op = new Bits(Opcode);
  1359. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1360. Vector128<float> V1 = MakeVectorE0(A);
  1361. Vector128<float> V2 = MakeVectorE0(B);
  1362. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1363. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1364. AArch64.Vpart(1, 0, new Bits(A));
  1365. AArch64.Vpart(2, 0, new Bits(B));
  1366. SimdFp.Sabal_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1367. Assert.Multiple(() =>
  1368. {
  1369. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1370. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1371. });
  1372. CompareAgainstUnicorn();
  1373. }
  1374. [Test, Pairwise, Description("SABAL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  1375. public void Sabal_V_16B8H_8H4S_4S2D([Values(0u)] uint Rd,
  1376. [Values(1u, 0u)] uint Rn,
  1377. [Values(2u, 0u)] uint Rm,
  1378. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1379. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1380. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1381. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B8H, 8H4S, 4S2D>
  1382. {
  1383. uint Opcode = 0x4E205000; // SABAL2 V0.8H, V0.16B, V0.16B
  1384. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1385. Opcode |= ((size & 3) << 22);
  1386. Bits Op = new Bits(Opcode);
  1387. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1388. Vector128<float> V1 = MakeVectorE1(A);
  1389. Vector128<float> V2 = MakeVectorE1(B);
  1390. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1391. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1392. AArch64.Vpart(1, 1, new Bits(A));
  1393. AArch64.Vpart(2, 1, new Bits(B));
  1394. SimdFp.Sabal_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1395. Assert.Multiple(() =>
  1396. {
  1397. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1398. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1399. });
  1400. CompareAgainstUnicorn();
  1401. }
  1402. [Test, Pairwise, Description("SABD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1403. public void Sabd_V_8B_4H_2S([Values(0u)] uint Rd,
  1404. [Values(1u, 0u)] uint Rn,
  1405. [Values(2u, 0u)] uint Rm,
  1406. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1407. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1408. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1409. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  1410. {
  1411. uint Opcode = 0x0E207400; // SABD V0.8B, V0.8B, V0.8B
  1412. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1413. Opcode |= ((size & 3) << 22);
  1414. Bits Op = new Bits(Opcode);
  1415. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1416. Vector128<float> V1 = MakeVectorE0(A);
  1417. Vector128<float> V2 = MakeVectorE0(B);
  1418. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1419. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1420. AArch64.V(1, new Bits(A));
  1421. AArch64.V(2, new Bits(B));
  1422. SimdFp.Sabd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1423. Assert.Multiple(() =>
  1424. {
  1425. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1426. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1427. });
  1428. CompareAgainstUnicorn();
  1429. }
  1430. [Test, Pairwise, Description("SABD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1431. public void Sabd_V_16B_8H_4S([Values(0u)] uint Rd,
  1432. [Values(1u, 0u)] uint Rn,
  1433. [Values(2u, 0u)] uint Rm,
  1434. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1435. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1436. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1437. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  1438. {
  1439. uint Opcode = 0x4E207400; // SABD V0.16B, V0.16B, V0.16B
  1440. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1441. Opcode |= ((size & 3) << 22);
  1442. Bits Op = new Bits(Opcode);
  1443. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1444. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1445. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1446. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1447. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1448. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1449. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1450. SimdFp.Sabd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1451. Assert.Multiple(() =>
  1452. {
  1453. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1454. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1455. });
  1456. CompareAgainstUnicorn();
  1457. }
  1458. [Test, Pairwise, Description("SABDL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  1459. public void Sabdl_V_8B8H_4H4S_2S2D([Values(0u)] uint Rd,
  1460. [Values(1u, 0u)] uint Rn,
  1461. [Values(2u, 0u)] uint Rm,
  1462. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1463. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1464. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1465. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B8H, 4H4S, 2S2D>
  1466. {
  1467. uint Opcode = 0x0E207000; // SABDL V0.8H, V0.8B, V0.8B
  1468. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1469. Opcode |= ((size & 3) << 22);
  1470. Bits Op = new Bits(Opcode);
  1471. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1472. Vector128<float> V1 = MakeVectorE0(A);
  1473. Vector128<float> V2 = MakeVectorE0(B);
  1474. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1475. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1476. AArch64.Vpart(1, 0, new Bits(A));
  1477. AArch64.Vpart(2, 0, new Bits(B));
  1478. SimdFp.Sabdl_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1479. Assert.Multiple(() =>
  1480. {
  1481. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1482. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1483. });
  1484. CompareAgainstUnicorn();
  1485. }
  1486. [Test, Pairwise, Description("SABDL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  1487. public void Sabdl_V_16B8H_8H4S_4S2D([Values(0u)] uint Rd,
  1488. [Values(1u, 0u)] uint Rn,
  1489. [Values(2u, 0u)] uint Rm,
  1490. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1491. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1492. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1493. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B8H, 8H4S, 4S2D>
  1494. {
  1495. uint Opcode = 0x4E207000; // SABDL2 V0.8H, V0.16B, V0.16B
  1496. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1497. Opcode |= ((size & 3) << 22);
  1498. Bits Op = new Bits(Opcode);
  1499. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1500. Vector128<float> V1 = MakeVectorE1(A);
  1501. Vector128<float> V2 = MakeVectorE1(B);
  1502. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1503. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1504. AArch64.Vpart(1, 1, new Bits(A));
  1505. AArch64.Vpart(2, 1, new Bits(B));
  1506. SimdFp.Sabdl_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1507. Assert.Multiple(() =>
  1508. {
  1509. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1510. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1511. });
  1512. CompareAgainstUnicorn();
  1513. }
  1514. [Test, Pairwise, Description("SADDW{2} <Vd>.<Ta>, <Vn>.<Ta>, <Vm>.<Tb>")]
  1515. public void Saddw_V_8B8H8H_4H4S4S_2S2D2D([Values(0u)] uint Rd,
  1516. [Values(1u, 0u)] uint Rn,
  1517. [Values(2u, 0u)] uint Rm,
  1518. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  1519. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  1520. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1521. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B8H8H, 4H4S4S, 2S2D2D>
  1522. {
  1523. uint Opcode = 0x0E201000; // SADDW V0.8H, V0.8H, V0.8B
  1524. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1525. Opcode |= ((size & 3) << 22);
  1526. Bits Op = new Bits(Opcode);
  1527. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1528. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1529. Vector128<float> V2 = MakeVectorE0(B);
  1530. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1531. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1532. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1533. AArch64.Vpart(2, 0, new Bits(B));
  1534. SimdFp.Saddw_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1535. Assert.Multiple(() =>
  1536. {
  1537. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1538. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1539. });
  1540. CompareAgainstUnicorn();
  1541. }
  1542. [Test, Pairwise, Description("SADDW{2} <Vd>.<Ta>, <Vn>.<Ta>, <Vm>.<Tb>")]
  1543. public void Saddw_V_16B8H8H_8H4S4S_4S2D2D([Values(0u)] uint Rd,
  1544. [Values(1u, 0u)] uint Rn,
  1545. [Values(2u, 0u)] uint Rm,
  1546. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  1547. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  1548. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1549. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B8H8H, 8H4S4S, 4S2D2D>
  1550. {
  1551. uint Opcode = 0x4E201000; // SADDW2 V0.8H, V0.8H, V0.16B
  1552. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1553. Opcode |= ((size & 3) << 22);
  1554. Bits Op = new Bits(Opcode);
  1555. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1556. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1557. Vector128<float> V2 = MakeVectorE1(B);
  1558. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1559. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1560. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1561. AArch64.Vpart(2, 1, new Bits(B));
  1562. SimdFp.Saddw_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1563. Assert.Multiple(() =>
  1564. {
  1565. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1566. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1567. });
  1568. CompareAgainstUnicorn();
  1569. }
  1570. [Test, Pairwise, Description("SHA256H <Qd>, <Qn>, <Vm>.4S")]
  1571. public void Sha256h_V([Values(0u)] uint Rd,
  1572. [Values(1u, 0u)] uint Rn,
  1573. [Values(2u, 0u)] uint Rm,
  1574. [Random(RndCnt / 2)] ulong Z0, [Random(RndCnt / 2)] ulong Z1,
  1575. [Random(RndCnt / 2)] ulong A0, [Random(RndCnt / 2)] ulong A1,
  1576. [Random(RndCnt / 2)] ulong B0, [Random(RndCnt / 2)] ulong B1)
  1577. {
  1578. uint Opcode = 0x5E004000; // SHA256H Q0, Q0, V0.4S
  1579. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1580. Bits Op = new Bits(Opcode);
  1581. Vector128<float> V0 = MakeVectorE0E1(Z0, Z1);
  1582. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  1583. Vector128<float> V2 = MakeVectorE0E1(B0, B1);
  1584. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1585. AArch64.Vpart(0, 0, new Bits(Z0)); AArch64.Vpart(0, 1, new Bits(Z1));
  1586. AArch64.Vpart(1, 0, new Bits(A0)); AArch64.Vpart(1, 1, new Bits(A1));
  1587. AArch64.Vpart(2, 0, new Bits(B0)); AArch64.Vpart(2, 1, new Bits(B1));
  1588. SimdFp.Sha256h_V(Op[20, 16], Op[9, 5], Op[4, 0]);
  1589. Assert.Multiple(() =>
  1590. {
  1591. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1592. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1593. Assert.That(GetVectorE0(ThreadState.V1), Is.EqualTo(AArch64.Vpart(64, 1, 0).ToUInt64()));
  1594. Assert.That(GetVectorE1(ThreadState.V1), Is.EqualTo(AArch64.Vpart(64, 1, 1).ToUInt64()));
  1595. });
  1596. Assert.Multiple(() =>
  1597. {
  1598. Assert.That(GetVectorE0(ThreadState.V2), Is.EqualTo(AArch64.Vpart(64, 2, 0).ToUInt64()));
  1599. Assert.That(GetVectorE1(ThreadState.V2), Is.EqualTo(AArch64.Vpart(64, 2, 1).ToUInt64()));
  1600. });
  1601. CompareAgainstUnicorn();
  1602. }
  1603. [Test, Pairwise, Description("SHA256H2 <Qd>, <Qn>, <Vm>.4S")]
  1604. public void Sha256h2_V([Values(0u)] uint Rd,
  1605. [Values(1u, 0u)] uint Rn,
  1606. [Values(2u, 0u)] uint Rm,
  1607. [Random(RndCnt / 2)] ulong Z0, [Random(RndCnt / 2)] ulong Z1,
  1608. [Random(RndCnt / 2)] ulong A0, [Random(RndCnt / 2)] ulong A1,
  1609. [Random(RndCnt / 2)] ulong B0, [Random(RndCnt / 2)] ulong B1)
  1610. {
  1611. uint Opcode = 0x5E005000; // SHA256H2 Q0, Q0, V0.4S
  1612. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1613. Bits Op = new Bits(Opcode);
  1614. Vector128<float> V0 = MakeVectorE0E1(Z0, Z1);
  1615. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  1616. Vector128<float> V2 = MakeVectorE0E1(B0, B1);
  1617. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1618. AArch64.Vpart(0, 0, new Bits(Z0)); AArch64.Vpart(0, 1, new Bits(Z1));
  1619. AArch64.Vpart(1, 0, new Bits(A0)); AArch64.Vpart(1, 1, new Bits(A1));
  1620. AArch64.Vpart(2, 0, new Bits(B0)); AArch64.Vpart(2, 1, new Bits(B1));
  1621. SimdFp.Sha256h2_V(Op[20, 16], Op[9, 5], Op[4, 0]);
  1622. Assert.Multiple(() =>
  1623. {
  1624. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1625. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1626. Assert.That(GetVectorE0(ThreadState.V1), Is.EqualTo(AArch64.Vpart(64, 1, 0).ToUInt64()));
  1627. Assert.That(GetVectorE1(ThreadState.V1), Is.EqualTo(AArch64.Vpart(64, 1, 1).ToUInt64()));
  1628. });
  1629. Assert.Multiple(() =>
  1630. {
  1631. Assert.That(GetVectorE0(ThreadState.V2), Is.EqualTo(AArch64.Vpart(64, 2, 0).ToUInt64()));
  1632. Assert.That(GetVectorE1(ThreadState.V2), Is.EqualTo(AArch64.Vpart(64, 2, 1).ToUInt64()));
  1633. });
  1634. CompareAgainstUnicorn();
  1635. }
  1636. [Test, Pairwise, Description("SHA256SU1 <Vd>.4S, <Vn>.4S, <Vm>.4S")]
  1637. public void Sha256su1_V([Values(0u)] uint Rd,
  1638. [Values(1u, 0u)] uint Rn,
  1639. [Values(2u, 0u)] uint Rm,
  1640. [Random(RndCnt / 2)] ulong Z0, [Random(RndCnt / 2)] ulong Z1,
  1641. [Random(RndCnt / 2)] ulong A0, [Random(RndCnt / 2)] ulong A1,
  1642. [Random(RndCnt / 2)] ulong B0, [Random(RndCnt / 2)] ulong B1)
  1643. {
  1644. uint Opcode = 0x5E006000; // SHA256SU1 V0.4S, V0.4S, V0.4S
  1645. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1646. Bits Op = new Bits(Opcode);
  1647. Vector128<float> V0 = MakeVectorE0E1(Z0, Z1);
  1648. Vector128<float> V1 = MakeVectorE0E1(A0, A1);
  1649. Vector128<float> V2 = MakeVectorE0E1(B0, B1);
  1650. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1651. AArch64.Vpart(0, 0, new Bits(Z0)); AArch64.Vpart(0, 1, new Bits(Z1));
  1652. AArch64.Vpart(1, 0, new Bits(A0)); AArch64.Vpart(1, 1, new Bits(A1));
  1653. AArch64.Vpart(2, 0, new Bits(B0)); AArch64.Vpart(2, 1, new Bits(B1));
  1654. SimdFp.Sha256su1_V(Op[20, 16], Op[9, 5], Op[4, 0]);
  1655. Assert.Multiple(() =>
  1656. {
  1657. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1658. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1659. });
  1660. Assert.Multiple(() =>
  1661. {
  1662. Assert.That(GetVectorE0(ThreadState.V1), Is.EqualTo(AArch64.Vpart(64, 1, 0).ToUInt64()));
  1663. Assert.That(GetVectorE1(ThreadState.V1), Is.EqualTo(AArch64.Vpart(64, 1, 1).ToUInt64()));
  1664. Assert.That(GetVectorE0(ThreadState.V2), Is.EqualTo(AArch64.Vpart(64, 2, 0).ToUInt64()));
  1665. Assert.That(GetVectorE1(ThreadState.V2), Is.EqualTo(AArch64.Vpart(64, 2, 1).ToUInt64()));
  1666. });
  1667. CompareAgainstUnicorn();
  1668. }
  1669. [Test, Pairwise, Description("SHADD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1670. public void Shadd_V_8B_4H_2S([Values(0u)] uint Rd,
  1671. [Values(1u, 0u)] uint Rn,
  1672. [Values(2u, 0u)] uint Rm,
  1673. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1674. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1675. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1676. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  1677. {
  1678. uint Opcode = 0x0E200400; // SHADD V0.8B, V0.8B, V0.8B
  1679. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1680. Opcode |= ((size & 3) << 22);
  1681. Bits Op = new Bits(Opcode);
  1682. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1683. Vector128<float> V1 = MakeVectorE0(A);
  1684. Vector128<float> V2 = MakeVectorE0(B);
  1685. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1686. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1687. AArch64.V(1, new Bits(A));
  1688. AArch64.V(2, new Bits(B));
  1689. SimdFp.Shadd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1690. Assert.Multiple(() =>
  1691. {
  1692. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1693. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1694. });
  1695. }
  1696. [Test, Pairwise, Description("SHADD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1697. public void Shadd_V_16B_8H_4S([Values(0u)] uint Rd,
  1698. [Values(1u, 0u)] uint Rn,
  1699. [Values(2u, 0u)] uint Rm,
  1700. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1701. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1702. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1703. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  1704. {
  1705. uint Opcode = 0x4E200400; // SHADD V0.16B, V0.16B, V0.16B
  1706. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1707. Opcode |= ((size & 3) << 22);
  1708. Bits Op = new Bits(Opcode);
  1709. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1710. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1711. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1712. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1713. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1714. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1715. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1716. SimdFp.Shadd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1717. Assert.Multiple(() =>
  1718. {
  1719. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1720. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1721. });
  1722. }
  1723. [Test, Pairwise, Description("SHSUB <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1724. public void Shsub_V_8B_4H_2S([Values(0u)] uint Rd,
  1725. [Values(1u, 0u)] uint Rn,
  1726. [Values(2u, 0u)] uint Rm,
  1727. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1728. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1729. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1730. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  1731. {
  1732. uint Opcode = 0x0E202400; // SHSUB V0.8B, V0.8B, V0.8B
  1733. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1734. Opcode |= ((size & 3) << 22);
  1735. Bits Op = new Bits(Opcode);
  1736. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1737. Vector128<float> V1 = MakeVectorE0(A);
  1738. Vector128<float> V2 = MakeVectorE0(B);
  1739. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1740. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1741. AArch64.V(1, new Bits(A));
  1742. AArch64.V(2, new Bits(B));
  1743. SimdFp.Shsub_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1744. Assert.Multiple(() =>
  1745. {
  1746. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1747. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1748. });
  1749. }
  1750. [Test, Pairwise, Description("SHSUB <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1751. public void Shsub_V_16B_8H_4S([Values(0u)] uint Rd,
  1752. [Values(1u, 0u)] uint Rn,
  1753. [Values(2u, 0u)] uint Rm,
  1754. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1755. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1756. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1757. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  1758. {
  1759. uint Opcode = 0x4E202400; // SHSUB V0.16B, V0.16B, V0.16B
  1760. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1761. Opcode |= ((size & 3) << 22);
  1762. Bits Op = new Bits(Opcode);
  1763. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1764. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1765. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1766. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  1767. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1768. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1769. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1770. SimdFp.Shsub_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1771. Assert.Multiple(() =>
  1772. {
  1773. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1774. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1775. });
  1776. }
  1777. [Test, Pairwise, Description("SQADD <V><d>, <V><n>, <V><m>")]
  1778. public void Sqadd_S_B_H_S_D([Values(0u)] uint Rd,
  1779. [Values(1u, 0u)] uint Rn,
  1780. [Values(2u, 0u)] uint Rm,
  1781. [ValueSource("_1B1H1S1D_")] [Random(RndCnt)] ulong Z,
  1782. [ValueSource("_1B1H1S1D_")] [Random(RndCnt)] ulong A,
  1783. [ValueSource("_1B1H1S1D_")] [Random(RndCnt)] ulong B,
  1784. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <B, H, S, D>
  1785. {
  1786. uint Opcode = 0x5E200C00; // SQADD B0, B0, B0
  1787. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1788. Opcode |= ((size & 3) << 22);
  1789. Bits Op = new Bits(Opcode);
  1790. int Fpsr = (int)TestContext.CurrentContext.Random.NextUInt();
  1791. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1792. Vector128<float> V1 = MakeVectorE0(A);
  1793. Vector128<float> V2 = MakeVectorE0(B);
  1794. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2, Fpsr: Fpsr);
  1795. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1796. AArch64.V(1, new Bits(A));
  1797. AArch64.V(2, new Bits(B));
  1798. Shared.FPSR = new Bits((uint)Fpsr);
  1799. SimdFp.Sqadd_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1800. Assert.Multiple(() =>
  1801. {
  1802. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1803. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1804. });
  1805. Assert.That(ThreadState.Fpsr, Is.EqualTo((int)Shared.FPSR.ToUInt32()));
  1806. }
  1807. [Test, Pairwise, Description("SQADD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1808. public void Sqadd_V_8B_4H_2S([Values(0u)] uint Rd,
  1809. [Values(1u, 0u)] uint Rn,
  1810. [Values(2u, 0u)] uint Rm,
  1811. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  1812. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  1813. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  1814. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  1815. {
  1816. uint Opcode = 0x0E200C00; // SQADD V0.8B, V0.8B, V0.8B
  1817. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1818. Opcode |= ((size & 3) << 22);
  1819. Bits Op = new Bits(Opcode);
  1820. int Fpsr = (int)TestContext.CurrentContext.Random.NextUInt();
  1821. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1822. Vector128<float> V1 = MakeVectorE0(A);
  1823. Vector128<float> V2 = MakeVectorE0(B);
  1824. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2, Fpsr: Fpsr);
  1825. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1826. AArch64.V(1, new Bits(A));
  1827. AArch64.V(2, new Bits(B));
  1828. Shared.FPSR = new Bits((uint)Fpsr);
  1829. SimdFp.Sqadd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1830. Assert.Multiple(() =>
  1831. {
  1832. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1833. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1834. });
  1835. Assert.That(ThreadState.Fpsr, Is.EqualTo((int)Shared.FPSR.ToUInt32()));
  1836. }
  1837. [Test, Pairwise, Description("SQADD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1838. public void Sqadd_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  1839. [Values(1u, 0u)] uint Rn,
  1840. [Values(2u, 0u)] uint Rm,
  1841. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  1842. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  1843. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  1844. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  1845. {
  1846. uint Opcode = 0x4E200C00; // SQADD V0.16B, V0.16B, V0.16B
  1847. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1848. Opcode |= ((size & 3) << 22);
  1849. Bits Op = new Bits(Opcode);
  1850. int Fpsr = (int)TestContext.CurrentContext.Random.NextUInt();
  1851. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1852. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1853. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1854. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2, Fpsr: Fpsr);
  1855. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1856. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1857. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1858. Shared.FPSR = new Bits((uint)Fpsr);
  1859. SimdFp.Sqadd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1860. Assert.Multiple(() =>
  1861. {
  1862. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1863. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1864. });
  1865. Assert.That(ThreadState.Fpsr, Is.EqualTo((int)Shared.FPSR.ToUInt32()));
  1866. }
  1867. [Test, Pairwise, Description("SQDMULH <V><d>, <V><n>, <V><m>")]
  1868. public void Sqdmulh_S_H_S([Values(0u)] uint Rd,
  1869. [Values(1u, 0u)] uint Rn,
  1870. [Values(2u, 0u)] uint Rm,
  1871. [ValueSource("_1H1S_")] [Random(RndCnt)] ulong Z,
  1872. [ValueSource("_1H1S_")] [Random(RndCnt)] ulong A,
  1873. [ValueSource("_1H1S_")] [Random(RndCnt)] ulong B,
  1874. [Values(0b01u, 0b10u)] uint size) // <H, S>
  1875. {
  1876. uint Opcode = 0x5E20B400; // SQDMULH B0, B0, B0 (RESERVED)
  1877. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1878. Opcode |= ((size & 3) << 22);
  1879. Bits Op = new Bits(Opcode);
  1880. int Fpsr = (int)TestContext.CurrentContext.Random.NextUInt();
  1881. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1882. Vector128<float> V1 = MakeVectorE0(A);
  1883. Vector128<float> V2 = MakeVectorE0(B);
  1884. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2, Fpsr: Fpsr);
  1885. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1886. AArch64.V(1, new Bits(A));
  1887. AArch64.V(2, new Bits(B));
  1888. Shared.FPSR = new Bits((uint)Fpsr);
  1889. SimdFp.Sqdmulh_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1890. Assert.Multiple(() =>
  1891. {
  1892. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1893. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1894. });
  1895. Assert.That(ThreadState.Fpsr, Is.EqualTo((int)Shared.FPSR.ToUInt32()));
  1896. }
  1897. [Test, Pairwise, Description("SQDMULH <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1898. public void Sqdmulh_V_4H_2S([Values(0u)] uint Rd,
  1899. [Values(1u, 0u)] uint Rn,
  1900. [Values(2u, 0u)] uint Rm,
  1901. [ValueSource("_4H2S_")] [Random(RndCnt)] ulong Z,
  1902. [ValueSource("_4H2S_")] [Random(RndCnt)] ulong A,
  1903. [ValueSource("_4H2S_")] [Random(RndCnt)] ulong B,
  1904. [Values(0b01u, 0b10u)] uint size) // <4H, 2S>
  1905. {
  1906. uint Opcode = 0x0E20B400; // SQDMULH V0.8B, V0.8B, V0.8B (RESERVED)
  1907. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1908. Opcode |= ((size & 3) << 22);
  1909. Bits Op = new Bits(Opcode);
  1910. int Fpsr = (int)TestContext.CurrentContext.Random.NextUInt();
  1911. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1912. Vector128<float> V1 = MakeVectorE0(A);
  1913. Vector128<float> V2 = MakeVectorE0(B);
  1914. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2, Fpsr: Fpsr);
  1915. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1916. AArch64.V(1, new Bits(A));
  1917. AArch64.V(2, new Bits(B));
  1918. Shared.FPSR = new Bits((uint)Fpsr);
  1919. SimdFp.Sqdmulh_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1920. Assert.Multiple(() =>
  1921. {
  1922. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1923. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1924. });
  1925. Assert.That(ThreadState.Fpsr, Is.EqualTo((int)Shared.FPSR.ToUInt32()));
  1926. }
  1927. [Test, Pairwise, Description("SQDMULH <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1928. public void Sqdmulh_V_8H_4S([Values(0u)] uint Rd,
  1929. [Values(1u, 0u)] uint Rn,
  1930. [Values(2u, 0u)] uint Rm,
  1931. [ValueSource("_4H2S_")] [Random(RndCnt)] ulong Z,
  1932. [ValueSource("_4H2S_")] [Random(RndCnt)] ulong A,
  1933. [ValueSource("_4H2S_")] [Random(RndCnt)] ulong B,
  1934. [Values(0b01u, 0b10u)] uint size) // <8H, 4S>
  1935. {
  1936. uint Opcode = 0x4E20B400; // SQDMULH V0.16B, V0.16B, V0.16B (RESERVED)
  1937. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1938. Opcode |= ((size & 3) << 22);
  1939. Bits Op = new Bits(Opcode);
  1940. int Fpsr = (int)TestContext.CurrentContext.Random.NextUInt();
  1941. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1942. Vector128<float> V1 = MakeVectorE0E1(A, A);
  1943. Vector128<float> V2 = MakeVectorE0E1(B, B);
  1944. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2, Fpsr: Fpsr);
  1945. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1946. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  1947. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  1948. Shared.FPSR = new Bits((uint)Fpsr);
  1949. SimdFp.Sqdmulh_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1950. Assert.Multiple(() =>
  1951. {
  1952. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1953. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1954. });
  1955. Assert.That(ThreadState.Fpsr, Is.EqualTo((int)Shared.FPSR.ToUInt32()));
  1956. }
  1957. [Test, Pairwise, Description("SQRDMULH <V><d>, <V><n>, <V><m>")]
  1958. public void Sqrdmulh_S_H_S([Values(0u)] uint Rd,
  1959. [Values(1u, 0u)] uint Rn,
  1960. [Values(2u, 0u)] uint Rm,
  1961. [ValueSource("_1H1S_")] [Random(RndCnt)] ulong Z,
  1962. [ValueSource("_1H1S_")] [Random(RndCnt)] ulong A,
  1963. [ValueSource("_1H1S_")] [Random(RndCnt)] ulong B,
  1964. [Values(0b01u, 0b10u)] uint size) // <H, S>
  1965. {
  1966. uint Opcode = 0x7E20B400; // SQRDMULH B0, B0, B0 (RESERVED)
  1967. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1968. Opcode |= ((size & 3) << 22);
  1969. Bits Op = new Bits(Opcode);
  1970. int Fpsr = (int)TestContext.CurrentContext.Random.NextUInt();
  1971. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  1972. Vector128<float> V1 = MakeVectorE0(A);
  1973. Vector128<float> V2 = MakeVectorE0(B);
  1974. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2, Fpsr: Fpsr);
  1975. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  1976. AArch64.V(1, new Bits(A));
  1977. AArch64.V(2, new Bits(B));
  1978. Shared.FPSR = new Bits((uint)Fpsr);
  1979. SimdFp.Sqrdmulh_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  1980. Assert.Multiple(() =>
  1981. {
  1982. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  1983. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  1984. });
  1985. Assert.That(ThreadState.Fpsr, Is.EqualTo((int)Shared.FPSR.ToUInt32()));
  1986. }
  1987. [Test, Pairwise, Description("SQRDMULH <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  1988. public void Sqrdmulh_V_4H_2S([Values(0u)] uint Rd,
  1989. [Values(1u, 0u)] uint Rn,
  1990. [Values(2u, 0u)] uint Rm,
  1991. [ValueSource("_4H2S_")] [Random(RndCnt)] ulong Z,
  1992. [ValueSource("_4H2S_")] [Random(RndCnt)] ulong A,
  1993. [ValueSource("_4H2S_")] [Random(RndCnt)] ulong B,
  1994. [Values(0b01u, 0b10u)] uint size) // <4H, 2S>
  1995. {
  1996. uint Opcode = 0x2E20B400; // SQRDMULH V0.8B, V0.8B, V0.8B (RESERVED)
  1997. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  1998. Opcode |= ((size & 3) << 22);
  1999. Bits Op = new Bits(Opcode);
  2000. int Fpsr = (int)TestContext.CurrentContext.Random.NextUInt();
  2001. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2002. Vector128<float> V1 = MakeVectorE0(A);
  2003. Vector128<float> V2 = MakeVectorE0(B);
  2004. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2, Fpsr: Fpsr);
  2005. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2006. AArch64.V(1, new Bits(A));
  2007. AArch64.V(2, new Bits(B));
  2008. Shared.FPSR = new Bits((uint)Fpsr);
  2009. SimdFp.Sqrdmulh_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2010. Assert.Multiple(() =>
  2011. {
  2012. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2013. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2014. });
  2015. Assert.That(ThreadState.Fpsr, Is.EqualTo((int)Shared.FPSR.ToUInt32()));
  2016. }
  2017. [Test, Pairwise, Description("SQRDMULH <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2018. public void Sqrdmulh_V_8H_4S([Values(0u)] uint Rd,
  2019. [Values(1u, 0u)] uint Rn,
  2020. [Values(2u, 0u)] uint Rm,
  2021. [ValueSource("_4H2S_")] [Random(RndCnt)] ulong Z,
  2022. [ValueSource("_4H2S_")] [Random(RndCnt)] ulong A,
  2023. [ValueSource("_4H2S_")] [Random(RndCnt)] ulong B,
  2024. [Values(0b01u, 0b10u)] uint size) // <8H, 4S>
  2025. {
  2026. uint Opcode = 0x6E20B400; // SQRDMULH V0.16B, V0.16B, V0.16B (RESERVED)
  2027. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2028. Opcode |= ((size & 3) << 22);
  2029. Bits Op = new Bits(Opcode);
  2030. int Fpsr = (int)TestContext.CurrentContext.Random.NextUInt();
  2031. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2032. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2033. Vector128<float> V2 = MakeVectorE0E1(B, B);
  2034. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2, Fpsr: Fpsr);
  2035. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2036. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2037. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  2038. Shared.FPSR = new Bits((uint)Fpsr);
  2039. SimdFp.Sqrdmulh_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2040. Assert.Multiple(() =>
  2041. {
  2042. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2043. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2044. });
  2045. Assert.That(ThreadState.Fpsr, Is.EqualTo((int)Shared.FPSR.ToUInt32()));
  2046. }
  2047. [Test, Pairwise, Description("SQSUB <V><d>, <V><n>, <V><m>")]
  2048. public void Sqsub_S_B_H_S_D([Values(0u)] uint Rd,
  2049. [Values(1u, 0u)] uint Rn,
  2050. [Values(2u, 0u)] uint Rm,
  2051. [ValueSource("_1B1H1S1D_")] [Random(RndCnt)] ulong Z,
  2052. [ValueSource("_1B1H1S1D_")] [Random(RndCnt)] ulong A,
  2053. [ValueSource("_1B1H1S1D_")] [Random(RndCnt)] ulong B,
  2054. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <B, H, S, D>
  2055. {
  2056. uint Opcode = 0x5E202C00; // SQSUB B0, B0, B0
  2057. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2058. Opcode |= ((size & 3) << 22);
  2059. Bits Op = new Bits(Opcode);
  2060. int Fpsr = (int)TestContext.CurrentContext.Random.NextUInt();
  2061. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2062. Vector128<float> V1 = MakeVectorE0(A);
  2063. Vector128<float> V2 = MakeVectorE0(B);
  2064. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2, Fpsr: Fpsr);
  2065. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2066. AArch64.V(1, new Bits(A));
  2067. AArch64.V(2, new Bits(B));
  2068. Shared.FPSR = new Bits((uint)Fpsr);
  2069. SimdFp.Sqsub_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2070. Assert.Multiple(() =>
  2071. {
  2072. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2073. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2074. });
  2075. Assert.That(ThreadState.Fpsr, Is.EqualTo((int)Shared.FPSR.ToUInt32()));
  2076. }
  2077. [Test, Pairwise, Description("SQSUB <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2078. public void Sqsub_V_8B_4H_2S([Values(0u)] uint Rd,
  2079. [Values(1u, 0u)] uint Rn,
  2080. [Values(2u, 0u)] uint Rm,
  2081. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2082. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2083. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2084. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  2085. {
  2086. uint Opcode = 0x0E202C00; // SQSUB V0.8B, V0.8B, V0.8B
  2087. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2088. Opcode |= ((size & 3) << 22);
  2089. Bits Op = new Bits(Opcode);
  2090. int Fpsr = (int)TestContext.CurrentContext.Random.NextUInt();
  2091. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2092. Vector128<float> V1 = MakeVectorE0(A);
  2093. Vector128<float> V2 = MakeVectorE0(B);
  2094. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2, Fpsr: Fpsr);
  2095. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2096. AArch64.V(1, new Bits(A));
  2097. AArch64.V(2, new Bits(B));
  2098. Shared.FPSR = new Bits((uint)Fpsr);
  2099. SimdFp.Sqsub_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2100. Assert.Multiple(() =>
  2101. {
  2102. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2103. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2104. });
  2105. Assert.That(ThreadState.Fpsr, Is.EqualTo((int)Shared.FPSR.ToUInt32()));
  2106. }
  2107. [Test, Pairwise, Description("SQSUB <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2108. public void Sqsub_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  2109. [Values(1u, 0u)] uint Rn,
  2110. [Values(2u, 0u)] uint Rm,
  2111. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  2112. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  2113. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  2114. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  2115. {
  2116. uint Opcode = 0x4E202C00; // SQSUB V0.16B, V0.16B, V0.16B
  2117. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2118. Opcode |= ((size & 3) << 22);
  2119. Bits Op = new Bits(Opcode);
  2120. int Fpsr = (int)TestContext.CurrentContext.Random.NextUInt();
  2121. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2122. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2123. Vector128<float> V2 = MakeVectorE0E1(B, B);
  2124. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2, Fpsr: Fpsr);
  2125. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2126. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2127. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  2128. Shared.FPSR = new Bits((uint)Fpsr);
  2129. SimdFp.Sqsub_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2130. Assert.Multiple(() =>
  2131. {
  2132. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2133. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2134. });
  2135. Assert.That(ThreadState.Fpsr, Is.EqualTo((int)Shared.FPSR.ToUInt32()));
  2136. }
  2137. [Test, Pairwise, Description("SRHADD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2138. public void Srhadd_V_8B_4H_2S([Values(0u)] uint Rd,
  2139. [Values(1u, 0u)] uint Rn,
  2140. [Values(2u, 0u)] uint Rm,
  2141. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2142. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2143. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2144. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  2145. {
  2146. uint Opcode = 0x0E201400; // SRHADD V0.8B, V0.8B, V0.8B
  2147. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2148. Opcode |= ((size & 3) << 22);
  2149. Bits Op = new Bits(Opcode);
  2150. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2151. Vector128<float> V1 = MakeVectorE0(A);
  2152. Vector128<float> V2 = MakeVectorE0(B);
  2153. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2154. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2155. AArch64.V(1, new Bits(A));
  2156. AArch64.V(2, new Bits(B));
  2157. SimdFp.Srhadd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2158. Assert.Multiple(() =>
  2159. {
  2160. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2161. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2162. });
  2163. }
  2164. [Test, Pairwise, Description("SRHADD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2165. public void Srhadd_V_16B_8H_4S([Values(0u)] uint Rd,
  2166. [Values(1u, 0u)] uint Rn,
  2167. [Values(2u, 0u)] uint Rm,
  2168. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2169. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2170. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2171. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  2172. {
  2173. uint Opcode = 0x4E201400; // SRHADD V0.16B, V0.16B, V0.16B
  2174. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2175. Opcode |= ((size & 3) << 22);
  2176. Bits Op = new Bits(Opcode);
  2177. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2178. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2179. Vector128<float> V2 = MakeVectorE0E1(B, B);
  2180. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2181. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2182. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2183. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  2184. SimdFp.Srhadd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2185. Assert.Multiple(() =>
  2186. {
  2187. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2188. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2189. });
  2190. }
  2191. [Test, Pairwise, Description("SSUBW{2} <Vd>.<Ta>, <Vn>.<Ta>, <Vm>.<Tb>")]
  2192. public void Ssubw_V_8B8H8H_4H4S4S_2S2D2D([Values(0u)] uint Rd,
  2193. [Values(1u, 0u)] uint Rn,
  2194. [Values(2u, 0u)] uint Rm,
  2195. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  2196. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  2197. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2198. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B8H8H, 4H4S4S, 2S2D2D>
  2199. {
  2200. uint Opcode = 0x0E203000; // SSUBW V0.8H, V0.8H, V0.8B
  2201. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2202. Opcode |= ((size & 3) << 22);
  2203. Bits Op = new Bits(Opcode);
  2204. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2205. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2206. Vector128<float> V2 = MakeVectorE0(B);
  2207. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2208. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2209. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2210. AArch64.Vpart(2, 0, new Bits(B));
  2211. SimdFp.Ssubw_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2212. Assert.Multiple(() =>
  2213. {
  2214. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2215. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2216. });
  2217. CompareAgainstUnicorn();
  2218. }
  2219. [Test, Pairwise, Description("SSUBW{2} <Vd>.<Ta>, <Vn>.<Ta>, <Vm>.<Tb>")]
  2220. public void Ssubw_V_16B8H8H_8H4S4S_4S2D2D([Values(0u)] uint Rd,
  2221. [Values(1u, 0u)] uint Rn,
  2222. [Values(2u, 0u)] uint Rm,
  2223. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  2224. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  2225. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2226. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B8H8H, 8H4S4S, 4S2D2D>
  2227. {
  2228. uint Opcode = 0x4E203000; // SSUBW2 V0.8H, V0.8H, V0.16B
  2229. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2230. Opcode |= ((size & 3) << 22);
  2231. Bits Op = new Bits(Opcode);
  2232. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2233. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2234. Vector128<float> V2 = MakeVectorE1(B);
  2235. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2236. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2237. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2238. AArch64.Vpart(2, 1, new Bits(B));
  2239. SimdFp.Ssubw_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2240. Assert.Multiple(() =>
  2241. {
  2242. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2243. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2244. });
  2245. CompareAgainstUnicorn();
  2246. }
  2247. [Test, Pairwise, Description("SUB <V><d>, <V><n>, <V><m>")]
  2248. public void Sub_S_D([Values(0u)] uint Rd,
  2249. [Values(1u, 0u)] uint Rn,
  2250. [Values(2u, 0u)] uint Rm,
  2251. [ValueSource("_1D_")] [Random(RndCnt)] ulong Z,
  2252. [ValueSource("_1D_")] [Random(RndCnt)] ulong A,
  2253. [ValueSource("_1D_")] [Random(RndCnt)] ulong B)
  2254. {
  2255. uint Opcode = 0x7EE08400; // SUB D0, D0, D0
  2256. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2257. Bits Op = new Bits(Opcode);
  2258. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2259. Vector128<float> V1 = MakeVectorE0(A);
  2260. Vector128<float> V2 = MakeVectorE0(B);
  2261. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2262. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2263. AArch64.V(1, new Bits(A));
  2264. AArch64.V(2, new Bits(B));
  2265. SimdFp.Sub_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2266. Assert.Multiple(() =>
  2267. {
  2268. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2269. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2270. });
  2271. CompareAgainstUnicorn();
  2272. }
  2273. [Test, Pairwise, Description("SUB <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2274. public void Sub_V_8B_4H_2S([Values(0u)] uint Rd,
  2275. [Values(1u, 0u)] uint Rn,
  2276. [Values(2u, 0u)] uint Rm,
  2277. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2278. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2279. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2280. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  2281. {
  2282. uint Opcode = 0x2E208400; // SUB V0.8B, V0.8B, V0.8B
  2283. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2284. Opcode |= ((size & 3) << 22);
  2285. Bits Op = new Bits(Opcode);
  2286. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2287. Vector128<float> V1 = MakeVectorE0(A);
  2288. Vector128<float> V2 = MakeVectorE0(B);
  2289. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2290. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2291. AArch64.V(1, new Bits(A));
  2292. AArch64.V(2, new Bits(B));
  2293. SimdFp.Sub_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2294. Assert.Multiple(() =>
  2295. {
  2296. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2297. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2298. });
  2299. CompareAgainstUnicorn();
  2300. }
  2301. [Test, Pairwise, Description("SUB <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2302. public void Sub_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  2303. [Values(1u, 0u)] uint Rn,
  2304. [Values(2u, 0u)] uint Rm,
  2305. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  2306. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  2307. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  2308. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  2309. {
  2310. uint Opcode = 0x6E208400; // SUB V0.16B, V0.16B, V0.16B
  2311. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2312. Opcode |= ((size & 3) << 22);
  2313. Bits Op = new Bits(Opcode);
  2314. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2315. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2316. Vector128<float> V2 = MakeVectorE0E1(B, B);
  2317. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2318. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2319. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2320. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  2321. SimdFp.Sub_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2322. Assert.Multiple(() =>
  2323. {
  2324. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2325. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2326. });
  2327. CompareAgainstUnicorn();
  2328. }
  2329. [Test, Pairwise, Description("SUBHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
  2330. public void Subhn_V_8H8B_4S4H_2D2S([Values(0u)] uint Rd,
  2331. [Values(1u, 0u)] uint Rn,
  2332. [Values(2u, 0u)] uint Rm,
  2333. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
  2334. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  2335. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong B,
  2336. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H8B, 4S4H, 2D2S>
  2337. {
  2338. uint Opcode = 0x0E206000; // SUBHN V0.8B, V0.8H, V0.8H
  2339. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2340. Opcode |= ((size & 3) << 22);
  2341. Bits Op = new Bits(Opcode);
  2342. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2343. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2344. Vector128<float> V2 = MakeVectorE0E1(B, B);
  2345. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2346. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2347. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2348. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  2349. SimdFp.Subhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2350. Assert.Multiple(() =>
  2351. {
  2352. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2353. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2354. });
  2355. CompareAgainstUnicorn();
  2356. }
  2357. [Test, Pairwise, Description("SUBHN{2} <Vd>.<Tb>, <Vn>.<Ta>, <Vm>.<Ta>")]
  2358. public void Subhn_V_8H16B_4S8H_2D4S([Values(0u)] uint Rd,
  2359. [Values(1u, 0u)] uint Rn,
  2360. [Values(2u, 0u)] uint Rm,
  2361. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong Z,
  2362. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  2363. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong B,
  2364. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8H16B, 4S8H, 2D4S>
  2365. {
  2366. uint Opcode = 0x4E206000; // SUBHN2 V0.16B, V0.8H, V0.8H
  2367. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2368. Opcode |= ((size & 3) << 22);
  2369. Bits Op = new Bits(Opcode);
  2370. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2371. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2372. Vector128<float> V2 = MakeVectorE0E1(B, B);
  2373. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2374. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2375. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2376. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  2377. SimdFp.Subhn_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2378. Assert.Multiple(() =>
  2379. {
  2380. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2381. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2382. });
  2383. CompareAgainstUnicorn();
  2384. }
  2385. [Test, Pairwise, Description("TRN1 <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2386. public void Trn1_V_8B_4H_2S([Values(0u)] uint Rd,
  2387. [Values(1u, 0u)] uint Rn,
  2388. [Values(2u, 0u)] uint Rm,
  2389. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2390. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2391. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2392. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  2393. {
  2394. uint Opcode = 0x0E002800; // TRN1 V0.8B, V0.8B, V0.8B
  2395. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2396. Opcode |= ((size & 3) << 22);
  2397. Bits Op = new Bits(Opcode);
  2398. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2399. Vector128<float> V1 = MakeVectorE0(A);
  2400. Vector128<float> V2 = MakeVectorE0(B);
  2401. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2402. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2403. AArch64.V(1, new Bits(A));
  2404. AArch64.V(2, new Bits(B));
  2405. SimdFp.Trn1_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2406. Assert.Multiple(() =>
  2407. {
  2408. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2409. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2410. });
  2411. CompareAgainstUnicorn();
  2412. }
  2413. [Test, Pairwise, Description("TRN1 <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2414. public void Trn1_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  2415. [Values(1u, 0u)] uint Rn,
  2416. [Values(2u, 0u)] uint Rm,
  2417. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  2418. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  2419. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  2420. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  2421. {
  2422. uint Opcode = 0x4E002800; // TRN1 V0.16B, V0.16B, V0.16B
  2423. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2424. Opcode |= ((size & 3) << 22);
  2425. Bits Op = new Bits(Opcode);
  2426. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2427. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2428. Vector128<float> V2 = MakeVectorE0E1(B, B);
  2429. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2430. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2431. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2432. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  2433. SimdFp.Trn1_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2434. Assert.Multiple(() =>
  2435. {
  2436. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2437. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2438. });
  2439. CompareAgainstUnicorn();
  2440. }
  2441. [Test, Pairwise, Description("TRN2 <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2442. public void Trn2_V_8B_4H_2S([Values(0u)] uint Rd,
  2443. [Values(1u, 0u)] uint Rn,
  2444. [Values(2u, 0u)] uint Rm,
  2445. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2446. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2447. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2448. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  2449. {
  2450. uint Opcode = 0x0E006800; // TRN2 V0.8B, V0.8B, V0.8B
  2451. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2452. Opcode |= ((size & 3) << 22);
  2453. Bits Op = new Bits(Opcode);
  2454. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2455. Vector128<float> V1 = MakeVectorE0(A);
  2456. Vector128<float> V2 = MakeVectorE0(B);
  2457. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2458. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2459. AArch64.V(1, new Bits(A));
  2460. AArch64.V(2, new Bits(B));
  2461. SimdFp.Trn2_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2462. Assert.Multiple(() =>
  2463. {
  2464. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2465. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2466. });
  2467. CompareAgainstUnicorn();
  2468. }
  2469. [Test, Pairwise, Description("TRN2 <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2470. public void Trn2_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  2471. [Values(1u, 0u)] uint Rn,
  2472. [Values(2u, 0u)] uint Rm,
  2473. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  2474. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  2475. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  2476. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  2477. {
  2478. uint Opcode = 0x4E006800; // TRN2 V0.16B, V0.16B, V0.16B
  2479. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2480. Opcode |= ((size & 3) << 22);
  2481. Bits Op = new Bits(Opcode);
  2482. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2483. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2484. Vector128<float> V2 = MakeVectorE0E1(B, B);
  2485. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2486. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2487. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2488. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  2489. SimdFp.Trn2_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2490. Assert.Multiple(() =>
  2491. {
  2492. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2493. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2494. });
  2495. CompareAgainstUnicorn();
  2496. }
  2497. [Test, Pairwise, Description("UABA <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2498. public void Uaba_V_8B_4H_2S([Values(0u)] uint Rd,
  2499. [Values(1u, 0u)] uint Rn,
  2500. [Values(2u, 0u)] uint Rm,
  2501. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2502. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2503. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2504. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  2505. {
  2506. uint Opcode = 0x2E207C00; // UABA V0.8B, V0.8B, V0.8B
  2507. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2508. Opcode |= ((size & 3) << 22);
  2509. Bits Op = new Bits(Opcode);
  2510. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2511. Vector128<float> V1 = MakeVectorE0(A);
  2512. Vector128<float> V2 = MakeVectorE0(B);
  2513. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2514. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2515. AArch64.V(1, new Bits(A));
  2516. AArch64.V(2, new Bits(B));
  2517. SimdFp.Uaba_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2518. Assert.Multiple(() =>
  2519. {
  2520. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2521. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2522. });
  2523. CompareAgainstUnicorn();
  2524. }
  2525. [Test, Pairwise, Description("UABA <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2526. public void Uaba_V_16B_8H_4S([Values(0u)] uint Rd,
  2527. [Values(1u, 0u)] uint Rn,
  2528. [Values(2u, 0u)] uint Rm,
  2529. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2530. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2531. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2532. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  2533. {
  2534. uint Opcode = 0x6E207C00; // UABA V0.16B, V0.16B, V0.16B
  2535. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2536. Opcode |= ((size & 3) << 22);
  2537. Bits Op = new Bits(Opcode);
  2538. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2539. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2540. Vector128<float> V2 = MakeVectorE0E1(B, B);
  2541. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2542. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2543. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2544. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  2545. SimdFp.Uaba_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2546. Assert.Multiple(() =>
  2547. {
  2548. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2549. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2550. });
  2551. CompareAgainstUnicorn();
  2552. }
  2553. [Test, Pairwise, Description("UABAL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  2554. public void Uabal_V_8B8H_4H4S_2S2D([Values(0u)] uint Rd,
  2555. [Values(1u, 0u)] uint Rn,
  2556. [Values(2u, 0u)] uint Rm,
  2557. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2558. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2559. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2560. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B8H, 4H4S, 2S2D>
  2561. {
  2562. uint Opcode = 0x2E205000; // UABAL V0.8H, V0.8B, V0.8B
  2563. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2564. Opcode |= ((size & 3) << 22);
  2565. Bits Op = new Bits(Opcode);
  2566. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2567. Vector128<float> V1 = MakeVectorE0(A);
  2568. Vector128<float> V2 = MakeVectorE0(B);
  2569. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2570. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2571. AArch64.Vpart(1, 0, new Bits(A));
  2572. AArch64.Vpart(2, 0, new Bits(B));
  2573. SimdFp.Uabal_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2574. Assert.Multiple(() =>
  2575. {
  2576. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2577. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2578. });
  2579. CompareAgainstUnicorn();
  2580. }
  2581. [Test, Pairwise, Description("UABAL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  2582. public void Uabal_V_16B8H_8H4S_4S2D([Values(0u)] uint Rd,
  2583. [Values(1u, 0u)] uint Rn,
  2584. [Values(2u, 0u)] uint Rm,
  2585. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2586. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2587. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2588. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B8H, 8H4S, 4S2D>
  2589. {
  2590. uint Opcode = 0x6E205000; // UABAL2 V0.8H, V0.16B, V0.16B
  2591. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2592. Opcode |= ((size & 3) << 22);
  2593. Bits Op = new Bits(Opcode);
  2594. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2595. Vector128<float> V1 = MakeVectorE1(A);
  2596. Vector128<float> V2 = MakeVectorE1(B);
  2597. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2598. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2599. AArch64.Vpart(1, 1, new Bits(A));
  2600. AArch64.Vpart(2, 1, new Bits(B));
  2601. SimdFp.Uabal_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2602. Assert.Multiple(() =>
  2603. {
  2604. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2605. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2606. });
  2607. CompareAgainstUnicorn();
  2608. }
  2609. [Test, Pairwise, Description("UABD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2610. public void Uabd_V_8B_4H_2S([Values(0u)] uint Rd,
  2611. [Values(1u, 0u)] uint Rn,
  2612. [Values(2u, 0u)] uint Rm,
  2613. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2614. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2615. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2616. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  2617. {
  2618. uint Opcode = 0x2E207400; // UABD V0.8B, V0.8B, V0.8B
  2619. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2620. Opcode |= ((size & 3) << 22);
  2621. Bits Op = new Bits(Opcode);
  2622. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2623. Vector128<float> V1 = MakeVectorE0(A);
  2624. Vector128<float> V2 = MakeVectorE0(B);
  2625. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2626. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2627. AArch64.V(1, new Bits(A));
  2628. AArch64.V(2, new Bits(B));
  2629. SimdFp.Uabd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2630. Assert.Multiple(() =>
  2631. {
  2632. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2633. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2634. });
  2635. CompareAgainstUnicorn();
  2636. }
  2637. [Test, Pairwise, Description("UABD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2638. public void Uabd_V_16B_8H_4S([Values(0u)] uint Rd,
  2639. [Values(1u, 0u)] uint Rn,
  2640. [Values(2u, 0u)] uint Rm,
  2641. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2642. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2643. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2644. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  2645. {
  2646. uint Opcode = 0x6E207400; // UABD V0.16B, V0.16B, V0.16B
  2647. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2648. Opcode |= ((size & 3) << 22);
  2649. Bits Op = new Bits(Opcode);
  2650. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2651. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2652. Vector128<float> V2 = MakeVectorE0E1(B, B);
  2653. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2654. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2655. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2656. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  2657. SimdFp.Uabd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2658. Assert.Multiple(() =>
  2659. {
  2660. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2661. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2662. });
  2663. CompareAgainstUnicorn();
  2664. }
  2665. [Test, Pairwise, Description("UABDL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  2666. public void Uabdl_V_8B8H_4H4S_2S2D([Values(0u)] uint Rd,
  2667. [Values(1u, 0u)] uint Rn,
  2668. [Values(2u, 0u)] uint Rm,
  2669. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2670. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2671. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2672. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B8H, 4H4S, 2S2D>
  2673. {
  2674. uint Opcode = 0x2E207000; // UABDL V0.8H, V0.8B, V0.8B
  2675. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2676. Opcode |= ((size & 3) << 22);
  2677. Bits Op = new Bits(Opcode);
  2678. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2679. Vector128<float> V1 = MakeVectorE0(A);
  2680. Vector128<float> V2 = MakeVectorE0(B);
  2681. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2682. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2683. AArch64.Vpart(1, 0, new Bits(A));
  2684. AArch64.Vpart(2, 0, new Bits(B));
  2685. SimdFp.Uabdl_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2686. Assert.Multiple(() =>
  2687. {
  2688. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2689. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2690. });
  2691. CompareAgainstUnicorn();
  2692. }
  2693. [Test, Pairwise, Description("UABDL{2} <Vd>.<Ta>, <Vn>.<Tb>, <Vm>.<Tb>")]
  2694. public void Uabdl_V_16B8H_8H4S_4S2D([Values(0u)] uint Rd,
  2695. [Values(1u, 0u)] uint Rn,
  2696. [Values(2u, 0u)] uint Rm,
  2697. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2698. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2699. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2700. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B8H, 8H4S, 4S2D>
  2701. {
  2702. uint Opcode = 0x6E207000; // UABDL2 V0.8H, V0.16B, V0.16B
  2703. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2704. Opcode |= ((size & 3) << 22);
  2705. Bits Op = new Bits(Opcode);
  2706. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2707. Vector128<float> V1 = MakeVectorE1(A);
  2708. Vector128<float> V2 = MakeVectorE1(B);
  2709. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2710. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2711. AArch64.Vpart(1, 1, new Bits(A));
  2712. AArch64.Vpart(2, 1, new Bits(B));
  2713. SimdFp.Uabdl_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2714. Assert.Multiple(() =>
  2715. {
  2716. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2717. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2718. });
  2719. CompareAgainstUnicorn();
  2720. }
  2721. [Test, Pairwise, Description("UADDW{2} <Vd>.<Ta>, <Vn>.<Ta>, <Vm>.<Tb>")]
  2722. public void Uaddw_V_8B8H8H_4H4S4S_2S2D2D([Values(0u)] uint Rd,
  2723. [Values(1u, 0u)] uint Rn,
  2724. [Values(2u, 0u)] uint Rm,
  2725. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  2726. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  2727. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2728. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B8H8H, 4H4S4S, 2S2D2D>
  2729. {
  2730. uint Opcode = 0x2E201000; // UADDW V0.8H, V0.8H, V0.8B
  2731. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2732. Opcode |= ((size & 3) << 22);
  2733. Bits Op = new Bits(Opcode);
  2734. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2735. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2736. Vector128<float> V2 = MakeVectorE0(B);
  2737. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2738. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2739. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2740. AArch64.Vpart(2, 0, new Bits(B));
  2741. SimdFp.Uaddw_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2742. Assert.Multiple(() =>
  2743. {
  2744. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2745. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2746. });
  2747. CompareAgainstUnicorn();
  2748. }
  2749. [Test, Pairwise, Description("UADDW{2} <Vd>.<Ta>, <Vn>.<Ta>, <Vm>.<Tb>")]
  2750. public void Uaddw_V_16B8H8H_8H4S4S_4S2D2D([Values(0u)] uint Rd,
  2751. [Values(1u, 0u)] uint Rn,
  2752. [Values(2u, 0u)] uint Rm,
  2753. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  2754. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  2755. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2756. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B8H8H, 8H4S4S, 4S2D2D>
  2757. {
  2758. uint Opcode = 0x6E201000; // UADDW2 V0.8H, V0.8H, V0.16B
  2759. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2760. Opcode |= ((size & 3) << 22);
  2761. Bits Op = new Bits(Opcode);
  2762. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2763. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2764. Vector128<float> V2 = MakeVectorE1(B);
  2765. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2766. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2767. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2768. AArch64.Vpart(2, 1, new Bits(B));
  2769. SimdFp.Uaddw_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2770. Assert.Multiple(() =>
  2771. {
  2772. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2773. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2774. });
  2775. CompareAgainstUnicorn();
  2776. }
  2777. [Test, Pairwise, Description("UHADD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2778. public void Uhadd_V_8B_4H_2S([Values(0u)] uint Rd,
  2779. [Values(1u, 0u)] uint Rn,
  2780. [Values(2u, 0u)] uint Rm,
  2781. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2782. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2783. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2784. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  2785. {
  2786. uint Opcode = 0x2E200400; // UHADD V0.8B, V0.8B, V0.8B
  2787. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2788. Opcode |= ((size & 3) << 22);
  2789. Bits Op = new Bits(Opcode);
  2790. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2791. Vector128<float> V1 = MakeVectorE0(A);
  2792. Vector128<float> V2 = MakeVectorE0(B);
  2793. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2794. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2795. AArch64.V(1, new Bits(A));
  2796. AArch64.V(2, new Bits(B));
  2797. SimdFp.Uhadd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2798. Assert.Multiple(() =>
  2799. {
  2800. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2801. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2802. });
  2803. }
  2804. [Test, Pairwise, Description("UHADD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2805. public void Uhadd_V_16B_8H_4S([Values(0u)] uint Rd,
  2806. [Values(1u, 0u)] uint Rn,
  2807. [Values(2u, 0u)] uint Rm,
  2808. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2809. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2810. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2811. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  2812. {
  2813. uint Opcode = 0x6E200400; // UHADD V0.16B, V0.16B, V0.16B
  2814. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2815. Opcode |= ((size & 3) << 22);
  2816. Bits Op = new Bits(Opcode);
  2817. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2818. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2819. Vector128<float> V2 = MakeVectorE0E1(B, B);
  2820. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2821. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2822. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2823. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  2824. SimdFp.Uhadd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2825. Assert.Multiple(() =>
  2826. {
  2827. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2828. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2829. });
  2830. }
  2831. [Test, Pairwise, Description("UHSUB <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2832. public void Uhsub_V_8B_4H_2S([Values(0u)] uint Rd,
  2833. [Values(1u, 0u)] uint Rn,
  2834. [Values(2u, 0u)] uint Rm,
  2835. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2836. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2837. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2838. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  2839. {
  2840. uint Opcode = 0x2E202400; // UHSUB V0.8B, V0.8B, V0.8B
  2841. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2842. Opcode |= ((size & 3) << 22);
  2843. Bits Op = new Bits(Opcode);
  2844. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2845. Vector128<float> V1 = MakeVectorE0(A);
  2846. Vector128<float> V2 = MakeVectorE0(B);
  2847. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2848. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2849. AArch64.V(1, new Bits(A));
  2850. AArch64.V(2, new Bits(B));
  2851. SimdFp.Uhsub_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2852. Assert.Multiple(() =>
  2853. {
  2854. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2855. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2856. });
  2857. }
  2858. [Test, Pairwise, Description("UHSUB <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2859. public void Uhsub_V_16B_8H_4S([Values(0u)] uint Rd,
  2860. [Values(1u, 0u)] uint Rn,
  2861. [Values(2u, 0u)] uint Rm,
  2862. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2863. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2864. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2865. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  2866. {
  2867. uint Opcode = 0x6E202400; // UHSUB V0.16B, V0.16B, V0.16B
  2868. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2869. Opcode |= ((size & 3) << 22);
  2870. Bits Op = new Bits(Opcode);
  2871. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2872. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2873. Vector128<float> V2 = MakeVectorE0E1(B, B);
  2874. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  2875. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2876. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2877. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  2878. SimdFp.Uhsub_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2879. Assert.Multiple(() =>
  2880. {
  2881. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2882. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2883. });
  2884. }
  2885. [Test, Pairwise, Description("UQADD <V><d>, <V><n>, <V><m>")]
  2886. public void Uqadd_S_B_H_S_D([Values(0u)] uint Rd,
  2887. [Values(1u, 0u)] uint Rn,
  2888. [Values(2u, 0u)] uint Rm,
  2889. [ValueSource("_1B1H1S1D_")] [Random(RndCnt)] ulong Z,
  2890. [ValueSource("_1B1H1S1D_")] [Random(RndCnt)] ulong A,
  2891. [ValueSource("_1B1H1S1D_")] [Random(RndCnt)] ulong B,
  2892. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <B, H, S, D>
  2893. {
  2894. uint Opcode = 0x7E200C00; // UQADD B0, B0, B0
  2895. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2896. Opcode |= ((size & 3) << 22);
  2897. Bits Op = new Bits(Opcode);
  2898. int Fpsr = (int)TestContext.CurrentContext.Random.NextUInt();
  2899. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2900. Vector128<float> V1 = MakeVectorE0(A);
  2901. Vector128<float> V2 = MakeVectorE0(B);
  2902. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2, Fpsr: Fpsr);
  2903. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2904. AArch64.V(1, new Bits(A));
  2905. AArch64.V(2, new Bits(B));
  2906. Shared.FPSR = new Bits((uint)Fpsr);
  2907. SimdFp.Uqadd_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2908. Assert.Multiple(() =>
  2909. {
  2910. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2911. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2912. });
  2913. Assert.That(ThreadState.Fpsr, Is.EqualTo((int)Shared.FPSR.ToUInt32()));
  2914. }
  2915. [Test, Pairwise, Description("UQADD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2916. public void Uqadd_V_8B_4H_2S([Values(0u)] uint Rd,
  2917. [Values(1u, 0u)] uint Rn,
  2918. [Values(2u, 0u)] uint Rm,
  2919. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  2920. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  2921. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  2922. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  2923. {
  2924. uint Opcode = 0x2E200C00; // UQADD V0.8B, V0.8B, V0.8B
  2925. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2926. Opcode |= ((size & 3) << 22);
  2927. Bits Op = new Bits(Opcode);
  2928. int Fpsr = (int)TestContext.CurrentContext.Random.NextUInt();
  2929. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2930. Vector128<float> V1 = MakeVectorE0(A);
  2931. Vector128<float> V2 = MakeVectorE0(B);
  2932. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2, Fpsr: Fpsr);
  2933. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2934. AArch64.V(1, new Bits(A));
  2935. AArch64.V(2, new Bits(B));
  2936. Shared.FPSR = new Bits((uint)Fpsr);
  2937. SimdFp.Uqadd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2938. Assert.Multiple(() =>
  2939. {
  2940. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2941. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2942. });
  2943. Assert.That(ThreadState.Fpsr, Is.EqualTo((int)Shared.FPSR.ToUInt32()));
  2944. }
  2945. [Test, Pairwise, Description("UQADD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  2946. public void Uqadd_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  2947. [Values(1u, 0u)] uint Rn,
  2948. [Values(2u, 0u)] uint Rm,
  2949. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  2950. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  2951. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  2952. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  2953. {
  2954. uint Opcode = 0x6E200C00; // UQADD V0.16B, V0.16B, V0.16B
  2955. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2956. Opcode |= ((size & 3) << 22);
  2957. Bits Op = new Bits(Opcode);
  2958. int Fpsr = (int)TestContext.CurrentContext.Random.NextUInt();
  2959. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2960. Vector128<float> V1 = MakeVectorE0E1(A, A);
  2961. Vector128<float> V2 = MakeVectorE0E1(B, B);
  2962. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2, Fpsr: Fpsr);
  2963. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2964. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  2965. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  2966. Shared.FPSR = new Bits((uint)Fpsr);
  2967. SimdFp.Uqadd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2968. Assert.Multiple(() =>
  2969. {
  2970. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  2971. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  2972. });
  2973. Assert.That(ThreadState.Fpsr, Is.EqualTo((int)Shared.FPSR.ToUInt32()));
  2974. }
  2975. [Test, Pairwise, Description("UQSUB <V><d>, <V><n>, <V><m>")]
  2976. public void Uqsub_S_B_H_S_D([Values(0u)] uint Rd,
  2977. [Values(1u, 0u)] uint Rn,
  2978. [Values(2u, 0u)] uint Rm,
  2979. [ValueSource("_1B1H1S1D_")] [Random(RndCnt)] ulong Z,
  2980. [ValueSource("_1B1H1S1D_")] [Random(RndCnt)] ulong A,
  2981. [ValueSource("_1B1H1S1D_")] [Random(RndCnt)] ulong B,
  2982. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <B, H, S, D>
  2983. {
  2984. uint Opcode = 0x7E202C00; // UQSUB B0, B0, B0
  2985. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  2986. Opcode |= ((size & 3) << 22);
  2987. Bits Op = new Bits(Opcode);
  2988. int Fpsr = (int)TestContext.CurrentContext.Random.NextUInt();
  2989. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  2990. Vector128<float> V1 = MakeVectorE0(A);
  2991. Vector128<float> V2 = MakeVectorE0(B);
  2992. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2, Fpsr: Fpsr);
  2993. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  2994. AArch64.V(1, new Bits(A));
  2995. AArch64.V(2, new Bits(B));
  2996. Shared.FPSR = new Bits((uint)Fpsr);
  2997. SimdFp.Uqsub_S(Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  2998. Assert.Multiple(() =>
  2999. {
  3000. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3001. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3002. });
  3003. Assert.That(ThreadState.Fpsr, Is.EqualTo((int)Shared.FPSR.ToUInt32()));
  3004. }
  3005. [Test, Pairwise, Description("UQSUB <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  3006. public void Uqsub_V_8B_4H_2S([Values(0u)] uint Rd,
  3007. [Values(1u, 0u)] uint Rn,
  3008. [Values(2u, 0u)] uint Rm,
  3009. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  3010. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  3011. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  3012. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  3013. {
  3014. uint Opcode = 0x2E202C00; // UQSUB V0.8B, V0.8B, V0.8B
  3015. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3016. Opcode |= ((size & 3) << 22);
  3017. Bits Op = new Bits(Opcode);
  3018. int Fpsr = (int)TestContext.CurrentContext.Random.NextUInt();
  3019. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3020. Vector128<float> V1 = MakeVectorE0(A);
  3021. Vector128<float> V2 = MakeVectorE0(B);
  3022. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2, Fpsr: Fpsr);
  3023. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3024. AArch64.V(1, new Bits(A));
  3025. AArch64.V(2, new Bits(B));
  3026. Shared.FPSR = new Bits((uint)Fpsr);
  3027. SimdFp.Uqsub_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3028. Assert.Multiple(() =>
  3029. {
  3030. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3031. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3032. });
  3033. Assert.That(ThreadState.Fpsr, Is.EqualTo((int)Shared.FPSR.ToUInt32()));
  3034. }
  3035. [Test, Pairwise, Description("UQSUB <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  3036. public void Uqsub_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  3037. [Values(1u, 0u)] uint Rn,
  3038. [Values(2u, 0u)] uint Rm,
  3039. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  3040. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  3041. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  3042. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  3043. {
  3044. uint Opcode = 0x6E202C00; // UQSUB V0.16B, V0.16B, V0.16B
  3045. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3046. Opcode |= ((size & 3) << 22);
  3047. Bits Op = new Bits(Opcode);
  3048. int Fpsr = (int)TestContext.CurrentContext.Random.NextUInt();
  3049. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3050. Vector128<float> V1 = MakeVectorE0E1(A, A);
  3051. Vector128<float> V2 = MakeVectorE0E1(B, B);
  3052. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2, Fpsr: Fpsr);
  3053. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3054. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  3055. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  3056. Shared.FPSR = new Bits((uint)Fpsr);
  3057. SimdFp.Uqsub_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3058. Assert.Multiple(() =>
  3059. {
  3060. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3061. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3062. });
  3063. Assert.That(ThreadState.Fpsr, Is.EqualTo((int)Shared.FPSR.ToUInt32()));
  3064. }
  3065. [Test, Pairwise, Description("URHADD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  3066. public void Urhadd_V_8B_4H_2S([Values(0u)] uint Rd,
  3067. [Values(1u, 0u)] uint Rn,
  3068. [Values(2u, 0u)] uint Rm,
  3069. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  3070. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  3071. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  3072. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  3073. {
  3074. uint Opcode = 0x2E201400; // URHADD V0.8B, V0.8B, V0.8B
  3075. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3076. Opcode |= ((size & 3) << 22);
  3077. Bits Op = new Bits(Opcode);
  3078. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3079. Vector128<float> V1 = MakeVectorE0(A);
  3080. Vector128<float> V2 = MakeVectorE0(B);
  3081. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3082. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3083. AArch64.V(1, new Bits(A));
  3084. AArch64.V(2, new Bits(B));
  3085. SimdFp.Urhadd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3086. Assert.Multiple(() =>
  3087. {
  3088. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3089. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3090. });
  3091. }
  3092. [Test, Pairwise, Description("URHADD <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  3093. public void Urhadd_V_16B_8H_4S([Values(0u)] uint Rd,
  3094. [Values(1u, 0u)] uint Rn,
  3095. [Values(2u, 0u)] uint Rm,
  3096. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  3097. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  3098. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  3099. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  3100. {
  3101. uint Opcode = 0x6E201400; // URHADD V0.16B, V0.16B, V0.16B
  3102. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3103. Opcode |= ((size & 3) << 22);
  3104. Bits Op = new Bits(Opcode);
  3105. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3106. Vector128<float> V1 = MakeVectorE0E1(A, A);
  3107. Vector128<float> V2 = MakeVectorE0E1(B, B);
  3108. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3109. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3110. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  3111. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  3112. SimdFp.Urhadd_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3113. Assert.Multiple(() =>
  3114. {
  3115. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3116. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3117. });
  3118. }
  3119. [Test, Pairwise, Description("USUBW{2} <Vd>.<Ta>, <Vn>.<Ta>, <Vm>.<Tb>")]
  3120. public void Usubw_V_8B8H8H_4H4S4S_2S2D2D([Values(0u)] uint Rd,
  3121. [Values(1u, 0u)] uint Rn,
  3122. [Values(2u, 0u)] uint Rm,
  3123. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  3124. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  3125. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  3126. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B8H8H, 4H4S4S, 2S2D2D>
  3127. {
  3128. uint Opcode = 0x2E203000; // USUBW V0.8H, V0.8H, V0.8B
  3129. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3130. Opcode |= ((size & 3) << 22);
  3131. Bits Op = new Bits(Opcode);
  3132. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3133. Vector128<float> V1 = MakeVectorE0E1(A, A);
  3134. Vector128<float> V2 = MakeVectorE0(B);
  3135. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3136. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3137. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  3138. AArch64.Vpart(2, 0, new Bits(B));
  3139. SimdFp.Usubw_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3140. Assert.Multiple(() =>
  3141. {
  3142. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3143. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3144. });
  3145. CompareAgainstUnicorn();
  3146. }
  3147. [Test, Pairwise, Description("USUBW{2} <Vd>.<Ta>, <Vn>.<Ta>, <Vm>.<Tb>")]
  3148. public void Usubw_V_16B8H8H_8H4S4S_4S2D2D([Values(0u)] uint Rd,
  3149. [Values(1u, 0u)] uint Rn,
  3150. [Values(2u, 0u)] uint Rm,
  3151. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  3152. [ValueSource("_4H2S1D_")] [Random(RndCnt)] ulong A,
  3153. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  3154. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B8H8H, 8H4S4S, 4S2D2D>
  3155. {
  3156. uint Opcode = 0x6E203000; // USUBW2 V0.8H, V0.8H, V0.16B
  3157. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3158. Opcode |= ((size & 3) << 22);
  3159. Bits Op = new Bits(Opcode);
  3160. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3161. Vector128<float> V1 = MakeVectorE0E1(A, A);
  3162. Vector128<float> V2 = MakeVectorE1(B);
  3163. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3164. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3165. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  3166. AArch64.Vpart(2, 1, new Bits(B));
  3167. SimdFp.Usubw_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3168. Assert.Multiple(() =>
  3169. {
  3170. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3171. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3172. });
  3173. CompareAgainstUnicorn();
  3174. }
  3175. [Test, Pairwise, Description("UZP1 <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  3176. public void Uzp1_V_8B_4H_2S([Values(0u)] uint Rd,
  3177. [Values(1u, 0u)] uint Rn,
  3178. [Values(2u, 0u)] uint Rm,
  3179. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  3180. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  3181. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  3182. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  3183. {
  3184. uint Opcode = 0x0E001800; // UZP1 V0.8B, V0.8B, V0.8B
  3185. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3186. Opcode |= ((size & 3) << 22);
  3187. Bits Op = new Bits(Opcode);
  3188. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3189. Vector128<float> V1 = MakeVectorE0(A);
  3190. Vector128<float> V2 = MakeVectorE0(B);
  3191. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3192. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3193. AArch64.V(1, new Bits(A));
  3194. AArch64.V(2, new Bits(B));
  3195. SimdFp.Uzp1_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3196. Assert.Multiple(() =>
  3197. {
  3198. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3199. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3200. });
  3201. CompareAgainstUnicorn();
  3202. }
  3203. [Test, Pairwise, Description("UZP1 <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  3204. public void Uzp1_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  3205. [Values(1u, 0u)] uint Rn,
  3206. [Values(2u, 0u)] uint Rm,
  3207. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  3208. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  3209. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  3210. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  3211. {
  3212. uint Opcode = 0x4E001800; // UZP1 V0.16B, V0.16B, V0.16B
  3213. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3214. Opcode |= ((size & 3) << 22);
  3215. Bits Op = new Bits(Opcode);
  3216. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3217. Vector128<float> V1 = MakeVectorE0E1(A, A);
  3218. Vector128<float> V2 = MakeVectorE0E1(B, B);
  3219. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3220. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3221. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  3222. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  3223. SimdFp.Uzp1_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3224. Assert.Multiple(() =>
  3225. {
  3226. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3227. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3228. });
  3229. CompareAgainstUnicorn();
  3230. }
  3231. [Test, Pairwise, Description("UZP2 <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  3232. public void Uzp2_V_8B_4H_2S([Values(0u)] uint Rd,
  3233. [Values(1u, 0u)] uint Rn,
  3234. [Values(2u, 0u)] uint Rm,
  3235. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  3236. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  3237. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  3238. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  3239. {
  3240. uint Opcode = 0x0E005800; // UZP2 V0.8B, V0.8B, V0.8B
  3241. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3242. Opcode |= ((size & 3) << 22);
  3243. Bits Op = new Bits(Opcode);
  3244. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3245. Vector128<float> V1 = MakeVectorE0(A);
  3246. Vector128<float> V2 = MakeVectorE0(B);
  3247. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3248. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3249. AArch64.V(1, new Bits(A));
  3250. AArch64.V(2, new Bits(B));
  3251. SimdFp.Uzp2_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3252. Assert.Multiple(() =>
  3253. {
  3254. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3255. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3256. });
  3257. CompareAgainstUnicorn();
  3258. }
  3259. [Test, Pairwise, Description("UZP2 <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  3260. public void Uzp2_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  3261. [Values(1u, 0u)] uint Rn,
  3262. [Values(2u, 0u)] uint Rm,
  3263. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  3264. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  3265. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  3266. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  3267. {
  3268. uint Opcode = 0x4E005800; // UZP2 V0.16B, V0.16B, V0.16B
  3269. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3270. Opcode |= ((size & 3) << 22);
  3271. Bits Op = new Bits(Opcode);
  3272. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3273. Vector128<float> V1 = MakeVectorE0E1(A, A);
  3274. Vector128<float> V2 = MakeVectorE0E1(B, B);
  3275. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3276. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3277. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  3278. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  3279. SimdFp.Uzp2_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3280. Assert.Multiple(() =>
  3281. {
  3282. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3283. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3284. });
  3285. CompareAgainstUnicorn();
  3286. }
  3287. [Test, Pairwise, Description("ZIP1 <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  3288. public void Zip1_V_8B_4H_2S([Values(0u)] uint Rd,
  3289. [Values(1u, 0u)] uint Rn,
  3290. [Values(2u, 0u)] uint Rm,
  3291. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  3292. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  3293. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  3294. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  3295. {
  3296. uint Opcode = 0x0E003800; // ZIP1 V0.8B, V0.8B, V0.8B
  3297. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3298. Opcode |= ((size & 3) << 22);
  3299. Bits Op = new Bits(Opcode);
  3300. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3301. Vector128<float> V1 = MakeVectorE0(A);
  3302. Vector128<float> V2 = MakeVectorE0(B);
  3303. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3304. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3305. AArch64.V(1, new Bits(A));
  3306. AArch64.V(2, new Bits(B));
  3307. SimdFp.Zip1_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3308. Assert.Multiple(() =>
  3309. {
  3310. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3311. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3312. });
  3313. CompareAgainstUnicorn();
  3314. }
  3315. [Test, Pairwise, Description("ZIP1 <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  3316. public void Zip1_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  3317. [Values(1u, 0u)] uint Rn,
  3318. [Values(2u, 0u)] uint Rm,
  3319. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  3320. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  3321. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  3322. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  3323. {
  3324. uint Opcode = 0x4E003800; // ZIP1 V0.16B, V0.16B, V0.16B
  3325. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3326. Opcode |= ((size & 3) << 22);
  3327. Bits Op = new Bits(Opcode);
  3328. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3329. Vector128<float> V1 = MakeVectorE0E1(A, A);
  3330. Vector128<float> V2 = MakeVectorE0E1(B, B);
  3331. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3332. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3333. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  3334. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  3335. SimdFp.Zip1_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3336. Assert.Multiple(() =>
  3337. {
  3338. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3339. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3340. });
  3341. CompareAgainstUnicorn();
  3342. }
  3343. [Test, Pairwise, Description("ZIP2 <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  3344. public void Zip2_V_8B_4H_2S([Values(0u)] uint Rd,
  3345. [Values(1u, 0u)] uint Rn,
  3346. [Values(2u, 0u)] uint Rm,
  3347. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong Z,
  3348. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong A,
  3349. [ValueSource("_8B4H2S_")] [Random(RndCnt)] ulong B,
  3350. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  3351. {
  3352. uint Opcode = 0x0E007800; // ZIP2 V0.8B, V0.8B, V0.8B
  3353. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3354. Opcode |= ((size & 3) << 22);
  3355. Bits Op = new Bits(Opcode);
  3356. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3357. Vector128<float> V1 = MakeVectorE0(A);
  3358. Vector128<float> V2 = MakeVectorE0(B);
  3359. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3360. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3361. AArch64.V(1, new Bits(A));
  3362. AArch64.V(2, new Bits(B));
  3363. SimdFp.Zip2_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3364. Assert.Multiple(() =>
  3365. {
  3366. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3367. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3368. });
  3369. CompareAgainstUnicorn();
  3370. }
  3371. [Test, Pairwise, Description("ZIP2 <Vd>.<T>, <Vn>.<T>, <Vm>.<T>")]
  3372. public void Zip2_V_16B_8H_4S_2D([Values(0u)] uint Rd,
  3373. [Values(1u, 0u)] uint Rn,
  3374. [Values(2u, 0u)] uint Rm,
  3375. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong Z,
  3376. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong A,
  3377. [ValueSource("_8B4H2S1D_")] [Random(RndCnt)] ulong B,
  3378. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  3379. {
  3380. uint Opcode = 0x4E007800; // ZIP2 V0.16B, V0.16B, V0.16B
  3381. Opcode |= ((Rm & 31) << 16) | ((Rn & 31) << 5) | ((Rd & 31) << 0);
  3382. Opcode |= ((size & 3) << 22);
  3383. Bits Op = new Bits(Opcode);
  3384. Vector128<float> V0 = MakeVectorE0E1(Z, Z);
  3385. Vector128<float> V1 = MakeVectorE0E1(A, A);
  3386. Vector128<float> V2 = MakeVectorE0E1(B, B);
  3387. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1, V2: V2);
  3388. AArch64.Vpart(0, 0, new Bits(Z)); AArch64.Vpart(0, 1, new Bits(Z));
  3389. AArch64.Vpart(1, 0, new Bits(A)); AArch64.Vpart(1, 1, new Bits(A));
  3390. AArch64.Vpart(2, 0, new Bits(B)); AArch64.Vpart(2, 1, new Bits(B));
  3391. SimdFp.Zip2_V(Op[30], Op[23, 22], Op[20, 16], Op[9, 5], Op[4, 0]);
  3392. Assert.Multiple(() =>
  3393. {
  3394. Assert.That(GetVectorE0(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  3395. Assert.That(GetVectorE1(ThreadState.V0), Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  3396. });
  3397. CompareAgainstUnicorn();
  3398. }
  3399. #endif
  3400. }
  3401. }