| 12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175 |
- // https://github.com/intel/ARM_NEON_2_x86_SSE/blob/master/NEON_2_SSE.h
- using ChocolArm64.Decoders;
- using ChocolArm64.State;
- using ChocolArm64.Translation;
- using System;
- using System.Reflection.Emit;
- using System.Runtime.Intrinsics;
- using System.Runtime.Intrinsics.X86;
- using static ChocolArm64.Instructions.InstEmitSimdHelper;
- namespace ChocolArm64.Instructions
- {
- static partial class InstEmit
- {
- #region "Masks"
- private static readonly long[] _masks_RshrnShrn = new long[]
- {
- 14L << 56 | 12L << 48 | 10L << 40 | 08L << 32 | 06L << 24 | 04L << 16 | 02L << 8 | 00L << 0,
- 13L << 56 | 12L << 48 | 09L << 40 | 08L << 32 | 05L << 24 | 04L << 16 | 01L << 8 | 00L << 0,
- 11L << 56 | 10L << 48 | 09L << 40 | 08L << 32 | 03L << 24 | 02L << 16 | 01L << 8 | 00L << 0
- };
- #endregion
- public static void Rshrn_V(ILEmitterCtx context)
- {
- if (Optimizations.UseSsse3)
- {
- OpCodeSimdShImm64 op = (OpCodeSimdShImm64)context.CurrOp;
- Type[] typesAdd = new Type[] { VectorUIntTypesPerSizeLog2[op.Size + 1], VectorUIntTypesPerSizeLog2[op.Size + 1] };
- Type[] typesSrl = new Type[] { VectorUIntTypesPerSizeLog2[op.Size + 1], typeof(byte) };
- Type[] typesSfl = new Type[] { typeof(Vector128<sbyte>), typeof(Vector128<sbyte>) };
- Type[] typesSav = new Type[] { UIntTypesPerSizeLog2[op.Size + 1] };
- Type[] typesSve = new Type[] { typeof(long), typeof(long) };
- string nameMov = op.RegisterSize == RegisterSize.Simd128
- ? nameof(Sse.MoveLowToHigh)
- : nameof(Sse.MoveHighToLow);
- int shift = GetImmShr(op);
- long roundConst = 1L << (shift - 1);
- context.EmitLdvec(op.Rd);
- VectorHelper.EmitCall(context, nameof(VectorHelper.VectorSingleZero));
- context.EmitCall(typeof(Sse).GetMethod(nameof(Sse.MoveLowToHigh)));
- context.EmitLdvec(op.Rn);
- context.EmitLdc_I8(roundConst);
- context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.SetAllVector128), typesSav));
- context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.Add), typesAdd));
- context.EmitLdc_I4(shift);
- context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightLogical), typesSrl)); // value
- context.EmitLdc_I8(_masks_RshrnShrn[op.Size]); // mask
- context.Emit(OpCodes.Dup); // mask
- context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.SetVector128), typesSve));
- context.EmitCall(typeof(Ssse3).GetMethod(nameof(Ssse3.Shuffle), typesSfl));
- context.EmitCall(typeof(Sse).GetMethod(nameMov));
- context.EmitStvec(op.Rd);
- }
- else
- {
- EmitVectorShrImmNarrowOpZx(context, round: true);
- }
- }
- public static void Shl_S(ILEmitterCtx context)
- {
- OpCodeSimdShImm64 op = (OpCodeSimdShImm64)context.CurrOp;
- int shift = GetImmShl(op);
- EmitScalarUnaryOpZx(context, () =>
- {
- context.EmitLdc_I4(shift);
- context.Emit(OpCodes.Shl);
- });
- }
- public static void Shl_V(ILEmitterCtx context)
- {
- OpCodeSimdShImm64 op = (OpCodeSimdShImm64)context.CurrOp;
- int shift = GetImmShl(op);
- if (Optimizations.UseSse2 && op.Size > 0)
- {
- Type[] typesSll = new Type[] { VectorUIntTypesPerSizeLog2[op.Size], typeof(byte) };
- context.EmitLdvec(op.Rn);
- context.EmitLdc_I4(shift);
- context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftLeftLogical), typesSll));
- context.EmitStvec(op.Rd);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- EmitVectorZeroUpper(context, op.Rd);
- }
- }
- else
- {
- EmitVectorUnaryOpZx(context, () =>
- {
- context.EmitLdc_I4(shift);
- context.Emit(OpCodes.Shl);
- });
- }
- }
- public static void Shll_V(ILEmitterCtx context)
- {
- OpCodeSimd64 op = (OpCodeSimd64)context.CurrOp;
- int shift = 8 << op.Size;
- if (Optimizations.UseSse41)
- {
- Type[] typesSll = new Type[] { VectorUIntTypesPerSizeLog2[op.Size + 1], typeof(byte) };
- Type[] typesCvt = new Type[] { VectorUIntTypesPerSizeLog2[op.Size] };
- string[] namesCvt = new string[] { nameof(Sse41.ConvertToVector128Int16),
- nameof(Sse41.ConvertToVector128Int32),
- nameof(Sse41.ConvertToVector128Int64) };
- context.EmitLdvec(op.Rn);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- context.Emit(OpCodes.Ldc_I4_8);
- context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightLogical128BitLane), typesSll));
- }
- context.EmitCall(typeof(Sse41).GetMethod(namesCvt[op.Size], typesCvt));
- context.EmitLdc_I4(shift);
- context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftLeftLogical), typesSll));
- context.EmitStvec(op.Rd);
- }
- else
- {
- EmitVectorShImmWidenBinaryZx(context, () => context.Emit(OpCodes.Shl), shift);
- }
- }
- public static void Shrn_V(ILEmitterCtx context)
- {
- if (Optimizations.UseSsse3)
- {
- OpCodeSimdShImm64 op = (OpCodeSimdShImm64)context.CurrOp;
- Type[] typesSrl = new Type[] { VectorUIntTypesPerSizeLog2[op.Size + 1], typeof(byte) };
- Type[] typesSfl = new Type[] { typeof(Vector128<sbyte>), typeof(Vector128<sbyte>) };
- Type[] typesSve = new Type[] { typeof(long), typeof(long) };
- string nameMov = op.RegisterSize == RegisterSize.Simd128
- ? nameof(Sse.MoveLowToHigh)
- : nameof(Sse.MoveHighToLow);
- int shift = GetImmShr(op);
- context.EmitLdvec(op.Rd);
- VectorHelper.EmitCall(context, nameof(VectorHelper.VectorSingleZero));
- context.EmitCall(typeof(Sse).GetMethod(nameof(Sse.MoveLowToHigh)));
- context.EmitLdvec(op.Rn);
- context.EmitLdc_I4(shift);
- context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightLogical), typesSrl)); // value
- context.EmitLdc_I8(_masks_RshrnShrn[op.Size]); // mask
- context.Emit(OpCodes.Dup); // mask
- context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.SetVector128), typesSve));
- context.EmitCall(typeof(Ssse3).GetMethod(nameof(Ssse3.Shuffle), typesSfl));
- context.EmitCall(typeof(Sse).GetMethod(nameMov));
- context.EmitStvec(op.Rd);
- }
- else
- {
- EmitVectorShrImmNarrowOpZx(context, round: false);
- }
- }
- public static void Sli_V(ILEmitterCtx context)
- {
- OpCodeSimdShImm64 op = (OpCodeSimdShImm64)context.CurrOp;
- int bytes = op.GetBitsCount() >> 3;
- int elems = bytes >> op.Size;
- int shift = GetImmShl(op);
- ulong mask = shift != 0 ? ulong.MaxValue >> (64 - shift) : 0;
- for (int index = 0; index < elems; index++)
- {
- EmitVectorExtractZx(context, op.Rn, index, op.Size);
- context.EmitLdc_I4(shift);
- context.Emit(OpCodes.Shl);
- EmitVectorExtractZx(context, op.Rd, index, op.Size);
- context.EmitLdc_I8((long)mask);
- context.Emit(OpCodes.And);
- context.Emit(OpCodes.Or);
- EmitVectorInsert(context, op.Rd, index, op.Size);
- }
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- EmitVectorZeroUpper(context, op.Rd);
- }
- }
- public static void Sqrshl_V(ILEmitterCtx context)
- {
- OpCodeSimdReg64 op = (OpCodeSimdReg64)context.CurrOp;
- int bytes = op.GetBitsCount() >> 3;
- int elems = bytes >> op.Size;
- for (int index = 0; index < elems; index++)
- {
- EmitVectorExtractSx(context, op.Rn, index, op.Size);
- EmitVectorExtractSx(context, op.Rm, index, op.Size);
- context.Emit(OpCodes.Ldc_I4_1);
- context.EmitLdc_I4(op.Size);
- context.EmitLdarg(TranslatedSub.StateArgIdx);
- SoftFallback.EmitCall(context, nameof(SoftFallback.SignedShlRegSatQ));
- EmitVectorInsert(context, op.Rd, index, op.Size);
- }
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- EmitVectorZeroUpper(context, op.Rd);
- }
- }
- public static void Sqrshrn_S(ILEmitterCtx context)
- {
- EmitRoundShrImmSaturatingNarrowOp(context, ShrImmSaturatingNarrowFlags.ScalarSxSx);
- }
- public static void Sqrshrn_V(ILEmitterCtx context)
- {
- EmitRoundShrImmSaturatingNarrowOp(context, ShrImmSaturatingNarrowFlags.VectorSxSx);
- }
- public static void Sqrshrun_S(ILEmitterCtx context)
- {
- EmitRoundShrImmSaturatingNarrowOp(context, ShrImmSaturatingNarrowFlags.ScalarSxZx);
- }
- public static void Sqrshrun_V(ILEmitterCtx context)
- {
- EmitRoundShrImmSaturatingNarrowOp(context, ShrImmSaturatingNarrowFlags.VectorSxZx);
- }
- public static void Sqshl_V(ILEmitterCtx context)
- {
- OpCodeSimdReg64 op = (OpCodeSimdReg64)context.CurrOp;
- int bytes = op.GetBitsCount() >> 3;
- int elems = bytes >> op.Size;
- for (int index = 0; index < elems; index++)
- {
- EmitVectorExtractSx(context, op.Rn, index, op.Size);
- EmitVectorExtractSx(context, op.Rm, index, op.Size);
- context.Emit(OpCodes.Ldc_I4_0);
- context.EmitLdc_I4(op.Size);
- context.EmitLdarg(TranslatedSub.StateArgIdx);
- SoftFallback.EmitCall(context, nameof(SoftFallback.SignedShlRegSatQ));
- EmitVectorInsert(context, op.Rd, index, op.Size);
- }
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- EmitVectorZeroUpper(context, op.Rd);
- }
- }
- public static void Sqshrn_S(ILEmitterCtx context)
- {
- EmitShrImmSaturatingNarrowOp(context, ShrImmSaturatingNarrowFlags.ScalarSxSx);
- }
- public static void Sqshrn_V(ILEmitterCtx context)
- {
- EmitShrImmSaturatingNarrowOp(context, ShrImmSaturatingNarrowFlags.VectorSxSx);
- }
- public static void Sqshrun_S(ILEmitterCtx context)
- {
- EmitShrImmSaturatingNarrowOp(context, ShrImmSaturatingNarrowFlags.ScalarSxZx);
- }
- public static void Sqshrun_V(ILEmitterCtx context)
- {
- EmitShrImmSaturatingNarrowOp(context, ShrImmSaturatingNarrowFlags.VectorSxZx);
- }
- public static void Srshl_V(ILEmitterCtx context)
- {
- OpCodeSimdReg64 op = (OpCodeSimdReg64)context.CurrOp;
- int bytes = op.GetBitsCount() >> 3;
- int elems = bytes >> op.Size;
- for (int index = 0; index < elems; index++)
- {
- EmitVectorExtractSx(context, op.Rn, index, op.Size);
- EmitVectorExtractSx(context, op.Rm, index, op.Size);
- context.Emit(OpCodes.Ldc_I4_1);
- context.EmitLdc_I4(op.Size);
- SoftFallback.EmitCall(context, nameof(SoftFallback.SignedShlReg));
- EmitVectorInsert(context, op.Rd, index, op.Size);
- }
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- EmitVectorZeroUpper(context, op.Rd);
- }
- }
- public static void Srshr_S(ILEmitterCtx context)
- {
- EmitScalarShrImmOpSx(context, ShrImmFlags.Round);
- }
- public static void Srshr_V(ILEmitterCtx context)
- {
- OpCodeSimdShImm64 op = (OpCodeSimdShImm64)context.CurrOp;
- if (Optimizations.UseSse2 && op.Size > 0 && op.Size < 3)
- {
- Type[] typesShs = new Type[] { VectorIntTypesPerSizeLog2[op.Size], typeof(byte) };
- Type[] typesAdd = new Type[] { VectorIntTypesPerSizeLog2[op.Size], VectorIntTypesPerSizeLog2[op.Size] };
- int shift = GetImmShr(op);
- int eSize = 8 << op.Size;
- context.EmitLdvec(op.Rn);
- context.EmitLdc_I4(eSize - shift);
- context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftLeftLogical), typesShs));
- context.EmitLdc_I4(eSize - 1);
- context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightLogical), typesShs));
- context.EmitLdvec(op.Rn);
- context.EmitLdc_I4(shift);
- context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightArithmetic), typesShs));
- context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.Add), typesAdd));
- context.EmitStvec(op.Rd);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- EmitVectorZeroUpper(context, op.Rd);
- }
- }
- else
- {
- EmitVectorShrImmOpSx(context, ShrImmFlags.Round);
- }
- }
- public static void Srsra_S(ILEmitterCtx context)
- {
- EmitScalarShrImmOpSx(context, ShrImmFlags.Round | ShrImmFlags.Accumulate);
- }
- public static void Srsra_V(ILEmitterCtx context)
- {
- OpCodeSimdShImm64 op = (OpCodeSimdShImm64)context.CurrOp;
- if (Optimizations.UseSse2 && op.Size > 0 && op.Size < 3)
- {
- Type[] typesShs = new Type[] { VectorIntTypesPerSizeLog2[op.Size], typeof(byte) };
- Type[] typesAdd = new Type[] { VectorIntTypesPerSizeLog2[op.Size], VectorIntTypesPerSizeLog2[op.Size] };
- int shift = GetImmShr(op);
- int eSize = 8 << op.Size;
- context.EmitLdvec(op.Rd);
- context.EmitLdvec(op.Rn);
- context.EmitLdc_I4(eSize - shift);
- context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftLeftLogical), typesShs));
- context.EmitLdc_I4(eSize - 1);
- context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightLogical), typesShs));
- context.EmitLdvec(op.Rn);
- context.EmitLdc_I4(shift);
- context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightArithmetic), typesShs));
- context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.Add), typesAdd));
- context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.Add), typesAdd));
- context.EmitStvec(op.Rd);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- EmitVectorZeroUpper(context, op.Rd);
- }
- }
- else
- {
- EmitVectorShrImmOpSx(context, ShrImmFlags.Round | ShrImmFlags.Accumulate);
- }
- }
- public static void Sshl_V(ILEmitterCtx context)
- {
- OpCodeSimdReg64 op = (OpCodeSimdReg64)context.CurrOp;
- int bytes = op.GetBitsCount() >> 3;
- int elems = bytes >> op.Size;
- for (int index = 0; index < elems; index++)
- {
- EmitVectorExtractSx(context, op.Rn, index, op.Size);
- EmitVectorExtractSx(context, op.Rm, index, op.Size);
- context.Emit(OpCodes.Ldc_I4_0);
- context.EmitLdc_I4(op.Size);
- SoftFallback.EmitCall(context, nameof(SoftFallback.SignedShlReg));
- EmitVectorInsert(context, op.Rd, index, op.Size);
- }
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- EmitVectorZeroUpper(context, op.Rd);
- }
- }
- public static void Sshll_V(ILEmitterCtx context)
- {
- OpCodeSimdShImm64 op = (OpCodeSimdShImm64)context.CurrOp;
- int shift = GetImmShl(op);
- if (Optimizations.UseSse41)
- {
- Type[] typesSll = new Type[] { VectorIntTypesPerSizeLog2[op.Size + 1], typeof(byte) };
- Type[] typesCvt = new Type[] { VectorIntTypesPerSizeLog2[op.Size] };
- string[] namesCvt = new string[] { nameof(Sse41.ConvertToVector128Int16),
- nameof(Sse41.ConvertToVector128Int32),
- nameof(Sse41.ConvertToVector128Int64) };
- context.EmitLdvec(op.Rn);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- context.Emit(OpCodes.Ldc_I4_8);
- context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightLogical128BitLane), typesSll));
- }
- context.EmitCall(typeof(Sse41).GetMethod(namesCvt[op.Size], typesCvt));
- if (shift != 0)
- {
- context.EmitLdc_I4(shift);
- context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftLeftLogical), typesSll));
- }
- context.EmitStvec(op.Rd);
- }
- else
- {
- EmitVectorShImmWidenBinarySx(context, () => context.Emit(OpCodes.Shl), shift);
- }
- }
- public static void Sshr_S(ILEmitterCtx context)
- {
- EmitShrImmOp(context, ShrImmFlags.ScalarSx);
- }
- public static void Sshr_V(ILEmitterCtx context)
- {
- OpCodeSimdShImm64 op = (OpCodeSimdShImm64)context.CurrOp;
- if (Optimizations.UseSse2 && op.Size > 0 && op.Size < 3)
- {
- Type[] typesSra = new Type[] { VectorIntTypesPerSizeLog2[op.Size], typeof(byte) };
- context.EmitLdvec(op.Rn);
- context.EmitLdc_I4(GetImmShr(op));
- context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightArithmetic), typesSra));
- context.EmitStvec(op.Rd);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- EmitVectorZeroUpper(context, op.Rd);
- }
- }
- else
- {
- EmitShrImmOp(context, ShrImmFlags.VectorSx);
- }
- }
- public static void Ssra_S(ILEmitterCtx context)
- {
- EmitScalarShrImmOpSx(context, ShrImmFlags.Accumulate);
- }
- public static void Ssra_V(ILEmitterCtx context)
- {
- OpCodeSimdShImm64 op = (OpCodeSimdShImm64)context.CurrOp;
- if (Optimizations.UseSse2 && op.Size > 0 && op.Size < 3)
- {
- Type[] typesSra = new Type[] { VectorIntTypesPerSizeLog2[op.Size], typeof(byte) };
- Type[] typesAdd = new Type[] { VectorIntTypesPerSizeLog2[op.Size], VectorIntTypesPerSizeLog2[op.Size] };
- context.EmitLdvec(op.Rd);
- context.EmitLdvec(op.Rn);
- context.EmitLdc_I4(GetImmShr(op));
- context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightArithmetic), typesSra));
- context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.Add), typesAdd));
- context.EmitStvec(op.Rd);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- EmitVectorZeroUpper(context, op.Rd);
- }
- }
- else
- {
- EmitVectorShrImmOpSx(context, ShrImmFlags.Accumulate);
- }
- }
- public static void Uqrshl_V(ILEmitterCtx context)
- {
- OpCodeSimdReg64 op = (OpCodeSimdReg64)context.CurrOp;
- int bytes = op.GetBitsCount() >> 3;
- int elems = bytes >> op.Size;
- for (int index = 0; index < elems; index++)
- {
- EmitVectorExtractZx(context, op.Rn, index, op.Size);
- EmitVectorExtractZx(context, op.Rm, index, op.Size);
- context.Emit(OpCodes.Ldc_I4_1);
- context.EmitLdc_I4(op.Size);
- context.EmitLdarg(TranslatedSub.StateArgIdx);
- SoftFallback.EmitCall(context, nameof(SoftFallback.UnsignedShlRegSatQ));
- EmitVectorInsert(context, op.Rd, index, op.Size);
- }
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- EmitVectorZeroUpper(context, op.Rd);
- }
- }
- public static void Uqrshrn_S(ILEmitterCtx context)
- {
- EmitRoundShrImmSaturatingNarrowOp(context, ShrImmSaturatingNarrowFlags.ScalarZxZx);
- }
- public static void Uqrshrn_V(ILEmitterCtx context)
- {
- EmitRoundShrImmSaturatingNarrowOp(context, ShrImmSaturatingNarrowFlags.VectorZxZx);
- }
- public static void Uqshl_V(ILEmitterCtx context)
- {
- OpCodeSimdReg64 op = (OpCodeSimdReg64)context.CurrOp;
- int bytes = op.GetBitsCount() >> 3;
- int elems = bytes >> op.Size;
- for (int index = 0; index < elems; index++)
- {
- EmitVectorExtractZx(context, op.Rn, index, op.Size);
- EmitVectorExtractZx(context, op.Rm, index, op.Size);
- context.Emit(OpCodes.Ldc_I4_0);
- context.EmitLdc_I4(op.Size);
- context.EmitLdarg(TranslatedSub.StateArgIdx);
- SoftFallback.EmitCall(context, nameof(SoftFallback.UnsignedShlRegSatQ));
- EmitVectorInsert(context, op.Rd, index, op.Size);
- }
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- EmitVectorZeroUpper(context, op.Rd);
- }
- }
- public static void Uqshrn_S(ILEmitterCtx context)
- {
- EmitShrImmSaturatingNarrowOp(context, ShrImmSaturatingNarrowFlags.ScalarZxZx);
- }
- public static void Uqshrn_V(ILEmitterCtx context)
- {
- EmitShrImmSaturatingNarrowOp(context, ShrImmSaturatingNarrowFlags.VectorZxZx);
- }
- public static void Urshl_V(ILEmitterCtx context)
- {
- OpCodeSimdReg64 op = (OpCodeSimdReg64)context.CurrOp;
- int bytes = op.GetBitsCount() >> 3;
- int elems = bytes >> op.Size;
- for (int index = 0; index < elems; index++)
- {
- EmitVectorExtractZx(context, op.Rn, index, op.Size);
- EmitVectorExtractZx(context, op.Rm, index, op.Size);
- context.Emit(OpCodes.Ldc_I4_1);
- context.EmitLdc_I4(op.Size);
- SoftFallback.EmitCall(context, nameof(SoftFallback.UnsignedShlReg));
- EmitVectorInsert(context, op.Rd, index, op.Size);
- }
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- EmitVectorZeroUpper(context, op.Rd);
- }
- }
- public static void Urshr_S(ILEmitterCtx context)
- {
- EmitScalarShrImmOpZx(context, ShrImmFlags.Round);
- }
- public static void Urshr_V(ILEmitterCtx context)
- {
- OpCodeSimdShImm64 op = (OpCodeSimdShImm64)context.CurrOp;
- if (Optimizations.UseSse2 && op.Size > 0)
- {
- Type[] typesShs = new Type[] { VectorUIntTypesPerSizeLog2[op.Size], typeof(byte) };
- Type[] typesAdd = new Type[] { VectorUIntTypesPerSizeLog2[op.Size], VectorUIntTypesPerSizeLog2[op.Size] };
- int shift = GetImmShr(op);
- int eSize = 8 << op.Size;
- context.EmitLdvec(op.Rn);
- context.EmitLdc_I4(eSize - shift);
- context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftLeftLogical), typesShs));
- context.EmitLdc_I4(eSize - 1);
- context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightLogical), typesShs));
- context.EmitLdvec(op.Rn);
- context.EmitLdc_I4(shift);
- context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightLogical), typesShs));
- context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.Add), typesAdd));
- context.EmitStvec(op.Rd);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- EmitVectorZeroUpper(context, op.Rd);
- }
- }
- else
- {
- EmitVectorShrImmOpZx(context, ShrImmFlags.Round);
- }
- }
- public static void Ursra_S(ILEmitterCtx context)
- {
- EmitScalarShrImmOpZx(context, ShrImmFlags.Round | ShrImmFlags.Accumulate);
- }
- public static void Ursra_V(ILEmitterCtx context)
- {
- OpCodeSimdShImm64 op = (OpCodeSimdShImm64)context.CurrOp;
- if (Optimizations.UseSse2 && op.Size > 0)
- {
- Type[] typesShs = new Type[] { VectorUIntTypesPerSizeLog2[op.Size], typeof(byte) };
- Type[] typesAdd = new Type[] { VectorUIntTypesPerSizeLog2[op.Size], VectorUIntTypesPerSizeLog2[op.Size] };
- int shift = GetImmShr(op);
- int eSize = 8 << op.Size;
- context.EmitLdvec(op.Rd);
- context.EmitLdvec(op.Rn);
- context.EmitLdc_I4(eSize - shift);
- context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftLeftLogical), typesShs));
- context.EmitLdc_I4(eSize - 1);
- context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightLogical), typesShs));
- context.EmitLdvec(op.Rn);
- context.EmitLdc_I4(shift);
- context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightLogical), typesShs));
- context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.Add), typesAdd));
- context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.Add), typesAdd));
- context.EmitStvec(op.Rd);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- EmitVectorZeroUpper(context, op.Rd);
- }
- }
- else
- {
- EmitVectorShrImmOpZx(context, ShrImmFlags.Round | ShrImmFlags.Accumulate);
- }
- }
- public static void Ushl_V(ILEmitterCtx context)
- {
- OpCodeSimdReg64 op = (OpCodeSimdReg64)context.CurrOp;
- int bytes = op.GetBitsCount() >> 3;
- int elems = bytes >> op.Size;
- for (int index = 0; index < elems; index++)
- {
- EmitVectorExtractZx(context, op.Rn, index, op.Size);
- EmitVectorExtractZx(context, op.Rm, index, op.Size);
- context.Emit(OpCodes.Ldc_I4_0);
- context.EmitLdc_I4(op.Size);
- SoftFallback.EmitCall(context, nameof(SoftFallback.UnsignedShlReg));
- EmitVectorInsert(context, op.Rd, index, op.Size);
- }
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- EmitVectorZeroUpper(context, op.Rd);
- }
- }
- public static void Ushll_V(ILEmitterCtx context)
- {
- OpCodeSimdShImm64 op = (OpCodeSimdShImm64)context.CurrOp;
- int shift = GetImmShl(op);
- if (Optimizations.UseSse41)
- {
- Type[] typesSll = new Type[] { VectorUIntTypesPerSizeLog2[op.Size + 1], typeof(byte) };
- Type[] typesCvt = new Type[] { VectorUIntTypesPerSizeLog2[op.Size] };
- string[] namesCvt = new string[] { nameof(Sse41.ConvertToVector128Int16),
- nameof(Sse41.ConvertToVector128Int32),
- nameof(Sse41.ConvertToVector128Int64) };
- context.EmitLdvec(op.Rn);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- context.Emit(OpCodes.Ldc_I4_8);
- context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightLogical128BitLane), typesSll));
- }
- context.EmitCall(typeof(Sse41).GetMethod(namesCvt[op.Size], typesCvt));
- if (shift != 0)
- {
- context.EmitLdc_I4(shift);
- context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftLeftLogical), typesSll));
- }
- context.EmitStvec(op.Rd);
- }
- else
- {
- EmitVectorShImmWidenBinaryZx(context, () => context.Emit(OpCodes.Shl), shift);
- }
- }
- public static void Ushr_S(ILEmitterCtx context)
- {
- EmitShrImmOp(context, ShrImmFlags.ScalarZx);
- }
- public static void Ushr_V(ILEmitterCtx context)
- {
- OpCodeSimdShImm64 op = (OpCodeSimdShImm64)context.CurrOp;
- if (Optimizations.UseSse2 && op.Size > 0)
- {
- Type[] typesSrl = new Type[] { VectorUIntTypesPerSizeLog2[op.Size], typeof(byte) };
- context.EmitLdvec(op.Rn);
- context.EmitLdc_I4(GetImmShr(op));
- context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightLogical), typesSrl));
- context.EmitStvec(op.Rd);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- EmitVectorZeroUpper(context, op.Rd);
- }
- }
- else
- {
- EmitShrImmOp(context, ShrImmFlags.VectorZx);
- }
- }
- public static void Usra_S(ILEmitterCtx context)
- {
- EmitScalarShrImmOpZx(context, ShrImmFlags.Accumulate);
- }
- public static void Usra_V(ILEmitterCtx context)
- {
- OpCodeSimdShImm64 op = (OpCodeSimdShImm64)context.CurrOp;
- if (Optimizations.UseSse2 && op.Size > 0)
- {
- Type[] typesSrl = new Type[] { VectorUIntTypesPerSizeLog2[op.Size], typeof(byte) };
- Type[] typesAdd = new Type[] { VectorUIntTypesPerSizeLog2[op.Size], VectorUIntTypesPerSizeLog2[op.Size] };
- context.EmitLdvec(op.Rd);
- context.EmitLdvec(op.Rn);
- context.EmitLdc_I4(GetImmShr(op));
- context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.ShiftRightLogical), typesSrl));
- context.EmitCall(typeof(Sse2).GetMethod(nameof(Sse2.Add), typesAdd));
- context.EmitStvec(op.Rd);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- EmitVectorZeroUpper(context, op.Rd);
- }
- }
- else
- {
- EmitVectorShrImmOpZx(context, ShrImmFlags.Accumulate);
- }
- }
- [Flags]
- private enum ShrImmFlags
- {
- Scalar = 1 << 0,
- Signed = 1 << 1,
- Round = 1 << 2,
- Accumulate = 1 << 3,
- ScalarSx = Scalar | Signed,
- ScalarZx = Scalar,
- VectorSx = Signed,
- VectorZx = 0
- }
- private static void EmitScalarShrImmOpSx(ILEmitterCtx context, ShrImmFlags flags)
- {
- EmitShrImmOp(context, ShrImmFlags.ScalarSx | flags);
- }
- private static void EmitScalarShrImmOpZx(ILEmitterCtx context, ShrImmFlags flags)
- {
- EmitShrImmOp(context, ShrImmFlags.ScalarZx | flags);
- }
- private static void EmitVectorShrImmOpSx(ILEmitterCtx context, ShrImmFlags flags)
- {
- EmitShrImmOp(context, ShrImmFlags.VectorSx | flags);
- }
- private static void EmitVectorShrImmOpZx(ILEmitterCtx context, ShrImmFlags flags)
- {
- EmitShrImmOp(context, ShrImmFlags.VectorZx | flags);
- }
- private static void EmitShrImmOp(ILEmitterCtx context, ShrImmFlags flags)
- {
- OpCodeSimdShImm64 op = (OpCodeSimdShImm64)context.CurrOp;
- bool scalar = (flags & ShrImmFlags.Scalar) != 0;
- bool signed = (flags & ShrImmFlags.Signed) != 0;
- bool round = (flags & ShrImmFlags.Round) != 0;
- bool accumulate = (flags & ShrImmFlags.Accumulate) != 0;
- int shift = GetImmShr(op);
- long roundConst = 1L << (shift - 1);
- int bytes = op.GetBitsCount() >> 3;
- int elems = !scalar ? bytes >> op.Size : 1;
- for (int index = 0; index < elems; index++)
- {
- EmitVectorExtract(context, op.Rn, index, op.Size, signed);
- if (op.Size <= 2)
- {
- if (round)
- {
- context.EmitLdc_I8(roundConst);
- context.Emit(OpCodes.Add);
- }
- context.EmitLdc_I4(shift);
- context.Emit(signed ? OpCodes.Shr : OpCodes.Shr_Un);
- }
- else /* if (op.Size == 3) */
- {
- EmitShrImm64(context, signed, round ? roundConst : 0L, shift);
- }
- if (accumulate)
- {
- EmitVectorExtract(context, op.Rd, index, op.Size, signed);
- context.Emit(OpCodes.Add);
- }
- EmitVectorInsert(context, op.Rd, index, op.Size);
- }
- if ((op.RegisterSize == RegisterSize.Simd64) || scalar)
- {
- EmitVectorZeroUpper(context, op.Rd);
- }
- }
- private static void EmitVectorShrImmNarrowOpZx(ILEmitterCtx context, bool round)
- {
- OpCodeSimdShImm64 op = (OpCodeSimdShImm64)context.CurrOp;
- int shift = GetImmShr(op);
- long roundConst = 1L << (shift - 1);
- int elems = 8 >> op.Size;
- int part = op.RegisterSize == RegisterSize.Simd128 ? elems : 0;
- if (part != 0)
- {
- context.EmitLdvec(op.Rd);
- context.EmitStvectmp();
- }
- for (int index = 0; index < elems; index++)
- {
- EmitVectorExtractZx(context, op.Rn, index, op.Size + 1);
- if (round)
- {
- context.EmitLdc_I8(roundConst);
- context.Emit(OpCodes.Add);
- }
- context.EmitLdc_I4(shift);
- context.Emit(OpCodes.Shr_Un);
- EmitVectorInsertTmp(context, part + index, op.Size);
- }
- context.EmitLdvectmp();
- context.EmitStvec(op.Rd);
- if (part == 0)
- {
- EmitVectorZeroUpper(context, op.Rd);
- }
- }
- [Flags]
- private enum ShrImmSaturatingNarrowFlags
- {
- Scalar = 1 << 0,
- SignedSrc = 1 << 1,
- SignedDst = 1 << 2,
- Round = 1 << 3,
- ScalarSxSx = Scalar | SignedSrc | SignedDst,
- ScalarSxZx = Scalar | SignedSrc,
- ScalarZxZx = Scalar,
- VectorSxSx = SignedSrc | SignedDst,
- VectorSxZx = SignedSrc,
- VectorZxZx = 0
- }
- private static void EmitRoundShrImmSaturatingNarrowOp(ILEmitterCtx context, ShrImmSaturatingNarrowFlags flags)
- {
- EmitShrImmSaturatingNarrowOp(context, ShrImmSaturatingNarrowFlags.Round | flags);
- }
- private static void EmitShrImmSaturatingNarrowOp(ILEmitterCtx context, ShrImmSaturatingNarrowFlags flags)
- {
- OpCodeSimdShImm64 op = (OpCodeSimdShImm64)context.CurrOp;
- bool scalar = (flags & ShrImmSaturatingNarrowFlags.Scalar) != 0;
- bool signedSrc = (flags & ShrImmSaturatingNarrowFlags.SignedSrc) != 0;
- bool signedDst = (flags & ShrImmSaturatingNarrowFlags.SignedDst) != 0;
- bool round = (flags & ShrImmSaturatingNarrowFlags.Round) != 0;
- int shift = GetImmShr(op);
- long roundConst = 1L << (shift - 1);
- int elems = !scalar ? 8 >> op.Size : 1;
- int part = !scalar && (op.RegisterSize == RegisterSize.Simd128) ? elems : 0;
- if (scalar)
- {
- EmitVectorZeroLowerTmp(context);
- }
- if (part != 0)
- {
- context.EmitLdvec(op.Rd);
- context.EmitStvectmp();
- }
- for (int index = 0; index < elems; index++)
- {
- EmitVectorExtract(context, op.Rn, index, op.Size + 1, signedSrc);
- if (op.Size <= 1 || !round)
- {
- if (round)
- {
- context.EmitLdc_I8(roundConst);
- context.Emit(OpCodes.Add);
- }
- context.EmitLdc_I4(shift);
- context.Emit(signedSrc ? OpCodes.Shr : OpCodes.Shr_Un);
- }
- else /* if (op.Size == 2 && round) */
- {
- EmitShrImm64(context, signedSrc, roundConst, shift); // shift <= 32
- }
- EmitSatQ(context, op.Size, signedSrc, signedDst);
- EmitVectorInsertTmp(context, part + index, op.Size);
- }
- context.EmitLdvectmp();
- context.EmitStvec(op.Rd);
- if (part == 0)
- {
- EmitVectorZeroUpper(context, op.Rd);
- }
- }
- // dst64 = (Int(src64, signed) + roundConst) >> shift;
- private static void EmitShrImm64(ILEmitterCtx context, bool signed, long roundConst, int shift)
- {
- context.EmitLdc_I8(roundConst);
- context.EmitLdc_I4(shift);
- SoftFallback.EmitCall(context, signed
- ? nameof(SoftFallback.SignedShrImm64)
- : nameof(SoftFallback.UnsignedShrImm64));
- }
- private static void EmitVectorShImmWidenBinarySx(ILEmitterCtx context, Action emit, int imm)
- {
- EmitVectorShImmWidenBinaryOp(context, emit, imm, true);
- }
- private static void EmitVectorShImmWidenBinaryZx(ILEmitterCtx context, Action emit, int imm)
- {
- EmitVectorShImmWidenBinaryOp(context, emit, imm, false);
- }
- private static void EmitVectorShImmWidenBinaryOp(ILEmitterCtx context, Action emit, int imm, bool signed)
- {
- OpCodeSimd64 op = (OpCodeSimd64)context.CurrOp;
- int elems = 8 >> op.Size;
- int part = op.RegisterSize == RegisterSize.Simd128 ? elems : 0;
- for (int index = 0; index < elems; index++)
- {
- EmitVectorExtract(context, op.Rn, part + index, op.Size, signed);
- context.EmitLdc_I4(imm);
- emit();
- EmitVectorInsertTmp(context, index, op.Size + 1);
- }
- context.EmitLdvectmp();
- context.EmitStvec(op.Rd);
- }
- }
- }
|