OpCodeSimdImm64.cs 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100
  1. using ChocolArm64.Instructions;
  2. namespace ChocolArm64.Decoders
  3. {
  4. class OpCodeSimdImm64 : OpCode64, IOpCodeSimd64
  5. {
  6. public int Rd { get; private set; }
  7. public long Imm { get; private set; }
  8. public int Size { get; private set; }
  9. public OpCodeSimdImm64(Inst inst, long position, int opCode) : base(inst, position, opCode)
  10. {
  11. Rd = opCode & 0x1f;
  12. int cMode = (opCode >> 12) & 0xf;
  13. int op = (opCode >> 29) & 0x1;
  14. int modeLow = cMode & 1;
  15. int modeHigh = cMode >> 1;
  16. long imm;
  17. imm = ((uint)opCode >> 5) & 0x1f;
  18. imm |= ((uint)opCode >> 11) & 0xe0;
  19. if (modeHigh == 0b111)
  20. {
  21. Size = modeLow != 0 ? op : 3;
  22. switch (op | (modeLow << 1))
  23. {
  24. case 0:
  25. // 64-bits Immediate.
  26. // Transform abcd efgh into abcd efgh abcd efgh ...
  27. imm = (long)((ulong)imm * 0x0101010101010101);
  28. break;
  29. case 1:
  30. // 64-bits Immediate.
  31. // Transform abcd efgh into aaaa aaaa bbbb bbbb ...
  32. imm = (imm & 0xf0) >> 4 | (imm & 0x0f) << 4;
  33. imm = (imm & 0xcc) >> 2 | (imm & 0x33) << 2;
  34. imm = (imm & 0xaa) >> 1 | (imm & 0x55) << 1;
  35. imm = (long)((ulong)imm * 0x8040201008040201);
  36. imm = (long)((ulong)imm & 0x8080808080808080);
  37. imm |= imm >> 4;
  38. imm |= imm >> 2;
  39. imm |= imm >> 1;
  40. break;
  41. case 2:
  42. case 3:
  43. // Floating point Immediate.
  44. imm = DecoderHelper.DecodeImm8Float(imm, Size);
  45. break;
  46. }
  47. }
  48. else if ((modeHigh & 0b110) == 0b100)
  49. {
  50. // 16-bits shifted Immediate.
  51. Size = 1; imm <<= (modeHigh & 1) << 3;
  52. }
  53. else if ((modeHigh & 0b100) == 0b000)
  54. {
  55. // 32-bits shifted Immediate.
  56. Size = 2; imm <<= modeHigh << 3;
  57. }
  58. else if ((modeHigh & 0b111) == 0b110)
  59. {
  60. // 32-bits shifted Immediate (fill with ones).
  61. Size = 2; imm = ShlOnes(imm, 8 << modeLow);
  62. }
  63. else
  64. {
  65. // 8 bits without shift.
  66. Size = 0;
  67. }
  68. Imm = imm;
  69. RegisterSize = ((opCode >> 30) & 1) != 0
  70. ? State.RegisterSize.Simd128
  71. : State.RegisterSize.Simd64;
  72. }
  73. private static long ShlOnes(long value, int shift)
  74. {
  75. if (shift != 0)
  76. {
  77. return value << shift | (long)(ulong.MaxValue >> (64 - shift));
  78. }
  79. else
  80. {
  81. return value;
  82. }
  83. }
  84. }
  85. }