CpuTestSimd.cs 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326
  1. #define Simd
  2. using ChocolArm64.State;
  3. using NUnit.Framework;
  4. namespace Ryujinx.Tests.Cpu
  5. {
  6. using Tester;
  7. using Tester.Types;
  8. [Category("Simd")]
  9. public sealed class CpuTestSimd : CpuTest
  10. {
  11. #if Simd
  12. [SetUp]
  13. public void SetupTester()
  14. {
  15. AArch64.TakeReset(false);
  16. }
  17. #region "ValueSource"
  18. private static ulong[] _1D_()
  19. {
  20. return new ulong[] { 0x0000000000000000ul, 0x7FFFFFFFFFFFFFFFul,
  21. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
  22. }
  23. private static ulong[] _8B4H_()
  24. {
  25. return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
  26. 0x8080808080808080ul, 0x7FFF7FFF7FFF7FFFul,
  27. 0x8000800080008000ul, 0xFFFFFFFFFFFFFFFFul };
  28. }
  29. private static ulong[] _8B4H2S_()
  30. {
  31. return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
  32. 0x8080808080808080ul, 0x7FFF7FFF7FFF7FFFul,
  33. 0x8000800080008000ul, 0x7FFFFFFF7FFFFFFFul,
  34. 0x8000000080000000ul, 0xFFFFFFFFFFFFFFFFul };
  35. }
  36. private static ulong[] _8B4H2S1D_()
  37. {
  38. return new ulong[] { 0x0000000000000000ul, 0x7F7F7F7F7F7F7F7Ful,
  39. 0x8080808080808080ul, 0x7FFF7FFF7FFF7FFFul,
  40. 0x8000800080008000ul, 0x7FFFFFFF7FFFFFFFul,
  41. 0x8000000080000000ul, 0x7FFFFFFFFFFFFFFFul,
  42. 0x8000000000000000ul, 0xFFFFFFFFFFFFFFFFul };
  43. }
  44. #endregion
  45. [Test, Description("ABS <V><d>, <V><n>")]
  46. public void Abs_S_D([ValueSource("_1D_")] [Random(1)] ulong A)
  47. {
  48. uint Opcode = 0x5EE0B820; // ABS D0, D1
  49. Bits Op = new Bits(Opcode);
  50. AVec V0 = new AVec { X1 = TestContext.CurrentContext.Random.NextULong() };
  51. AVec V1 = new AVec { X0 = A };
  52. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  53. AArch64.V(1, new Bits(A));
  54. SimdFp.Abs_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  55. Assert.That(ThreadState.V0.X0, Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  56. Assert.That(ThreadState.V0.X1, Is.Zero);
  57. }
  58. [Test, Description("ABS <Vd>.<T>, <Vn>.<T>")]
  59. public void Abs_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
  60. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  61. {
  62. uint Opcode = 0x0E20B820; // ABS V0.8B, V1.8B
  63. Opcode |= ((size & 3) << 22);
  64. Bits Op = new Bits(Opcode);
  65. AVec V0 = new AVec { X1 = TestContext.CurrentContext.Random.NextULong() };
  66. AVec V1 = new AVec { X0 = A };
  67. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  68. AArch64.V(1, new Bits(A));
  69. SimdFp.Abs_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  70. Assert.That(ThreadState.V0.X0, Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  71. Assert.That(ThreadState.V0.X1, Is.Zero);
  72. }
  73. [Test, Pairwise, Description("ABS <Vd>.<T>, <Vn>.<T>")]
  74. public void Abs_V_16B_8H_4S_2D([ValueSource("_8B4H2S1D_")] [Random(1)] ulong A0,
  75. [ValueSource("_8B4H2S1D_")] [Random(1)] ulong A1,
  76. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  77. {
  78. uint Opcode = 0x4E20B820; // ABS V0.16B, V1.16B
  79. Opcode |= ((size & 3) << 22);
  80. Bits Op = new Bits(Opcode);
  81. AVec V1 = new AVec { X0 = A0, X1 = A1 };
  82. AThreadState ThreadState = SingleOpcode(Opcode, V1: V1);
  83. AArch64.Vpart(1, 0, new Bits(A0));
  84. AArch64.Vpart(1, 1, new Bits(A1));
  85. SimdFp.Abs_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  86. Assert.Multiple(() =>
  87. {
  88. Assert.That(ThreadState.V0.X0, Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  89. Assert.That(ThreadState.V0.X1, Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  90. });
  91. }
  92. [Test, Pairwise, Description("ADDP <V><d>, <Vn>.<T>")]
  93. public void Addp_S_2DD([ValueSource("_1D_")] [Random(1)] ulong A0,
  94. [ValueSource("_1D_")] [Random(1)] ulong A1)
  95. {
  96. uint Opcode = 0x5EF1B820; // ADDP D0, V1.2D
  97. Bits Op = new Bits(Opcode);
  98. AVec V0 = new AVec { X1 = TestContext.CurrentContext.Random.NextULong() };
  99. AVec V1 = new AVec { X0 = A0, X1 = A1 };
  100. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  101. AArch64.Vpart(1, 0, new Bits(A0));
  102. AArch64.Vpart(1, 1, new Bits(A1));
  103. SimdFp.Addp_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  104. Assert.Multiple(() =>
  105. {
  106. Assert.That(ThreadState.V0.X0, Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  107. Assert.That(ThreadState.V0.X1, Is.Zero);
  108. });
  109. }
  110. [Test, Description("ADDV <V><d>, <Vn>.<T>")]
  111. public void Addv_V_8BB_4HH([ValueSource("_8B4H_")] [Random(1)] ulong A,
  112. [Values(0b00u, 0b01u)] uint size) // <8B, 4H>
  113. {
  114. uint Opcode = 0x0E31B820; // ADDV B0, V1.8B
  115. Opcode |= ((size & 3) << 22);
  116. Bits Op = new Bits(Opcode);
  117. AVec V0 = new AVec { X0 = TestContext.CurrentContext.Random.NextULong(),
  118. X1 = TestContext.CurrentContext.Random.NextULong() };
  119. AVec V1 = new AVec { X0 = A };
  120. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  121. AArch64.Vpart(0, 0, new Bits(TestContext.CurrentContext.Random.NextULong()));
  122. AArch64.V(1, new Bits(A));
  123. SimdFp.Addv_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  124. Assert.That(ThreadState.V0.X0, Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  125. Assert.That(ThreadState.V0.X1, Is.Zero);
  126. }
  127. [Test, Pairwise, Description("ADDV <V><d>, <Vn>.<T>")]
  128. public void Addv_V_16BB_8HH_4SS([ValueSource("_8B4H2S_")] [Random(1)] ulong A0,
  129. [ValueSource("_8B4H2S_")] [Random(1)] ulong A1,
  130. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  131. {
  132. uint Opcode = 0x4E31B820; // ADDV B0, V1.16B
  133. Opcode |= ((size & 3) << 22);
  134. Bits Op = new Bits(Opcode);
  135. AVec V0 = new AVec { X0 = TestContext.CurrentContext.Random.NextULong(),
  136. X1 = TestContext.CurrentContext.Random.NextULong() };
  137. AVec V1 = new AVec { X0 = A0, X1 = A1 };
  138. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  139. AArch64.Vpart(0, 0, new Bits(TestContext.CurrentContext.Random.NextULong()));
  140. AArch64.Vpart(1, 0, new Bits(A0));
  141. AArch64.Vpart(1, 1, new Bits(A1));
  142. SimdFp.Addv_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  143. Assert.Multiple(() =>
  144. {
  145. Assert.That(ThreadState.V0.X0, Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  146. Assert.That(ThreadState.V0.X1, Is.Zero);
  147. });
  148. }
  149. [Test, Description("CLS <Vd>.<T>, <Vn>.<T>")]
  150. public void Cls_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
  151. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  152. {
  153. uint Opcode = 0x0E204820; // CLS V0.8B, V1.8B
  154. Opcode |= ((size & 3) << 22);
  155. Bits Op = new Bits(Opcode);
  156. AVec V0 = new AVec { X1 = TestContext.CurrentContext.Random.NextULong() };
  157. AVec V1 = new AVec { X0 = A };
  158. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  159. AArch64.V(1, new Bits(A));
  160. SimdFp.Cls_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  161. Assert.That(ThreadState.V0.X0, Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  162. Assert.That(ThreadState.V0.X1, Is.Zero);
  163. }
  164. [Test, Pairwise, Description("CLS <Vd>.<T>, <Vn>.<T>")]
  165. public void Cls_V_16B_8H_4S([ValueSource("_8B4H2S_")] [Random(1)] ulong A0,
  166. [ValueSource("_8B4H2S_")] [Random(1)] ulong A1,
  167. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  168. {
  169. uint Opcode = 0x4E204820; // CLS V0.16B, V1.16B
  170. Opcode |= ((size & 3) << 22);
  171. Bits Op = new Bits(Opcode);
  172. AVec V1 = new AVec { X0 = A0, X1 = A1 };
  173. AThreadState ThreadState = SingleOpcode(Opcode, V1: V1);
  174. AArch64.Vpart(1, 0, new Bits(A0));
  175. AArch64.Vpart(1, 1, new Bits(A1));
  176. SimdFp.Cls_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  177. Assert.Multiple(() =>
  178. {
  179. Assert.That(ThreadState.V0.X0, Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  180. Assert.That(ThreadState.V0.X1, Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  181. });
  182. }
  183. [Test, Description("CLZ <Vd>.<T>, <Vn>.<T>")]
  184. public void Clz_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
  185. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  186. {
  187. uint Opcode = 0x2E204820; // CLZ V0.8B, V1.8B
  188. Opcode |= ((size & 3) << 22);
  189. Bits Op = new Bits(Opcode);
  190. AVec V0 = new AVec { X1 = TestContext.CurrentContext.Random.NextULong() };
  191. AVec V1 = new AVec { X0 = A };
  192. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  193. AArch64.V(1, new Bits(A));
  194. SimdFp.Clz_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  195. Assert.That(ThreadState.V0.X0, Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  196. Assert.That(ThreadState.V0.X1, Is.Zero);
  197. }
  198. [Test, Pairwise, Description("CLZ <Vd>.<T>, <Vn>.<T>")]
  199. public void Clz_V_16B_8H_4S([ValueSource("_8B4H2S_")] [Random(1)] ulong A0,
  200. [ValueSource("_8B4H2S_")] [Random(1)] ulong A1,
  201. [Values(0b00u, 0b01u, 0b10u)] uint size) // <16B, 8H, 4S>
  202. {
  203. uint Opcode = 0x6E204820; // CLZ V0.16B, V1.16B
  204. Opcode |= ((size & 3) << 22);
  205. Bits Op = new Bits(Opcode);
  206. AVec V1 = new AVec { X0 = A0, X1 = A1 };
  207. AThreadState ThreadState = SingleOpcode(Opcode, V1: V1);
  208. AArch64.Vpart(1, 0, new Bits(A0));
  209. AArch64.Vpart(1, 1, new Bits(A1));
  210. SimdFp.Clz_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  211. Assert.Multiple(() =>
  212. {
  213. Assert.That(ThreadState.V0.X0, Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  214. Assert.That(ThreadState.V0.X1, Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  215. });
  216. }
  217. [Test, Description("NEG <V><d>, <V><n>")]
  218. public void Neg_S_D([ValueSource("_1D_")] [Random(1)] ulong A)
  219. {
  220. uint Opcode = 0x7EE0B820; // NEG D0, D1
  221. Bits Op = new Bits(Opcode);
  222. AVec V0 = new AVec { X1 = TestContext.CurrentContext.Random.NextULong() };
  223. AVec V1 = new AVec { X0 = A };
  224. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  225. AArch64.V(1, new Bits(A));
  226. SimdFp.Neg_S(Op[23, 22], Op[9, 5], Op[4, 0]);
  227. Assert.That(ThreadState.V0.X0, Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  228. Assert.That(ThreadState.V0.X1, Is.Zero);
  229. }
  230. [Test, Description("NEG <Vd>.<T>, <Vn>.<T>")]
  231. public void Neg_V_8B_4H_2S([ValueSource("_8B4H2S_")] [Random(1)] ulong A,
  232. [Values(0b00u, 0b01u, 0b10u)] uint size) // <8B, 4H, 2S>
  233. {
  234. uint Opcode = 0x2E20B820; // NEG V0.8B, V1.8B
  235. Opcode |= ((size & 3) << 22);
  236. Bits Op = new Bits(Opcode);
  237. AVec V0 = new AVec { X1 = TestContext.CurrentContext.Random.NextULong() };
  238. AVec V1 = new AVec { X0 = A };
  239. AThreadState ThreadState = SingleOpcode(Opcode, V0: V0, V1: V1);
  240. AArch64.V(1, new Bits(A));
  241. SimdFp.Neg_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  242. Assert.That(ThreadState.V0.X0, Is.EqualTo(AArch64.V(64, 0).ToUInt64()));
  243. Assert.That(ThreadState.V0.X1, Is.Zero);
  244. }
  245. [Test, Pairwise, Description("NEG <Vd>.<T>, <Vn>.<T>")]
  246. public void Neg_V_16B_8H_4S_2D([ValueSource("_8B4H2S1D_")] [Random(1)] ulong A0,
  247. [ValueSource("_8B4H2S1D_")] [Random(1)] ulong A1,
  248. [Values(0b00u, 0b01u, 0b10u, 0b11u)] uint size) // <16B, 8H, 4S, 2D>
  249. {
  250. uint Opcode = 0x6E20B820; // NEG V0.16B, V1.16B
  251. Opcode |= ((size & 3) << 22);
  252. Bits Op = new Bits(Opcode);
  253. AVec V1 = new AVec { X0 = A0, X1 = A1 };
  254. AThreadState ThreadState = SingleOpcode(Opcode, V1: V1);
  255. AArch64.Vpart(1, 0, new Bits(A0));
  256. AArch64.Vpart(1, 1, new Bits(A1));
  257. SimdFp.Neg_V(Op[30], Op[23, 22], Op[9, 5], Op[4, 0]);
  258. Assert.Multiple(() =>
  259. {
  260. Assert.That(ThreadState.V0.X0, Is.EqualTo(AArch64.Vpart(64, 0, 0).ToUInt64()));
  261. Assert.That(ThreadState.V0.X1, Is.EqualTo(AArch64.Vpart(64, 0, 1).ToUInt64()));
  262. });
  263. }
  264. #endif
  265. }
  266. }