OpCode32SimdRegElem.cs 948 B

12345678910111213141516171819202122232425262728
  1. namespace ARMeilleure.Decoders
  2. {
  3. class OpCode32SimdRegElem : OpCode32SimdReg
  4. {
  5. public OpCode32SimdRegElem(InstDescriptor inst, ulong address, int opCode) : base(inst, address, opCode)
  6. {
  7. Q = ((opCode >> 24) & 0x1) != 0;
  8. F = ((opCode >> 8) & 0x1) != 0;
  9. Size = (opCode >> 20) & 0x3;
  10. RegisterSize = Q ? RegisterSize.Simd128 : RegisterSize.Simd64;
  11. if (Size == 1)
  12. {
  13. Vm = ((opCode >> 3) & 0x1) | ((opCode >> 4) & 0x2) | ((opCode << 2) & 0x1c);
  14. }
  15. else /* if (Size == 2) */
  16. {
  17. Vm = ((opCode >> 5) & 0x1) | ((opCode << 1) & 0x1e);
  18. }
  19. if (GetType() == typeof(OpCode32SimdRegElem) && DecoderHelper.VectorArgumentsInvalid(Q, Vd, Vn) || Size == 0 || (Size == 1 && F))
  20. {
  21. Instruction = InstDescriptor.Undefined;
  22. }
  23. }
  24. }
  25. }