InstEmitSimdArithmetic.cs 110 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359
  1. // https://github.com/intel/ARM_NEON_2_x86_SSE/blob/master/NEON_2_SSE.h
  2. // https://www.agner.org/optimize/#vectorclass @ vectori128.h
  3. using ARMeilleure.Decoders;
  4. using ARMeilleure.IntermediateRepresentation;
  5. using ARMeilleure.State;
  6. using ARMeilleure.Translation;
  7. using System;
  8. using static ARMeilleure.Instructions.InstEmitHelper;
  9. using static ARMeilleure.Instructions.InstEmitSimdHelper;
  10. using static ARMeilleure.IntermediateRepresentation.OperandHelper;
  11. namespace ARMeilleure.Instructions
  12. {
  13. using Func2I = Func<Operand, Operand, Operand>;
  14. static partial class InstEmit
  15. {
  16. public static void Abs_S(ArmEmitterContext context)
  17. {
  18. EmitScalarUnaryOpSx(context, (op1) => EmitAbs(context, op1));
  19. }
  20. public static void Abs_V(ArmEmitterContext context)
  21. {
  22. EmitVectorUnaryOpSx(context, (op1) => EmitAbs(context, op1));
  23. }
  24. public static void Add_S(ArmEmitterContext context)
  25. {
  26. EmitScalarBinaryOpZx(context, (op1, op2) => context.Add(op1, op2));
  27. }
  28. public static void Add_V(ArmEmitterContext context)
  29. {
  30. if (Optimizations.UseSse2)
  31. {
  32. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  33. Operand n = GetVec(op.Rn);
  34. Operand m = GetVec(op.Rm);
  35. Intrinsic addInst = X86PaddInstruction[op.Size];
  36. Operand res = context.AddIntrinsic(addInst, n, m);
  37. if (op.RegisterSize == RegisterSize.Simd64)
  38. {
  39. res = context.VectorZeroUpper64(res);
  40. }
  41. context.Copy(GetVec(op.Rd), res);
  42. }
  43. else
  44. {
  45. EmitVectorBinaryOpZx(context, (op1, op2) => context.Add(op1, op2));
  46. }
  47. }
  48. public static void Addhn_V(ArmEmitterContext context)
  49. {
  50. EmitHighNarrow(context, (op1, op2) => context.Add(op1, op2), round: false);
  51. }
  52. public static void Addp_S(ArmEmitterContext context)
  53. {
  54. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  55. Operand ne0 = EmitVectorExtractZx(context, op.Rn, 0, op.Size);
  56. Operand ne1 = EmitVectorExtractZx(context, op.Rn, 1, op.Size);
  57. Operand res = context.Add(ne0, ne1);
  58. context.Copy(GetVec(op.Rd), EmitVectorInsert(context, context.VectorZero(), res, 0, op.Size));
  59. }
  60. public static void Addp_V(ArmEmitterContext context)
  61. {
  62. if (Optimizations.UseSsse3)
  63. {
  64. EmitSsse3VectorPairwiseOp(context, X86PaddInstruction);
  65. }
  66. else
  67. {
  68. EmitVectorPairwiseOpZx(context, (op1, op2) => context.Add(op1, op2));
  69. }
  70. }
  71. public static void Addv_V(ArmEmitterContext context)
  72. {
  73. EmitVectorAcrossVectorOpZx(context, (op1, op2) => context.Add(op1, op2));
  74. }
  75. public static void Cls_V(ArmEmitterContext context)
  76. {
  77. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  78. Operand res = context.VectorZero();
  79. int elems = op.GetBytesCount() >> op.Size;
  80. int eSize = 8 << op.Size;
  81. for (int index = 0; index < elems; index++)
  82. {
  83. Operand ne = EmitVectorExtractZx(context, op.Rn, index, op.Size);
  84. Operand de = context.Call(new _U64_U64_S32(SoftFallback.CountLeadingSigns), ne, Const(eSize));
  85. res = EmitVectorInsert(context, res, de, index, op.Size);
  86. }
  87. context.Copy(GetVec(op.Rd), res);
  88. }
  89. public static void Clz_V(ArmEmitterContext context)
  90. {
  91. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  92. Operand res = context.VectorZero();
  93. int elems = op.GetBytesCount() >> op.Size;
  94. int eSize = 8 << op.Size;
  95. for (int index = 0; index < elems; index++)
  96. {
  97. Operand ne = EmitVectorExtractZx(context, op.Rn, index, op.Size);
  98. Operand de;
  99. if (eSize == 64)
  100. {
  101. de = context.CountLeadingZeros(ne);
  102. }
  103. else
  104. {
  105. de = context.Call(new _U64_U64_S32(SoftFallback.CountLeadingZeros), ne, Const(eSize));
  106. }
  107. res = EmitVectorInsert(context, res, de, index, op.Size);
  108. }
  109. context.Copy(GetVec(op.Rd), res);
  110. }
  111. public static void Cnt_V(ArmEmitterContext context)
  112. {
  113. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  114. Operand res = context.VectorZero();
  115. int elems = op.RegisterSize == RegisterSize.Simd128 ? 16 : 8;
  116. for (int index = 0; index < elems; index++)
  117. {
  118. Operand ne = EmitVectorExtractZx(context, op.Rn, index, 0);
  119. Operand de;
  120. if (Optimizations.UsePopCnt)
  121. {
  122. de = context.AddIntrinsicLong(Intrinsic.X86Popcnt, ne);
  123. }
  124. else
  125. {
  126. de = context.Call(new _U64_U64(SoftFallback.CountSetBits8), ne);
  127. }
  128. res = EmitVectorInsert(context, res, de, index, 0);
  129. }
  130. context.Copy(GetVec(op.Rd), res);
  131. }
  132. public static void Fabd_S(ArmEmitterContext context)
  133. {
  134. if (Optimizations.FastFP && Optimizations.UseSse2)
  135. {
  136. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  137. int sizeF = op.Size & 1;
  138. if (sizeF == 0)
  139. {
  140. Operand res = context.AddIntrinsic(Intrinsic.X86Subss, GetVec(op.Rn), GetVec(op.Rm));
  141. Operand mask = X86GetScalar(context, -0f);
  142. res = context.AddIntrinsic(Intrinsic.X86Andnps, mask, res);
  143. context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
  144. }
  145. else /* if (sizeF == 1) */
  146. {
  147. Operand res = context.AddIntrinsic(Intrinsic.X86Subsd, GetVec(op.Rn), GetVec(op.Rm));
  148. Operand mask = X86GetScalar(context, -0d);
  149. res = context.AddIntrinsic(Intrinsic.X86Andnpd, mask, res);
  150. context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
  151. }
  152. }
  153. else
  154. {
  155. EmitScalarBinaryOpF(context, (op1, op2) =>
  156. {
  157. Operand res = EmitSoftFloatCall(context, SoftFloat32.FPSub, SoftFloat64.FPSub, op1, op2);
  158. return EmitUnaryMathCall(context, MathF.Abs, Math.Abs, res);
  159. });
  160. }
  161. }
  162. public static void Fabd_V(ArmEmitterContext context)
  163. {
  164. if (Optimizations.FastFP && Optimizations.UseSse2)
  165. {
  166. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  167. int sizeF = op.Size & 1;
  168. if (sizeF == 0)
  169. {
  170. Operand res = context.AddIntrinsic(Intrinsic.X86Subps, GetVec(op.Rn), GetVec(op.Rm));
  171. Operand mask = X86GetAllElements(context, -0f);
  172. res = context.AddIntrinsic(Intrinsic.X86Andnps, mask, res);
  173. if (op.RegisterSize == RegisterSize.Simd64)
  174. {
  175. res = context.VectorZeroUpper64(res);
  176. }
  177. context.Copy(GetVec(op.Rd), res);
  178. }
  179. else /* if (sizeF == 1) */
  180. {
  181. Operand res = context.AddIntrinsic(Intrinsic.X86Subpd, GetVec(op.Rn), GetVec(op.Rm));
  182. Operand mask = X86GetAllElements(context, -0d);
  183. res = context.AddIntrinsic(Intrinsic.X86Andnpd, mask, res);
  184. context.Copy(GetVec(op.Rd), res);
  185. }
  186. }
  187. else
  188. {
  189. EmitVectorBinaryOpF(context, (op1, op2) =>
  190. {
  191. Operand res = EmitSoftFloatCall(context, SoftFloat32.FPSub, SoftFloat64.FPSub, op1, op2);
  192. return EmitUnaryMathCall(context, MathF.Abs, Math.Abs, res);
  193. });
  194. }
  195. }
  196. public static void Fabs_S(ArmEmitterContext context)
  197. {
  198. if (Optimizations.UseSse2)
  199. {
  200. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  201. if (op.Size == 0)
  202. {
  203. Operand mask = X86GetScalar(context, -0f);
  204. Operand res = context.AddIntrinsic(Intrinsic.X86Andnps, mask, GetVec(op.Rn));
  205. context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
  206. }
  207. else /* if (op.Size == 1) */
  208. {
  209. Operand mask = X86GetScalar(context, -0d);
  210. Operand res = context.AddIntrinsic(Intrinsic.X86Andnpd, mask, GetVec(op.Rn));
  211. context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
  212. }
  213. }
  214. else
  215. {
  216. EmitScalarUnaryOpF(context, (op1) =>
  217. {
  218. return EmitUnaryMathCall(context, MathF.Abs, Math.Abs, op1);
  219. });
  220. }
  221. }
  222. public static void Fabs_V(ArmEmitterContext context)
  223. {
  224. if (Optimizations.UseSse2)
  225. {
  226. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  227. int sizeF = op.Size & 1;
  228. if (sizeF == 0)
  229. {
  230. Operand mask = X86GetAllElements(context, -0f);
  231. Operand res = context.AddIntrinsic(Intrinsic.X86Andnps, mask, GetVec(op.Rn));
  232. if (op.RegisterSize == RegisterSize.Simd64)
  233. {
  234. res = context.VectorZeroUpper64(res);
  235. }
  236. context.Copy(GetVec(op.Rd), res);
  237. }
  238. else /* if (sizeF == 1) */
  239. {
  240. Operand mask = X86GetAllElements(context, -0d);
  241. Operand res = context.AddIntrinsic(Intrinsic.X86Andnpd, mask, GetVec(op.Rn));
  242. context.Copy(GetVec(op.Rd), res);
  243. }
  244. }
  245. else
  246. {
  247. EmitVectorUnaryOpF(context, (op1) =>
  248. {
  249. return EmitUnaryMathCall(context, MathF.Abs, Math.Abs, op1);
  250. });
  251. }
  252. }
  253. public static void Fadd_S(ArmEmitterContext context)
  254. {
  255. if (Optimizations.FastFP && Optimizations.UseSse2)
  256. {
  257. EmitScalarBinaryOpF(context, Intrinsic.X86Addss, Intrinsic.X86Addsd);
  258. }
  259. else if (Optimizations.FastFP)
  260. {
  261. EmitScalarBinaryOpF(context, (op1, op2) => context.Add(op1, op2));
  262. }
  263. else
  264. {
  265. EmitScalarBinaryOpF(context, (op1, op2) =>
  266. {
  267. return EmitSoftFloatCall(context, SoftFloat32.FPAdd, SoftFloat64.FPAdd, op1, op2);
  268. });
  269. }
  270. }
  271. public static void Fadd_V(ArmEmitterContext context)
  272. {
  273. if (Optimizations.FastFP && Optimizations.UseSse2)
  274. {
  275. EmitVectorBinaryOpF(context, Intrinsic.X86Addps, Intrinsic.X86Addpd);
  276. }
  277. else if (Optimizations.FastFP)
  278. {
  279. EmitVectorBinaryOpF(context, (op1, op2) => context.Add(op1, op2));
  280. }
  281. else
  282. {
  283. EmitVectorBinaryOpF(context, (op1, op2) =>
  284. {
  285. return EmitSoftFloatCall(context, SoftFloat32.FPAdd, SoftFloat64.FPAdd, op1, op2);
  286. });
  287. }
  288. }
  289. public static void Faddp_S(ArmEmitterContext context)
  290. {
  291. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  292. int sizeF = op.Size & 1;
  293. if (Optimizations.FastFP && Optimizations.UseSse3)
  294. {
  295. if (sizeF == 0)
  296. {
  297. Operand res = context.AddIntrinsic(Intrinsic.X86Haddps, GetVec(op.Rn), GetVec(op.Rn));
  298. context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
  299. }
  300. else /* if (sizeF == 1) */
  301. {
  302. Operand res = context.AddIntrinsic(Intrinsic.X86Haddpd, GetVec(op.Rn), GetVec(op.Rn));
  303. context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
  304. }
  305. }
  306. else
  307. {
  308. OperandType type = sizeF != 0 ? OperandType.FP64 : OperandType.FP32;
  309. Operand ne0 = context.VectorExtract(type, GetVec(op.Rn), 0);
  310. Operand ne1 = context.VectorExtract(type, GetVec(op.Rn), 1);
  311. Operand res = EmitSoftFloatCall(context, SoftFloat32.FPAdd, SoftFloat64.FPAdd, ne0, ne1);
  312. context.Copy(GetVec(op.Rd), context.VectorInsert(context.VectorZero(), res, 0));
  313. }
  314. }
  315. public static void Faddp_V(ArmEmitterContext context)
  316. {
  317. if (Optimizations.FastFP && Optimizations.UseSse2)
  318. {
  319. EmitSse2VectorPairwiseOpF(context, Intrinsic.X86Addps, Intrinsic.X86Addpd);
  320. }
  321. else
  322. {
  323. EmitVectorPairwiseOpF(context, (op1, op2) =>
  324. {
  325. return EmitSoftFloatCall(context, SoftFloat32.FPAdd, SoftFloat64.FPAdd, op1, op2);
  326. });
  327. }
  328. }
  329. public static void Fdiv_S(ArmEmitterContext context)
  330. {
  331. if (Optimizations.FastFP && Optimizations.UseSse2)
  332. {
  333. EmitScalarBinaryOpF(context, Intrinsic.X86Divss, Intrinsic.X86Divsd);
  334. }
  335. else if (Optimizations.FastFP)
  336. {
  337. EmitScalarBinaryOpF(context, (op1, op2) => context.Divide(op1, op2));
  338. }
  339. else
  340. {
  341. EmitScalarBinaryOpF(context, (op1, op2) =>
  342. {
  343. return EmitSoftFloatCall(context, SoftFloat32.FPDiv, SoftFloat64.FPDiv, op1, op2);
  344. });
  345. }
  346. }
  347. public static void Fdiv_V(ArmEmitterContext context)
  348. {
  349. if (Optimizations.FastFP && Optimizations.UseSse2)
  350. {
  351. EmitVectorBinaryOpF(context, Intrinsic.X86Divps, Intrinsic.X86Divpd);
  352. }
  353. else if (Optimizations.FastFP)
  354. {
  355. EmitVectorBinaryOpF(context, (op1, op2) => context.Divide(op1, op2));
  356. }
  357. else
  358. {
  359. EmitVectorBinaryOpF(context, (op1, op2) =>
  360. {
  361. return EmitSoftFloatCall(context, SoftFloat32.FPDiv, SoftFloat64.FPDiv, op1, op2);
  362. });
  363. }
  364. }
  365. public static void Fmadd_S(ArmEmitterContext context) // Fused.
  366. {
  367. if (Optimizations.FastFP && Optimizations.UseSse2)
  368. {
  369. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  370. Operand d = GetVec(op.Rd);
  371. Operand a = GetVec(op.Ra);
  372. Operand n = GetVec(op.Rn);
  373. Operand m = GetVec(op.Rm);
  374. if (op.Size == 0)
  375. {
  376. Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, n, m);
  377. res = context.AddIntrinsic(Intrinsic.X86Addss, a, res);
  378. context.Copy(d, context.VectorZeroUpper96(res));
  379. }
  380. else /* if (op.Size == 1) */
  381. {
  382. Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, n, m);
  383. res = context.AddIntrinsic(Intrinsic.X86Addsd, a, res);
  384. context.Copy(d, context.VectorZeroUpper64(res));
  385. }
  386. }
  387. else
  388. {
  389. EmitScalarTernaryRaOpF(context, (op1, op2, op3) =>
  390. {
  391. return EmitSoftFloatCall(context, SoftFloat32.FPMulAdd, SoftFloat64.FPMulAdd, op1, op2, op3);
  392. });
  393. }
  394. }
  395. public static void Fmax_S(ArmEmitterContext context)
  396. {
  397. if (Optimizations.FastFP && Optimizations.UseSse2)
  398. {
  399. EmitScalarBinaryOpF(context, Intrinsic.X86Maxss, Intrinsic.X86Maxsd);
  400. }
  401. else
  402. {
  403. EmitScalarBinaryOpF(context, (op1, op2) =>
  404. {
  405. return EmitSoftFloatCall(context, SoftFloat32.FPMax, SoftFloat64.FPMax, op1, op2);
  406. });
  407. }
  408. }
  409. public static void Fmax_V(ArmEmitterContext context)
  410. {
  411. if (Optimizations.FastFP && Optimizations.UseSse2)
  412. {
  413. EmitVectorBinaryOpF(context, Intrinsic.X86Maxps, Intrinsic.X86Maxpd);
  414. }
  415. else
  416. {
  417. EmitVectorBinaryOpF(context, (op1, op2) =>
  418. {
  419. return EmitSoftFloatCall(context, SoftFloat32.FPMax, SoftFloat64.FPMax, op1, op2);
  420. });
  421. }
  422. }
  423. public static void Fmaxnm_S(ArmEmitterContext context)
  424. {
  425. if (Optimizations.FastFP && Optimizations.UseSse41)
  426. {
  427. EmitSse41MaxMinNumOpF(context, isMaxNum: true, scalar: true);
  428. }
  429. else
  430. {
  431. EmitScalarBinaryOpF(context, (op1, op2) =>
  432. {
  433. return EmitSoftFloatCall(context, SoftFloat32.FPMaxNum, SoftFloat64.FPMaxNum, op1, op2);
  434. });
  435. }
  436. }
  437. public static void Fmaxnm_V(ArmEmitterContext context)
  438. {
  439. if (Optimizations.FastFP && Optimizations.UseSse41)
  440. {
  441. EmitSse41MaxMinNumOpF(context, isMaxNum: true, scalar: false);
  442. }
  443. else
  444. {
  445. EmitVectorBinaryOpF(context, (op1, op2) =>
  446. {
  447. return EmitSoftFloatCall(context, SoftFloat32.FPMaxNum, SoftFloat64.FPMaxNum, op1, op2);
  448. });
  449. }
  450. }
  451. public static void Fmaxp_V(ArmEmitterContext context)
  452. {
  453. if (Optimizations.FastFP && Optimizations.UseSse2)
  454. {
  455. EmitSse2VectorPairwiseOpF(context, Intrinsic.X86Maxps, Intrinsic.X86Maxpd);
  456. }
  457. else
  458. {
  459. EmitVectorPairwiseOpF(context, (op1, op2) =>
  460. {
  461. return EmitSoftFloatCall(context, SoftFloat32.FPMax, SoftFloat64.FPMax, op1, op2);
  462. });
  463. }
  464. }
  465. public static void Fmin_S(ArmEmitterContext context)
  466. {
  467. if (Optimizations.FastFP && Optimizations.UseSse2)
  468. {
  469. EmitScalarBinaryOpF(context, Intrinsic.X86Minss, Intrinsic.X86Minsd);
  470. }
  471. else
  472. {
  473. EmitScalarBinaryOpF(context, (op1, op2) =>
  474. {
  475. return EmitSoftFloatCall(context, SoftFloat32.FPMin, SoftFloat64.FPMin, op1, op2);
  476. });
  477. }
  478. }
  479. public static void Fmin_V(ArmEmitterContext context)
  480. {
  481. if (Optimizations.FastFP && Optimizations.UseSse2)
  482. {
  483. EmitVectorBinaryOpF(context, Intrinsic.X86Minps, Intrinsic.X86Minpd);
  484. }
  485. else
  486. {
  487. EmitVectorBinaryOpF(context, (op1, op2) =>
  488. {
  489. return EmitSoftFloatCall(context, SoftFloat32.FPMin, SoftFloat64.FPMin, op1, op2);
  490. });
  491. }
  492. }
  493. public static void Fminnm_S(ArmEmitterContext context)
  494. {
  495. if (Optimizations.FastFP && Optimizations.UseSse41)
  496. {
  497. EmitSse41MaxMinNumOpF(context, isMaxNum: false, scalar: true);
  498. }
  499. else
  500. {
  501. EmitScalarBinaryOpF(context, (op1, op2) =>
  502. {
  503. return EmitSoftFloatCall(context, SoftFloat32.FPMinNum, SoftFloat64.FPMinNum, op1, op2);
  504. });
  505. }
  506. }
  507. public static void Fminnm_V(ArmEmitterContext context)
  508. {
  509. if (Optimizations.FastFP && Optimizations.UseSse41)
  510. {
  511. EmitSse41MaxMinNumOpF(context, isMaxNum: false, scalar: false);
  512. }
  513. else
  514. {
  515. EmitVectorBinaryOpF(context, (op1, op2) =>
  516. {
  517. return EmitSoftFloatCall(context, SoftFloat32.FPMinNum, SoftFloat64.FPMinNum, op1, op2);
  518. });
  519. }
  520. }
  521. public static void Fminp_V(ArmEmitterContext context)
  522. {
  523. if (Optimizations.FastFP && Optimizations.UseSse2)
  524. {
  525. EmitSse2VectorPairwiseOpF(context, Intrinsic.X86Minps, Intrinsic.X86Minpd);
  526. }
  527. else
  528. {
  529. EmitVectorPairwiseOpF(context, (op1, op2) =>
  530. {
  531. return EmitSoftFloatCall(context, SoftFloat32.FPMin, SoftFloat64.FPMin, op1, op2);
  532. });
  533. }
  534. }
  535. public static void Fmla_Se(ArmEmitterContext context) // Fused.
  536. {
  537. EmitScalarTernaryOpByElemF(context, (op1, op2, op3) =>
  538. {
  539. return context.Add(op1, context.Multiply(op2, op3));
  540. });
  541. }
  542. public static void Fmla_V(ArmEmitterContext context) // Fused.
  543. {
  544. if (Optimizations.FastFP && Optimizations.UseSse2)
  545. {
  546. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  547. Operand d = GetVec(op.Rd);
  548. Operand n = GetVec(op.Rn);
  549. Operand m = GetVec(op.Rm);
  550. int sizeF = op.Size & 1;
  551. if (sizeF == 0)
  552. {
  553. Operand res = context.AddIntrinsic(Intrinsic.X86Mulps, n, m);
  554. res = context.AddIntrinsic(Intrinsic.X86Addps, d, res);
  555. if (op.RegisterSize == RegisterSize.Simd64)
  556. {
  557. res = context.VectorZeroUpper64(res);
  558. }
  559. context.Copy(d, res);
  560. }
  561. else /* if (sizeF == 1) */
  562. {
  563. Operand res = context.AddIntrinsic(Intrinsic.X86Mulpd, n, m);
  564. res = context.AddIntrinsic(Intrinsic.X86Addpd, d, res);
  565. context.Copy(d, res);
  566. }
  567. }
  568. else
  569. {
  570. EmitVectorTernaryOpF(context, (op1, op2, op3) =>
  571. {
  572. return EmitSoftFloatCall(context, SoftFloat32.FPMulAdd, SoftFloat64.FPMulAdd, op1, op2, op3);
  573. });
  574. }
  575. }
  576. public static void Fmla_Ve(ArmEmitterContext context) // Fused.
  577. {
  578. if (Optimizations.FastFP && Optimizations.UseSse2)
  579. {
  580. OpCodeSimdRegElemF op = (OpCodeSimdRegElemF)context.CurrOp;
  581. Operand d = GetVec(op.Rd);
  582. Operand n = GetVec(op.Rn);
  583. Operand m = GetVec(op.Rm);
  584. int sizeF = op.Size & 1;
  585. if (sizeF == 0)
  586. {
  587. int shuffleMask = op.Index | op.Index << 2 | op.Index << 4 | op.Index << 6;
  588. Operand res = context.AddIntrinsic(Intrinsic.X86Shufps, m, m, Const(shuffleMask));
  589. res = context.AddIntrinsic(Intrinsic.X86Mulps, n, res);
  590. res = context.AddIntrinsic(Intrinsic.X86Addps, d, res);
  591. if (op.RegisterSize == RegisterSize.Simd64)
  592. {
  593. res = context.VectorZeroUpper64(res);
  594. }
  595. context.Copy(d, res);
  596. }
  597. else /* if (sizeF == 1) */
  598. {
  599. int shuffleMask = op.Index | op.Index << 1;
  600. Operand res = context.AddIntrinsic(Intrinsic.X86Shufpd, m, m, Const(shuffleMask));
  601. res = context.AddIntrinsic(Intrinsic.X86Mulpd, n, res);
  602. res = context.AddIntrinsic(Intrinsic.X86Addpd, d, res);
  603. context.Copy(d, res);
  604. }
  605. }
  606. else
  607. {
  608. EmitVectorTernaryOpByElemF(context, (op1, op2, op3) =>
  609. {
  610. return EmitSoftFloatCall(context, SoftFloat32.FPMulAdd, SoftFloat64.FPMulAdd, op1, op2, op3);
  611. });
  612. }
  613. }
  614. public static void Fmls_Se(ArmEmitterContext context) // Fused.
  615. {
  616. EmitScalarTernaryOpByElemF(context, (op1, op2, op3) =>
  617. {
  618. return context.Subtract(op1, context.Multiply(op2, op3));
  619. });
  620. }
  621. public static void Fmls_V(ArmEmitterContext context) // Fused.
  622. {
  623. if (Optimizations.FastFP && Optimizations.UseSse2)
  624. {
  625. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  626. Operand d = GetVec(op.Rd);
  627. Operand n = GetVec(op.Rn);
  628. Operand m = GetVec(op.Rm);
  629. int sizeF = op.Size & 1;
  630. if (sizeF == 0)
  631. {
  632. Operand res = context.AddIntrinsic(Intrinsic.X86Mulps, n, m);
  633. res = context.AddIntrinsic(Intrinsic.X86Subps, d, res);
  634. if (op.RegisterSize == RegisterSize.Simd64)
  635. {
  636. res = context.VectorZeroUpper64(res);
  637. }
  638. context.Copy(d, res);
  639. }
  640. else /* if (sizeF == 1) */
  641. {
  642. Operand res = context.AddIntrinsic(Intrinsic.X86Mulpd, n, m);
  643. res = context.AddIntrinsic(Intrinsic.X86Subpd, d, res);
  644. context.Copy(d, res);
  645. }
  646. }
  647. else
  648. {
  649. EmitVectorTernaryOpF(context, (op1, op2, op3) =>
  650. {
  651. return EmitSoftFloatCall(context, SoftFloat32.FPMulSub, SoftFloat64.FPMulSub, op1, op2, op3);
  652. });
  653. }
  654. }
  655. public static void Fmls_Ve(ArmEmitterContext context) // Fused.
  656. {
  657. if (Optimizations.FastFP && Optimizations.UseSse2)
  658. {
  659. OpCodeSimdRegElemF op = (OpCodeSimdRegElemF)context.CurrOp;
  660. Operand d = GetVec(op.Rd);
  661. Operand n = GetVec(op.Rn);
  662. Operand m = GetVec(op.Rm);
  663. int sizeF = op.Size & 1;
  664. if (sizeF == 0)
  665. {
  666. int shuffleMask = op.Index | op.Index << 2 | op.Index << 4 | op.Index << 6;
  667. Operand res = context.AddIntrinsic(Intrinsic.X86Shufps, m, m, Const(shuffleMask));
  668. res = context.AddIntrinsic(Intrinsic.X86Mulps, n, res);
  669. res = context.AddIntrinsic(Intrinsic.X86Subps, d, res);
  670. if (op.RegisterSize == RegisterSize.Simd64)
  671. {
  672. res = context.VectorZeroUpper64(res);
  673. }
  674. context.Copy(d, res);
  675. }
  676. else /* if (sizeF == 1) */
  677. {
  678. int shuffleMask = op.Index | op.Index << 1;
  679. Operand res = context.AddIntrinsic(Intrinsic.X86Shufpd, m, m, Const(shuffleMask));
  680. res = context.AddIntrinsic(Intrinsic.X86Mulpd, n, res);
  681. res = context.AddIntrinsic(Intrinsic.X86Subpd, d, res);
  682. context.Copy(d, res);
  683. }
  684. }
  685. else
  686. {
  687. EmitVectorTernaryOpByElemF(context, (op1, op2, op3) =>
  688. {
  689. return EmitSoftFloatCall(context, SoftFloat32.FPMulSub, SoftFloat64.FPMulSub, op1, op2, op3);
  690. });
  691. }
  692. }
  693. public static void Fmsub_S(ArmEmitterContext context) // Fused.
  694. {
  695. if (Optimizations.FastFP && Optimizations.UseSse2)
  696. {
  697. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  698. Operand d = GetVec(op.Rd);
  699. Operand a = GetVec(op.Ra);
  700. Operand n = GetVec(op.Rn);
  701. Operand m = GetVec(op.Rm);
  702. if (op.Size == 0)
  703. {
  704. Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, n, m);
  705. res = context.AddIntrinsic(Intrinsic.X86Subss, a, res);
  706. context.Copy(d, context.VectorZeroUpper96(res));
  707. }
  708. else /* if (op.Size == 1) */
  709. {
  710. Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, n, m);
  711. res = context.AddIntrinsic(Intrinsic.X86Subsd, a, res);
  712. context.Copy(d, context.VectorZeroUpper64(res));
  713. }
  714. }
  715. else
  716. {
  717. EmitScalarTernaryRaOpF(context, (op1, op2, op3) =>
  718. {
  719. return EmitSoftFloatCall(context, SoftFloat32.FPMulSub, SoftFloat64.FPMulSub, op1, op2, op3);
  720. });
  721. }
  722. }
  723. public static void Fmul_S(ArmEmitterContext context)
  724. {
  725. if (Optimizations.FastFP && Optimizations.UseSse2)
  726. {
  727. EmitScalarBinaryOpF(context, Intrinsic.X86Mulss, Intrinsic.X86Mulsd);
  728. }
  729. else if (Optimizations.FastFP)
  730. {
  731. EmitScalarBinaryOpF(context, (op1, op2) => context.Multiply(op1, op2));
  732. }
  733. else
  734. {
  735. EmitScalarBinaryOpF(context, (op1, op2) =>
  736. {
  737. return EmitSoftFloatCall(context, SoftFloat32.FPMul, SoftFloat64.FPMul, op1, op2);
  738. });
  739. }
  740. }
  741. public static void Fmul_Se(ArmEmitterContext context)
  742. {
  743. EmitScalarBinaryOpByElemF(context, (op1, op2) => context.Multiply(op1, op2));
  744. }
  745. public static void Fmul_V(ArmEmitterContext context)
  746. {
  747. if (Optimizations.FastFP && Optimizations.UseSse2)
  748. {
  749. EmitVectorBinaryOpF(context, Intrinsic.X86Mulps, Intrinsic.X86Mulpd);
  750. }
  751. else if (Optimizations.FastFP)
  752. {
  753. EmitVectorBinaryOpF(context, (op1, op2) => context.Multiply(op1, op2));
  754. }
  755. else
  756. {
  757. EmitVectorBinaryOpF(context, (op1, op2) =>
  758. {
  759. return EmitSoftFloatCall(context, SoftFloat32.FPMul, SoftFloat64.FPMul, op1, op2);
  760. });
  761. }
  762. }
  763. public static void Fmul_Ve(ArmEmitterContext context)
  764. {
  765. if (Optimizations.FastFP && Optimizations.UseSse2)
  766. {
  767. OpCodeSimdRegElemF op = (OpCodeSimdRegElemF)context.CurrOp;
  768. Operand n = GetVec(op.Rn);
  769. Operand m = GetVec(op.Rm);
  770. int sizeF = op.Size & 1;
  771. if (sizeF == 0)
  772. {
  773. int shuffleMask = op.Index | op.Index << 2 | op.Index << 4 | op.Index << 6;
  774. Operand res = context.AddIntrinsic(Intrinsic.X86Shufps, m, m, Const(shuffleMask));
  775. res = context.AddIntrinsic(Intrinsic.X86Mulps, n, res);
  776. if (op.RegisterSize == RegisterSize.Simd64)
  777. {
  778. res = context.VectorZeroUpper64(res);
  779. }
  780. context.Copy(GetVec(op.Rd), res);
  781. }
  782. else /* if (sizeF == 1) */
  783. {
  784. int shuffleMask = op.Index | op.Index << 1;
  785. Operand res = context.AddIntrinsic(Intrinsic.X86Shufpd, m, m, Const(shuffleMask));
  786. res = context.AddIntrinsic(Intrinsic.X86Mulpd, n, res);
  787. context.Copy(GetVec(op.Rd), res);
  788. }
  789. }
  790. else if (Optimizations.FastFP)
  791. {
  792. EmitVectorBinaryOpByElemF(context, (op1, op2) => context.Multiply(op1, op2));
  793. }
  794. else
  795. {
  796. EmitVectorBinaryOpByElemF(context, (op1, op2) =>
  797. {
  798. return EmitSoftFloatCall(context, SoftFloat32.FPMul, SoftFloat64.FPMul, op1, op2);
  799. });
  800. }
  801. }
  802. public static void Fmulx_S(ArmEmitterContext context)
  803. {
  804. EmitScalarBinaryOpF(context, (op1, op2) =>
  805. {
  806. return EmitSoftFloatCall(context, SoftFloat32.FPMulX, SoftFloat64.FPMulX, op1, op2);
  807. });
  808. }
  809. public static void Fmulx_Se(ArmEmitterContext context)
  810. {
  811. EmitScalarBinaryOpByElemF(context, (op1, op2) =>
  812. {
  813. return EmitSoftFloatCall(context, SoftFloat32.FPMulX, SoftFloat64.FPMulX, op1, op2);
  814. });
  815. }
  816. public static void Fmulx_V(ArmEmitterContext context)
  817. {
  818. EmitVectorBinaryOpF(context, (op1, op2) =>
  819. {
  820. return EmitSoftFloatCall(context, SoftFloat32.FPMulX, SoftFloat64.FPMulX, op1, op2);
  821. });
  822. }
  823. public static void Fmulx_Ve(ArmEmitterContext context)
  824. {
  825. EmitVectorBinaryOpByElemF(context, (op1, op2) =>
  826. {
  827. return EmitSoftFloatCall(context, SoftFloat32.FPMulX, SoftFloat64.FPMulX, op1, op2);
  828. });
  829. }
  830. public static void Fneg_S(ArmEmitterContext context)
  831. {
  832. if (Optimizations.UseSse2)
  833. {
  834. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  835. if (op.Size == 0)
  836. {
  837. Operand mask = X86GetScalar(context, -0f);
  838. Operand res = context.AddIntrinsic(Intrinsic.X86Xorps, mask, GetVec(op.Rn));
  839. context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
  840. }
  841. else /* if (op.Size == 1) */
  842. {
  843. Operand mask = X86GetScalar(context, -0d);
  844. Operand res = context.AddIntrinsic(Intrinsic.X86Xorpd, mask, GetVec(op.Rn));
  845. context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
  846. }
  847. }
  848. else
  849. {
  850. EmitScalarUnaryOpF(context, (op1) => context.Negate(op1));
  851. }
  852. }
  853. public static void Fneg_V(ArmEmitterContext context)
  854. {
  855. if (Optimizations.UseSse2)
  856. {
  857. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  858. int sizeF = op.Size & 1;
  859. if (sizeF == 0)
  860. {
  861. Operand mask = X86GetAllElements(context, -0f);
  862. Operand res = context.AddIntrinsic(Intrinsic.X86Xorps, mask, GetVec(op.Rn));
  863. if (op.RegisterSize == RegisterSize.Simd64)
  864. {
  865. res = context.VectorZeroUpper64(res);
  866. }
  867. context.Copy(GetVec(op.Rd), res);
  868. }
  869. else /* if (sizeF == 1) */
  870. {
  871. Operand mask = X86GetAllElements(context, -0d);
  872. Operand res = context.AddIntrinsic(Intrinsic.X86Xorpd, mask, GetVec(op.Rn));
  873. context.Copy(GetVec(op.Rd), res);
  874. }
  875. }
  876. else
  877. {
  878. EmitVectorUnaryOpF(context, (op1) => context.Negate(op1));
  879. }
  880. }
  881. public static void Fnmadd_S(ArmEmitterContext context) // Fused.
  882. {
  883. if (Optimizations.FastFP && Optimizations.UseSse2)
  884. {
  885. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  886. Operand d = GetVec(op.Rd);
  887. Operand a = GetVec(op.Ra);
  888. Operand n = GetVec(op.Rn);
  889. Operand m = GetVec(op.Rm);
  890. if (op.Size == 0)
  891. {
  892. Operand mask = X86GetScalar(context, -0f);
  893. Operand aNeg = context.AddIntrinsic(Intrinsic.X86Xorps, mask, a);
  894. Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, n, m);
  895. res = context.AddIntrinsic(Intrinsic.X86Subss, aNeg, res);
  896. context.Copy(d, context.VectorZeroUpper96(res));
  897. }
  898. else /* if (op.Size == 1) */
  899. {
  900. Operand mask = X86GetScalar(context, -0d);
  901. Operand aNeg = context.AddIntrinsic(Intrinsic.X86Xorpd, mask, a);
  902. Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, n, m);
  903. res = context.AddIntrinsic(Intrinsic.X86Subsd, aNeg, res);
  904. context.Copy(d, context.VectorZeroUpper64(res));
  905. }
  906. }
  907. else
  908. {
  909. EmitScalarTernaryRaOpF(context, (op1, op2, op3) =>
  910. {
  911. return EmitSoftFloatCall(context, SoftFloat32.FPNegMulAdd, SoftFloat64.FPNegMulAdd, op1, op2, op3);
  912. });
  913. }
  914. }
  915. public static void Fnmsub_S(ArmEmitterContext context) // Fused.
  916. {
  917. if (Optimizations.FastFP && Optimizations.UseSse2)
  918. {
  919. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  920. Operand d = GetVec(op.Rd);
  921. Operand a = GetVec(op.Ra);
  922. Operand n = GetVec(op.Rn);
  923. Operand m = GetVec(op.Rm);
  924. if (op.Size == 0)
  925. {
  926. Operand mask = X86GetScalar(context, -0f);
  927. Operand aNeg = context.AddIntrinsic(Intrinsic.X86Xorps, mask, a);
  928. Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, n, m);
  929. res = context.AddIntrinsic(Intrinsic.X86Addss, aNeg, res);
  930. context.Copy(d, context.VectorZeroUpper96(res));
  931. }
  932. else /* if (op.Size == 1) */
  933. {
  934. Operand mask = X86GetScalar(context, -0d);
  935. Operand aNeg = context.AddIntrinsic(Intrinsic.X86Xorpd, mask, a);
  936. Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, n, m);
  937. res = context.AddIntrinsic(Intrinsic.X86Addsd, aNeg, res);
  938. context.Copy(d, context.VectorZeroUpper64(res));
  939. }
  940. }
  941. else
  942. {
  943. EmitScalarTernaryRaOpF(context, (op1, op2, op3) =>
  944. {
  945. return EmitSoftFloatCall(context, SoftFloat32.FPNegMulSub, SoftFloat64.FPNegMulSub, op1, op2, op3);
  946. });
  947. }
  948. }
  949. public static void Fnmul_S(ArmEmitterContext context)
  950. {
  951. EmitScalarBinaryOpF(context, (op1, op2) => context.Negate(context.Multiply(op1, op2)));
  952. }
  953. public static void Frecpe_S(ArmEmitterContext context)
  954. {
  955. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  956. int sizeF = op.Size & 1;
  957. if (Optimizations.FastFP && Optimizations.UseSse && sizeF == 0)
  958. {
  959. EmitScalarUnaryOpF(context, Intrinsic.X86Rcpss, 0);
  960. }
  961. else
  962. {
  963. EmitScalarUnaryOpF(context, (op1) =>
  964. {
  965. return EmitSoftFloatCall(context, SoftFloat32.FPRecipEstimate, SoftFloat64.FPRecipEstimate, op1);
  966. });
  967. }
  968. }
  969. public static void Frecpe_V(ArmEmitterContext context)
  970. {
  971. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  972. int sizeF = op.Size & 1;
  973. if (Optimizations.FastFP && Optimizations.UseSse && sizeF == 0)
  974. {
  975. EmitVectorUnaryOpF(context, Intrinsic.X86Rcpps, 0);
  976. }
  977. else
  978. {
  979. EmitVectorUnaryOpF(context, (op1) =>
  980. {
  981. return EmitSoftFloatCall(context, SoftFloat32.FPRecipEstimate, SoftFloat64.FPRecipEstimate, op1);
  982. });
  983. }
  984. }
  985. public static void Frecps_S(ArmEmitterContext context) // Fused.
  986. {
  987. if (Optimizations.FastFP && Optimizations.UseSse2)
  988. {
  989. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  990. int sizeF = op.Size & 1;
  991. if (sizeF == 0)
  992. {
  993. Operand mask = X86GetScalar(context, 2f);
  994. Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, GetVec(op.Rn), GetVec(op.Rm));
  995. res = context.AddIntrinsic(Intrinsic.X86Subss, mask, res);
  996. context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
  997. }
  998. else /* if (sizeF == 1) */
  999. {
  1000. Operand mask = X86GetScalar(context, 2d);
  1001. Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, GetVec(op.Rn), GetVec(op.Rm));
  1002. res = context.AddIntrinsic(Intrinsic.X86Subsd, mask, res);
  1003. context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
  1004. }
  1005. }
  1006. else
  1007. {
  1008. EmitScalarBinaryOpF(context, (op1, op2) =>
  1009. {
  1010. return EmitSoftFloatCall(context, SoftFloat32.FPRecipStepFused, SoftFloat64.FPRecipStepFused, op1, op2);
  1011. });
  1012. }
  1013. }
  1014. public static void Frecps_V(ArmEmitterContext context) // Fused.
  1015. {
  1016. if (Optimizations.FastFP && Optimizations.UseSse2)
  1017. {
  1018. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1019. int sizeF = op.Size & 1;
  1020. if (sizeF == 0)
  1021. {
  1022. Operand mask = X86GetAllElements(context, 2f);
  1023. Operand res = context.AddIntrinsic(Intrinsic.X86Mulps, GetVec(op.Rn), GetVec(op.Rm));
  1024. res = context.AddIntrinsic(Intrinsic.X86Subps, mask, res);
  1025. if (op.RegisterSize == RegisterSize.Simd64)
  1026. {
  1027. res = context.VectorZeroUpper64(res);
  1028. }
  1029. context.Copy(GetVec(op.Rd), res);
  1030. }
  1031. else /* if (sizeF == 1) */
  1032. {
  1033. Operand mask = X86GetAllElements(context, 2d);
  1034. Operand res = context.AddIntrinsic(Intrinsic.X86Mulpd, GetVec(op.Rn), GetVec(op.Rm));
  1035. res = context.AddIntrinsic(Intrinsic.X86Subpd, mask, res);
  1036. context.Copy(GetVec(op.Rd), res);
  1037. }
  1038. }
  1039. else
  1040. {
  1041. EmitVectorBinaryOpF(context, (op1, op2) =>
  1042. {
  1043. return EmitSoftFloatCall(context, SoftFloat32.FPRecipStepFused, SoftFloat64.FPRecipStepFused, op1, op2);
  1044. });
  1045. }
  1046. }
  1047. public static void Frecpx_S(ArmEmitterContext context)
  1048. {
  1049. EmitScalarUnaryOpF(context, (op1) =>
  1050. {
  1051. return EmitSoftFloatCall(context, SoftFloat32.FPRecpX, SoftFloat64.FPRecpX, op1);
  1052. });
  1053. }
  1054. public static void Frinta_S(ArmEmitterContext context)
  1055. {
  1056. EmitScalarUnaryOpF(context, (op1) =>
  1057. {
  1058. return EmitRoundMathCall(context, MidpointRounding.AwayFromZero, op1);
  1059. });
  1060. }
  1061. public static void Frinta_V(ArmEmitterContext context)
  1062. {
  1063. EmitVectorUnaryOpF(context, (op1) =>
  1064. {
  1065. return EmitRoundMathCall(context, MidpointRounding.AwayFromZero, op1);
  1066. });
  1067. }
  1068. public static void Frinti_S(ArmEmitterContext context)
  1069. {
  1070. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1071. EmitScalarUnaryOpF(context, (op1) =>
  1072. {
  1073. if (op.Size == 0)
  1074. {
  1075. return context.Call(new _F32_F32(SoftFallback.RoundF), op1);
  1076. }
  1077. else /* if (op.Size == 1) */
  1078. {
  1079. return context.Call(new _F64_F64(SoftFallback.Round), op1);
  1080. }
  1081. });
  1082. }
  1083. public static void Frinti_V(ArmEmitterContext context)
  1084. {
  1085. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1086. int sizeF = op.Size & 1;
  1087. EmitVectorUnaryOpF(context, (op1) =>
  1088. {
  1089. if (sizeF == 0)
  1090. {
  1091. return context.Call(new _F32_F32(SoftFallback.RoundF), op1);
  1092. }
  1093. else /* if (sizeF == 1) */
  1094. {
  1095. return context.Call(new _F64_F64(SoftFallback.Round), op1);
  1096. }
  1097. });
  1098. }
  1099. public static void Frintm_S(ArmEmitterContext context)
  1100. {
  1101. if (Optimizations.UseSse41)
  1102. {
  1103. EmitScalarRoundOpF(context, FPRoundingMode.TowardsMinusInfinity);
  1104. }
  1105. else
  1106. {
  1107. EmitScalarUnaryOpF(context, (op1) =>
  1108. {
  1109. return EmitUnaryMathCall(context, MathF.Floor, Math.Floor, op1);
  1110. });
  1111. }
  1112. }
  1113. public static void Frintm_V(ArmEmitterContext context)
  1114. {
  1115. if (Optimizations.UseSse41)
  1116. {
  1117. EmitVectorRoundOpF(context, FPRoundingMode.TowardsMinusInfinity);
  1118. }
  1119. else
  1120. {
  1121. EmitVectorUnaryOpF(context, (op1) =>
  1122. {
  1123. return EmitUnaryMathCall(context, MathF.Floor, Math.Floor, op1);
  1124. });
  1125. }
  1126. }
  1127. public static void Frintn_S(ArmEmitterContext context)
  1128. {
  1129. if (Optimizations.UseSse41)
  1130. {
  1131. EmitScalarRoundOpF(context, FPRoundingMode.ToNearest);
  1132. }
  1133. else
  1134. {
  1135. EmitScalarUnaryOpF(context, (op1) =>
  1136. {
  1137. return EmitRoundMathCall(context, MidpointRounding.ToEven, op1);
  1138. });
  1139. }
  1140. }
  1141. public static void Frintn_V(ArmEmitterContext context)
  1142. {
  1143. if (Optimizations.UseSse41)
  1144. {
  1145. EmitVectorRoundOpF(context, FPRoundingMode.ToNearest);
  1146. }
  1147. else
  1148. {
  1149. EmitVectorUnaryOpF(context, (op1) =>
  1150. {
  1151. return EmitRoundMathCall(context, MidpointRounding.ToEven, op1);
  1152. });
  1153. }
  1154. }
  1155. public static void Frintp_S(ArmEmitterContext context)
  1156. {
  1157. if (Optimizations.UseSse41)
  1158. {
  1159. EmitScalarRoundOpF(context, FPRoundingMode.TowardsPlusInfinity);
  1160. }
  1161. else
  1162. {
  1163. EmitScalarUnaryOpF(context, (op1) =>
  1164. {
  1165. return EmitUnaryMathCall(context, MathF.Ceiling, Math.Ceiling, op1);
  1166. });
  1167. }
  1168. }
  1169. public static void Frintp_V(ArmEmitterContext context)
  1170. {
  1171. if (Optimizations.UseSse41)
  1172. {
  1173. EmitVectorRoundOpF(context, FPRoundingMode.TowardsPlusInfinity);
  1174. }
  1175. else
  1176. {
  1177. EmitVectorUnaryOpF(context, (op1) =>
  1178. {
  1179. return EmitUnaryMathCall(context, MathF.Ceiling, Math.Ceiling, op1);
  1180. });
  1181. }
  1182. }
  1183. public static void Frintx_S(ArmEmitterContext context)
  1184. {
  1185. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1186. EmitScalarUnaryOpF(context, (op1) =>
  1187. {
  1188. if (op.Size == 0)
  1189. {
  1190. return context.Call(new _F32_F32(SoftFallback.RoundF), op1);
  1191. }
  1192. else /* if (op.Size == 1) */
  1193. {
  1194. return context.Call(new _F64_F64(SoftFallback.Round), op1);
  1195. }
  1196. });
  1197. }
  1198. public static void Frintx_V(ArmEmitterContext context)
  1199. {
  1200. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1201. int sizeF = op.Size & 1;
  1202. EmitVectorUnaryOpF(context, (op1) =>
  1203. {
  1204. if (sizeF == 0)
  1205. {
  1206. return context.Call(new _F32_F32(SoftFallback.RoundF), op1);
  1207. }
  1208. else /* if (sizeF == 1) */
  1209. {
  1210. return context.Call(new _F64_F64(SoftFallback.Round), op1);
  1211. }
  1212. });
  1213. }
  1214. public static void Frintz_S(ArmEmitterContext context)
  1215. {
  1216. if (Optimizations.UseSse41)
  1217. {
  1218. EmitScalarRoundOpF(context, FPRoundingMode.TowardsZero);
  1219. }
  1220. else
  1221. {
  1222. EmitScalarUnaryOpF(context, (op1) =>
  1223. {
  1224. return EmitUnaryMathCall(context, MathF.Truncate, Math.Truncate, op1);
  1225. });
  1226. }
  1227. }
  1228. public static void Frintz_V(ArmEmitterContext context)
  1229. {
  1230. if (Optimizations.UseSse41)
  1231. {
  1232. EmitVectorRoundOpF(context, FPRoundingMode.TowardsZero);
  1233. }
  1234. else
  1235. {
  1236. EmitVectorUnaryOpF(context, (op1) =>
  1237. {
  1238. return EmitUnaryMathCall(context, MathF.Truncate, Math.Truncate, op1);
  1239. });
  1240. }
  1241. }
  1242. public static void Frsqrte_S(ArmEmitterContext context)
  1243. {
  1244. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1245. int sizeF = op.Size & 1;
  1246. if (Optimizations.FastFP && Optimizations.UseSse && sizeF == 0)
  1247. {
  1248. EmitScalarUnaryOpF(context, Intrinsic.X86Rsqrtss, 0);
  1249. }
  1250. else
  1251. {
  1252. EmitScalarUnaryOpF(context, (op1) =>
  1253. {
  1254. return EmitSoftFloatCall(context, SoftFloat32.FPRSqrtEstimate, SoftFloat64.FPRSqrtEstimate, op1);
  1255. });
  1256. }
  1257. }
  1258. public static void Frsqrte_V(ArmEmitterContext context)
  1259. {
  1260. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1261. int sizeF = op.Size & 1;
  1262. if (Optimizations.FastFP && Optimizations.UseSse && sizeF == 0)
  1263. {
  1264. EmitVectorUnaryOpF(context, Intrinsic.X86Rsqrtps, 0);
  1265. }
  1266. else
  1267. {
  1268. EmitVectorUnaryOpF(context, (op1) =>
  1269. {
  1270. return EmitSoftFloatCall(context, SoftFloat32.FPRSqrtEstimate, SoftFloat64.FPRSqrtEstimate, op1);
  1271. });
  1272. }
  1273. }
  1274. public static void Frsqrts_S(ArmEmitterContext context) // Fused.
  1275. {
  1276. if (Optimizations.FastFP && Optimizations.UseSse2)
  1277. {
  1278. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1279. int sizeF = op.Size & 1;
  1280. if (sizeF == 0)
  1281. {
  1282. Operand maskHalf = X86GetScalar(context, 0.5f);
  1283. Operand maskThree = X86GetScalar(context, 3f);
  1284. Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, GetVec(op.Rn), GetVec(op.Rm));
  1285. res = context.AddIntrinsic(Intrinsic.X86Subss, maskThree, res);
  1286. res = context.AddIntrinsic(Intrinsic.X86Mulss, maskHalf, res);
  1287. context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
  1288. }
  1289. else /* if (sizeF == 1) */
  1290. {
  1291. Operand maskHalf = X86GetScalar(context, 0.5d);
  1292. Operand maskThree = X86GetScalar(context, 3d);
  1293. Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, GetVec(op.Rn), GetVec(op.Rm));
  1294. res = context.AddIntrinsic(Intrinsic.X86Subsd, maskThree, res);
  1295. res = context.AddIntrinsic(Intrinsic.X86Mulsd, maskHalf, res);
  1296. context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
  1297. }
  1298. }
  1299. else
  1300. {
  1301. EmitScalarBinaryOpF(context, (op1, op2) =>
  1302. {
  1303. return EmitSoftFloatCall(context, SoftFloat32.FPRSqrtStepFused, SoftFloat64.FPRSqrtStepFused, op1, op2);
  1304. });
  1305. }
  1306. }
  1307. public static void Frsqrts_V(ArmEmitterContext context) // Fused.
  1308. {
  1309. if (Optimizations.FastFP && Optimizations.UseSse2)
  1310. {
  1311. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1312. int sizeF = op.Size & 1;
  1313. if (sizeF == 0)
  1314. {
  1315. Operand maskHalf = X86GetAllElements(context, 0.5f);
  1316. Operand maskThree = X86GetAllElements(context, 3f);
  1317. Operand res = context.AddIntrinsic(Intrinsic.X86Mulps, GetVec(op.Rn), GetVec(op.Rm));
  1318. res = context.AddIntrinsic(Intrinsic.X86Subps, maskThree, res);
  1319. res = context.AddIntrinsic(Intrinsic.X86Mulps, maskHalf, res);
  1320. if (op.RegisterSize == RegisterSize.Simd64)
  1321. {
  1322. res = context.VectorZeroUpper64(res);
  1323. }
  1324. context.Copy(GetVec(op.Rd), res);
  1325. }
  1326. else /* if (sizeF == 1) */
  1327. {
  1328. Operand maskHalf = X86GetAllElements(context, 0.5d);
  1329. Operand maskThree = X86GetAllElements(context, 3d);
  1330. Operand res = context.AddIntrinsic(Intrinsic.X86Mulpd, GetVec(op.Rn), GetVec(op.Rm));
  1331. res = context.AddIntrinsic(Intrinsic.X86Subpd, maskThree, res);
  1332. res = context.AddIntrinsic(Intrinsic.X86Mulpd, maskHalf, res);
  1333. context.Copy(GetVec(op.Rd), res);
  1334. }
  1335. }
  1336. else
  1337. {
  1338. EmitVectorBinaryOpF(context, (op1, op2) =>
  1339. {
  1340. return EmitSoftFloatCall(context, SoftFloat32.FPRSqrtStepFused, SoftFloat64.FPRSqrtStepFused, op1, op2);
  1341. });
  1342. }
  1343. }
  1344. public static void Fsqrt_S(ArmEmitterContext context)
  1345. {
  1346. if (Optimizations.FastFP && Optimizations.UseSse2)
  1347. {
  1348. EmitScalarUnaryOpF(context, Intrinsic.X86Sqrtss, Intrinsic.X86Sqrtsd);
  1349. }
  1350. else
  1351. {
  1352. EmitScalarUnaryOpF(context, (op1) =>
  1353. {
  1354. return EmitSoftFloatCall(context, SoftFloat32.FPSqrt, SoftFloat64.FPSqrt, op1);
  1355. });
  1356. }
  1357. }
  1358. public static void Fsqrt_V(ArmEmitterContext context)
  1359. {
  1360. if (Optimizations.FastFP && Optimizations.UseSse2)
  1361. {
  1362. EmitVectorUnaryOpF(context, Intrinsic.X86Sqrtps, Intrinsic.X86Sqrtpd);
  1363. }
  1364. else
  1365. {
  1366. EmitVectorUnaryOpF(context, (op1) =>
  1367. {
  1368. return EmitSoftFloatCall(context, SoftFloat32.FPSqrt, SoftFloat64.FPSqrt, op1);
  1369. });
  1370. }
  1371. }
  1372. public static void Fsub_S(ArmEmitterContext context)
  1373. {
  1374. if (Optimizations.FastFP && Optimizations.UseSse2)
  1375. {
  1376. EmitScalarBinaryOpF(context, Intrinsic.X86Subss, Intrinsic.X86Subsd);
  1377. }
  1378. else if (Optimizations.FastFP)
  1379. {
  1380. EmitScalarBinaryOpF(context, (op1, op2) => context.Subtract(op1, op2));
  1381. }
  1382. else
  1383. {
  1384. EmitScalarBinaryOpF(context, (op1, op2) =>
  1385. {
  1386. return EmitSoftFloatCall(context, SoftFloat32.FPSub, SoftFloat64.FPSub, op1, op2);
  1387. });
  1388. }
  1389. }
  1390. public static void Fsub_V(ArmEmitterContext context)
  1391. {
  1392. if (Optimizations.FastFP && Optimizations.UseSse2)
  1393. {
  1394. EmitVectorBinaryOpF(context, Intrinsic.X86Subps, Intrinsic.X86Subpd);
  1395. }
  1396. else if (Optimizations.FastFP)
  1397. {
  1398. EmitVectorBinaryOpF(context, (op1, op2) => context.Subtract(op1, op2));
  1399. }
  1400. else
  1401. {
  1402. EmitVectorBinaryOpF(context, (op1, op2) =>
  1403. {
  1404. return EmitSoftFloatCall(context, SoftFloat32.FPSub, SoftFloat64.FPSub, op1, op2);
  1405. });
  1406. }
  1407. }
  1408. public static void Mla_V(ArmEmitterContext context)
  1409. {
  1410. if (Optimizations.UseSse41)
  1411. {
  1412. EmitSse41Mul_AddSub(context, AddSub.Add);
  1413. }
  1414. else
  1415. {
  1416. EmitVectorTernaryOpZx(context, (op1, op2, op3) =>
  1417. {
  1418. return context.Add(op1, context.Multiply(op2, op3));
  1419. });
  1420. }
  1421. }
  1422. public static void Mla_Ve(ArmEmitterContext context)
  1423. {
  1424. EmitVectorTernaryOpByElemZx(context, (op1, op2, op3) =>
  1425. {
  1426. return context.Add(op1, context.Multiply(op2, op3));
  1427. });
  1428. }
  1429. public static void Mls_V(ArmEmitterContext context)
  1430. {
  1431. if (Optimizations.UseSse41)
  1432. {
  1433. EmitSse41Mul_AddSub(context, AddSub.Subtract);
  1434. }
  1435. else
  1436. {
  1437. EmitVectorTernaryOpZx(context, (op1, op2, op3) =>
  1438. {
  1439. return context.Subtract(op1, context.Multiply(op2, op3));
  1440. });
  1441. }
  1442. }
  1443. public static void Mls_Ve(ArmEmitterContext context)
  1444. {
  1445. EmitVectorTernaryOpByElemZx(context, (op1, op2, op3) =>
  1446. {
  1447. return context.Subtract(op1, context.Multiply(op2, op3));
  1448. });
  1449. }
  1450. public static void Mul_V(ArmEmitterContext context)
  1451. {
  1452. if (Optimizations.UseSse41)
  1453. {
  1454. EmitSse41Mul_AddSub(context, AddSub.None);
  1455. }
  1456. else
  1457. {
  1458. EmitVectorBinaryOpZx(context, (op1, op2) => context.Multiply(op1, op2));
  1459. }
  1460. }
  1461. public static void Mul_Ve(ArmEmitterContext context)
  1462. {
  1463. EmitVectorBinaryOpByElemZx(context, (op1, op2) => context.Multiply(op1, op2));
  1464. }
  1465. public static void Neg_S(ArmEmitterContext context)
  1466. {
  1467. EmitScalarUnaryOpSx(context, (op1) => context.Negate(op1));
  1468. }
  1469. public static void Neg_V(ArmEmitterContext context)
  1470. {
  1471. if (Optimizations.UseSse2)
  1472. {
  1473. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1474. Intrinsic subInst = X86PsubInstruction[op.Size];
  1475. Operand res = context.AddIntrinsic(subInst, context.VectorZero(), GetVec(op.Rn));
  1476. if (op.RegisterSize == RegisterSize.Simd64)
  1477. {
  1478. res = context.VectorZeroUpper64(res);
  1479. }
  1480. context.Copy(GetVec(op.Rd), res);
  1481. }
  1482. else
  1483. {
  1484. EmitVectorUnaryOpSx(context, (op1) => context.Negate(op1));
  1485. }
  1486. }
  1487. public static void Raddhn_V(ArmEmitterContext context)
  1488. {
  1489. EmitHighNarrow(context, (op1, op2) => context.Add(op1, op2), round: true);
  1490. }
  1491. public static void Rsubhn_V(ArmEmitterContext context)
  1492. {
  1493. EmitHighNarrow(context, (op1, op2) => context.Subtract(op1, op2), round: true);
  1494. }
  1495. public static void Saba_V(ArmEmitterContext context)
  1496. {
  1497. EmitVectorTernaryOpSx(context, (op1, op2, op3) =>
  1498. {
  1499. return context.Add(op1, EmitAbs(context, context.Subtract(op2, op3)));
  1500. });
  1501. }
  1502. public static void Sabal_V(ArmEmitterContext context)
  1503. {
  1504. EmitVectorWidenRnRmTernaryOpSx(context, (op1, op2, op3) =>
  1505. {
  1506. return context.Add(op1, EmitAbs(context, context.Subtract(op2, op3)));
  1507. });
  1508. }
  1509. public static void Sabd_V(ArmEmitterContext context)
  1510. {
  1511. if (Optimizations.UseSse2)
  1512. {
  1513. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1514. Operand n = GetVec(op.Rn);
  1515. Operand m = GetVec(op.Rm);
  1516. EmitSse41Sabd(context, op, n, m, isLong: false);
  1517. }
  1518. else
  1519. {
  1520. EmitVectorBinaryOpSx(context, (op1, op2) =>
  1521. {
  1522. return EmitAbs(context, context.Subtract(op1, op2));
  1523. });
  1524. }
  1525. }
  1526. public static void Sabdl_V(ArmEmitterContext context)
  1527. {
  1528. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1529. if (Optimizations.UseSse41 && op.Size < 2)
  1530. {
  1531. Operand n = GetVec(op.Rn);
  1532. Operand m = GetVec(op.Rm);
  1533. if (op.RegisterSize == RegisterSize.Simd128)
  1534. {
  1535. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  1536. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  1537. }
  1538. Intrinsic movInst = op.Size == 0
  1539. ? Intrinsic.X86Pmovsxbw
  1540. : Intrinsic.X86Pmovsxwd;
  1541. n = context.AddIntrinsic(movInst, n);
  1542. m = context.AddIntrinsic(movInst, m);
  1543. EmitSse41Sabd(context, op, n, m, isLong: true);
  1544. }
  1545. else
  1546. {
  1547. EmitVectorWidenRnRmBinaryOpSx(context, (op1, op2) =>
  1548. {
  1549. return EmitAbs(context, context.Subtract(op1, op2));
  1550. });
  1551. }
  1552. }
  1553. public static void Sadalp_V(ArmEmitterContext context)
  1554. {
  1555. EmitAddLongPairwise(context, signed: true, accumulate: true);
  1556. }
  1557. public static void Saddl_V(ArmEmitterContext context)
  1558. {
  1559. if (Optimizations.UseSse41)
  1560. {
  1561. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1562. Operand n = GetVec(op.Rn);
  1563. Operand m = GetVec(op.Rm);
  1564. if (op.RegisterSize == RegisterSize.Simd128)
  1565. {
  1566. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  1567. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  1568. }
  1569. Intrinsic movInst = X86PmovsxInstruction[op.Size];
  1570. n = context.AddIntrinsic(movInst, n);
  1571. m = context.AddIntrinsic(movInst, m);
  1572. Intrinsic addInst = X86PaddInstruction[op.Size + 1];
  1573. context.Copy(GetVec(op.Rd), context.AddIntrinsic(addInst, n, m));
  1574. }
  1575. else
  1576. {
  1577. EmitVectorWidenRnRmBinaryOpSx(context, (op1, op2) => context.Add(op1, op2));
  1578. }
  1579. }
  1580. public static void Saddlp_V(ArmEmitterContext context)
  1581. {
  1582. EmitAddLongPairwise(context, signed: true, accumulate: false);
  1583. }
  1584. public static void Saddlv_V(ArmEmitterContext context)
  1585. {
  1586. EmitVectorLongAcrossVectorOpSx(context, (op1, op2) => context.Add(op1, op2));
  1587. }
  1588. public static void Saddw_V(ArmEmitterContext context)
  1589. {
  1590. if (Optimizations.UseSse41)
  1591. {
  1592. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1593. Operand n = GetVec(op.Rn);
  1594. Operand m = GetVec(op.Rm);
  1595. if (op.RegisterSize == RegisterSize.Simd128)
  1596. {
  1597. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  1598. }
  1599. Intrinsic movInst = X86PmovsxInstruction[op.Size];
  1600. m = context.AddIntrinsic(movInst, m);
  1601. Intrinsic addInst = X86PaddInstruction[op.Size + 1];
  1602. context.Copy(GetVec(op.Rd), context.AddIntrinsic(addInst, n, m));
  1603. }
  1604. else
  1605. {
  1606. EmitVectorWidenRmBinaryOpSx(context, (op1, op2) => context.Add(op1, op2));
  1607. }
  1608. }
  1609. public static void Shadd_V(ArmEmitterContext context)
  1610. {
  1611. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1612. if (Optimizations.UseSse2 && op.Size > 0)
  1613. {
  1614. Operand n = GetVec(op.Rn);
  1615. Operand m = GetVec(op.Rm);
  1616. Operand res = context.AddIntrinsic(Intrinsic.X86Pand, n, m);
  1617. Operand res2 = context.AddIntrinsic(Intrinsic.X86Pxor, n, m);
  1618. Intrinsic shiftInst = op.Size == 1 ? Intrinsic.X86Psraw : Intrinsic.X86Psrad;
  1619. res2 = context.AddIntrinsic(shiftInst, res2, Const(1));
  1620. Intrinsic addInst = X86PaddInstruction[op.Size];
  1621. res = context.AddIntrinsic(addInst, res, res2);
  1622. if (op.RegisterSize == RegisterSize.Simd64)
  1623. {
  1624. res = context.VectorZeroUpper64(res);
  1625. }
  1626. context.Copy(GetVec(op.Rd), res);
  1627. }
  1628. else
  1629. {
  1630. EmitVectorBinaryOpSx(context, (op1, op2) =>
  1631. {
  1632. return context.ShiftRightSI(context.Add(op1, op2), Const(1));
  1633. });
  1634. }
  1635. }
  1636. public static void Shsub_V(ArmEmitterContext context)
  1637. {
  1638. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1639. if (Optimizations.UseSse2 && op.Size < 2)
  1640. {
  1641. Operand n = GetVec(op.Rn);
  1642. Operand m = GetVec(op.Rm);
  1643. Operand mask = X86GetAllElements(context, (int)(op.Size == 0 ? 0x80808080u : 0x80008000u));
  1644. Intrinsic addInst = X86PaddInstruction[op.Size];
  1645. Operand nPlusMask = context.AddIntrinsic(addInst, n, mask);
  1646. Operand mPlusMask = context.AddIntrinsic(addInst, m, mask);
  1647. Intrinsic avgInst = op.Size == 0 ? Intrinsic.X86Pavgb : Intrinsic.X86Pavgw;
  1648. Operand res = context.AddIntrinsic(avgInst, nPlusMask, mPlusMask);
  1649. Intrinsic subInst = X86PsubInstruction[op.Size];
  1650. res = context.AddIntrinsic(subInst, nPlusMask, res);
  1651. if (op.RegisterSize == RegisterSize.Simd64)
  1652. {
  1653. res = context.VectorZeroUpper64(res);
  1654. }
  1655. context.Copy(GetVec(op.Rd), res);
  1656. }
  1657. else
  1658. {
  1659. EmitVectorBinaryOpSx(context, (op1, op2) =>
  1660. {
  1661. return context.ShiftRightSI(context.Subtract(op1, op2), Const(1));
  1662. });
  1663. }
  1664. }
  1665. public static void Smax_V(ArmEmitterContext context)
  1666. {
  1667. if (Optimizations.UseSse41)
  1668. {
  1669. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1670. Operand n = GetVec(op.Rn);
  1671. Operand m = GetVec(op.Rm);
  1672. Intrinsic maxInst = X86PmaxsInstruction[op.Size];
  1673. Operand res = context.AddIntrinsic(maxInst, n, m);
  1674. if (op.RegisterSize == RegisterSize.Simd64)
  1675. {
  1676. res = context.VectorZeroUpper64(res);
  1677. }
  1678. context.Copy(GetVec(op.Rd), res);
  1679. }
  1680. else
  1681. {
  1682. Delegate dlg = new _S64_S64_S64(Math.Max);
  1683. EmitVectorBinaryOpSx(context, (op1, op2) => context.Call(dlg, op1, op2));
  1684. }
  1685. }
  1686. public static void Smaxp_V(ArmEmitterContext context)
  1687. {
  1688. if (Optimizations.UseSsse3)
  1689. {
  1690. EmitSsse3VectorPairwiseOp(context, X86PmaxsInstruction);
  1691. }
  1692. else
  1693. {
  1694. Delegate dlg = new _S64_S64_S64(Math.Max);
  1695. EmitVectorPairwiseOpSx(context, (op1, op2) => context.Call(dlg, op1, op2));
  1696. }
  1697. }
  1698. public static void Smaxv_V(ArmEmitterContext context)
  1699. {
  1700. Delegate dlg = new _S64_S64_S64(Math.Max);
  1701. EmitVectorAcrossVectorOpSx(context, (op1, op2) => context.Call(dlg, op1, op2));
  1702. }
  1703. public static void Smin_V(ArmEmitterContext context)
  1704. {
  1705. if (Optimizations.UseSse41)
  1706. {
  1707. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1708. Operand n = GetVec(op.Rn);
  1709. Operand m = GetVec(op.Rm);
  1710. Intrinsic minInst = X86PminsInstruction[op.Size];
  1711. Operand res = context.AddIntrinsic(minInst, n, m);
  1712. if (op.RegisterSize == RegisterSize.Simd64)
  1713. {
  1714. res = context.VectorZeroUpper64(res);
  1715. }
  1716. context.Copy(GetVec(op.Rd), res);
  1717. }
  1718. else
  1719. {
  1720. Delegate dlg = new _S64_S64_S64(Math.Min);
  1721. EmitVectorBinaryOpSx(context, (op1, op2) => context.Call(dlg, op1, op2));
  1722. }
  1723. }
  1724. public static void Sminp_V(ArmEmitterContext context)
  1725. {
  1726. if (Optimizations.UseSsse3)
  1727. {
  1728. EmitSsse3VectorPairwiseOp(context, X86PminsInstruction);
  1729. }
  1730. else
  1731. {
  1732. Delegate dlg = new _S64_S64_S64(Math.Min);
  1733. EmitVectorPairwiseOpSx(context, (op1, op2) => context.Call(dlg, op1, op2));
  1734. }
  1735. }
  1736. public static void Sminv_V(ArmEmitterContext context)
  1737. {
  1738. Delegate dlg = new _S64_S64_S64(Math.Min);
  1739. EmitVectorAcrossVectorOpSx(context, (op1, op2) => context.Call(dlg, op1, op2));
  1740. }
  1741. public static void Smlal_V(ArmEmitterContext context)
  1742. {
  1743. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1744. if (Optimizations.UseSse41 && op.Size < 2)
  1745. {
  1746. Operand d = GetVec(op.Rd);
  1747. Operand n = GetVec(op.Rn);
  1748. Operand m = GetVec(op.Rm);
  1749. if (op.RegisterSize == RegisterSize.Simd128)
  1750. {
  1751. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  1752. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  1753. }
  1754. Intrinsic movInst = X86PmovsxInstruction[op.Size];
  1755. n = context.AddIntrinsic(movInst, n);
  1756. m = context.AddIntrinsic(movInst, m);
  1757. Intrinsic mullInst = op.Size == 0 ? Intrinsic.X86Pmullw : Intrinsic.X86Pmulld;
  1758. Operand res = context.AddIntrinsic(mullInst, n, m);
  1759. Intrinsic addInst = X86PaddInstruction[op.Size + 1];
  1760. context.Copy(d, context.AddIntrinsic(addInst, d, res));
  1761. }
  1762. else
  1763. {
  1764. EmitVectorWidenRnRmTernaryOpSx(context, (op1, op2, op3) =>
  1765. {
  1766. return context.Add(op1, context.Multiply(op2, op3));
  1767. });
  1768. }
  1769. }
  1770. public static void Smlal_Ve(ArmEmitterContext context)
  1771. {
  1772. EmitVectorWidenTernaryOpByElemSx(context, (op1, op2, op3) =>
  1773. {
  1774. return context.Add(op1, context.Multiply(op2, op3));
  1775. });
  1776. }
  1777. public static void Smlsl_V(ArmEmitterContext context)
  1778. {
  1779. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1780. if (Optimizations.UseSse41 && op.Size < 2)
  1781. {
  1782. Operand d = GetVec(op.Rd);
  1783. Operand n = GetVec(op.Rn);
  1784. Operand m = GetVec(op.Rm);
  1785. if (op.RegisterSize == RegisterSize.Simd128)
  1786. {
  1787. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  1788. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  1789. }
  1790. Intrinsic movInst = op.Size == 0 ? Intrinsic.X86Pmovsxbw : Intrinsic.X86Pmovsxwd;
  1791. n = context.AddIntrinsic(movInst, n);
  1792. m = context.AddIntrinsic(movInst, m);
  1793. Intrinsic mullInst = op.Size == 0 ? Intrinsic.X86Pmullw : Intrinsic.X86Pmulld;
  1794. Operand res = context.AddIntrinsic(mullInst, n, m);
  1795. Intrinsic subInst = X86PsubInstruction[op.Size + 1];
  1796. context.Copy(d, context.AddIntrinsic(subInst, d, res));
  1797. }
  1798. else
  1799. {
  1800. EmitVectorWidenRnRmTernaryOpSx(context, (op1, op2, op3) =>
  1801. {
  1802. return context.Subtract(op1, context.Multiply(op2, op3));
  1803. });
  1804. }
  1805. }
  1806. public static void Smlsl_Ve(ArmEmitterContext context)
  1807. {
  1808. EmitVectorWidenTernaryOpByElemSx(context, (op1, op2, op3) =>
  1809. {
  1810. return context.Subtract(op1, context.Multiply(op2, op3));
  1811. });
  1812. }
  1813. public static void Smull_V(ArmEmitterContext context)
  1814. {
  1815. EmitVectorWidenRnRmBinaryOpSx(context, (op1, op2) => context.Multiply(op1, op2));
  1816. }
  1817. public static void Smull_Ve(ArmEmitterContext context)
  1818. {
  1819. EmitVectorWidenBinaryOpByElemSx(context, (op1, op2) => context.Multiply(op1, op2));
  1820. }
  1821. public static void Sqabs_S(ArmEmitterContext context)
  1822. {
  1823. EmitScalarSaturatingUnaryOpSx(context, (op1) => EmitAbs(context, op1));
  1824. }
  1825. public static void Sqabs_V(ArmEmitterContext context)
  1826. {
  1827. EmitVectorSaturatingUnaryOpSx(context, (op1) => EmitAbs(context, op1));
  1828. }
  1829. public static void Sqadd_S(ArmEmitterContext context)
  1830. {
  1831. EmitScalarSaturatingBinaryOpSx(context, SaturatingFlags.Add);
  1832. }
  1833. public static void Sqadd_V(ArmEmitterContext context)
  1834. {
  1835. EmitVectorSaturatingBinaryOpSx(context, SaturatingFlags.Add);
  1836. }
  1837. public static void Sqdmulh_S(ArmEmitterContext context)
  1838. {
  1839. EmitSaturatingBinaryOp(context, (op1, op2) => EmitDoublingMultiplyHighHalf(context, op1, op2, round: false), SaturatingFlags.ScalarSx);
  1840. }
  1841. public static void Sqdmulh_V(ArmEmitterContext context)
  1842. {
  1843. EmitSaturatingBinaryOp(context, (op1, op2) => EmitDoublingMultiplyHighHalf(context, op1, op2, round: false), SaturatingFlags.VectorSx);
  1844. }
  1845. public static void Sqneg_S(ArmEmitterContext context)
  1846. {
  1847. EmitScalarSaturatingUnaryOpSx(context, (op1) => context.Negate(op1));
  1848. }
  1849. public static void Sqneg_V(ArmEmitterContext context)
  1850. {
  1851. EmitVectorSaturatingUnaryOpSx(context, (op1) => context.Negate(op1));
  1852. }
  1853. public static void Sqrdmulh_S(ArmEmitterContext context)
  1854. {
  1855. EmitSaturatingBinaryOp(context, (op1, op2) => EmitDoublingMultiplyHighHalf(context, op1, op2, round: true), SaturatingFlags.ScalarSx);
  1856. }
  1857. public static void Sqrdmulh_V(ArmEmitterContext context)
  1858. {
  1859. EmitSaturatingBinaryOp(context, (op1, op2) => EmitDoublingMultiplyHighHalf(context, op1, op2, round: true), SaturatingFlags.VectorSx);
  1860. }
  1861. public static void Sqsub_S(ArmEmitterContext context)
  1862. {
  1863. EmitScalarSaturatingBinaryOpSx(context, SaturatingFlags.Sub);
  1864. }
  1865. public static void Sqsub_V(ArmEmitterContext context)
  1866. {
  1867. EmitVectorSaturatingBinaryOpSx(context, SaturatingFlags.Sub);
  1868. }
  1869. public static void Sqxtn_S(ArmEmitterContext context)
  1870. {
  1871. EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.ScalarSxSx);
  1872. }
  1873. public static void Sqxtn_V(ArmEmitterContext context)
  1874. {
  1875. EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.VectorSxSx);
  1876. }
  1877. public static void Sqxtun_S(ArmEmitterContext context)
  1878. {
  1879. EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.ScalarSxZx);
  1880. }
  1881. public static void Sqxtun_V(ArmEmitterContext context)
  1882. {
  1883. EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.VectorSxZx);
  1884. }
  1885. public static void Srhadd_V(ArmEmitterContext context)
  1886. {
  1887. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1888. if (Optimizations.UseSse2 && op.Size < 2)
  1889. {
  1890. Operand n = GetVec(op.Rn);
  1891. Operand m = GetVec(op.Rm);
  1892. Operand mask = X86GetAllElements(context, (int)(op.Size == 0 ? 0x80808080u : 0x80008000u));
  1893. Intrinsic subInst = X86PsubInstruction[op.Size];
  1894. Operand nMinusMask = context.AddIntrinsic(subInst, n, mask);
  1895. Operand mMinusMask = context.AddIntrinsic(subInst, m, mask);
  1896. Intrinsic avgInst = op.Size == 0 ? Intrinsic.X86Pavgb : Intrinsic.X86Pavgw;
  1897. Operand res = context.AddIntrinsic(avgInst, nMinusMask, mMinusMask);
  1898. Intrinsic addInst = X86PaddInstruction[op.Size];
  1899. res = context.AddIntrinsic(addInst, mask, res);
  1900. if (op.RegisterSize == RegisterSize.Simd64)
  1901. {
  1902. res = context.VectorZeroUpper64(res);
  1903. }
  1904. context.Copy(GetVec(op.Rd), res);
  1905. }
  1906. else
  1907. {
  1908. EmitVectorBinaryOpSx(context, (op1, op2) =>
  1909. {
  1910. Operand res = context.Add(op1, op2);
  1911. res = context.Add(res, Const(1L));
  1912. return context.ShiftRightSI(res, Const(1));
  1913. });
  1914. }
  1915. }
  1916. public static void Ssubl_V(ArmEmitterContext context)
  1917. {
  1918. if (Optimizations.UseSse41)
  1919. {
  1920. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1921. Operand n = GetVec(op.Rn);
  1922. Operand m = GetVec(op.Rm);
  1923. if (op.RegisterSize == RegisterSize.Simd128)
  1924. {
  1925. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  1926. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  1927. }
  1928. Intrinsic movInst = X86PmovsxInstruction[op.Size];
  1929. n = context.AddIntrinsic(movInst, n);
  1930. m = context.AddIntrinsic(movInst, m);
  1931. Intrinsic subInst = X86PsubInstruction[op.Size + 1];
  1932. context.Copy(GetVec(op.Rd), context.AddIntrinsic(subInst, n, m));
  1933. }
  1934. else
  1935. {
  1936. EmitVectorWidenRnRmBinaryOpSx(context, (op1, op2) => context.Subtract(op1, op2));
  1937. }
  1938. }
  1939. public static void Ssubw_V(ArmEmitterContext context)
  1940. {
  1941. if (Optimizations.UseSse41)
  1942. {
  1943. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1944. Operand n = GetVec(op.Rn);
  1945. Operand m = GetVec(op.Rm);
  1946. if (op.RegisterSize == RegisterSize.Simd128)
  1947. {
  1948. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  1949. }
  1950. Intrinsic movInst = X86PmovsxInstruction[op.Size];
  1951. m = context.AddIntrinsic(movInst, m);
  1952. Intrinsic subInst = X86PsubInstruction[op.Size + 1];
  1953. context.Copy(GetVec(op.Rd), context.AddIntrinsic(subInst, n, m));
  1954. }
  1955. else
  1956. {
  1957. EmitVectorWidenRmBinaryOpSx(context, (op1, op2) => context.Subtract(op1, op2));
  1958. }
  1959. }
  1960. public static void Sub_S(ArmEmitterContext context)
  1961. {
  1962. EmitScalarBinaryOpZx(context, (op1, op2) => context.Subtract(op1, op2));
  1963. }
  1964. public static void Sub_V(ArmEmitterContext context)
  1965. {
  1966. if (Optimizations.UseSse2)
  1967. {
  1968. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  1969. Operand n = GetVec(op.Rn);
  1970. Operand m = GetVec(op.Rm);
  1971. Intrinsic subInst = X86PsubInstruction[op.Size];
  1972. Operand res = context.AddIntrinsic(subInst, n, m);
  1973. if (op.RegisterSize == RegisterSize.Simd64)
  1974. {
  1975. res = context.VectorZeroUpper64(res);
  1976. }
  1977. context.Copy(GetVec(op.Rd), res);
  1978. }
  1979. else
  1980. {
  1981. EmitVectorBinaryOpZx(context, (op1, op2) => context.Subtract(op1, op2));
  1982. }
  1983. }
  1984. public static void Subhn_V(ArmEmitterContext context)
  1985. {
  1986. EmitHighNarrow(context, (op1, op2) => context.Subtract(op1, op2), round: false);
  1987. }
  1988. public static void Suqadd_S(ArmEmitterContext context)
  1989. {
  1990. EmitScalarSaturatingBinaryOpSx(context, SaturatingFlags.Accumulate);
  1991. }
  1992. public static void Suqadd_V(ArmEmitterContext context)
  1993. {
  1994. EmitVectorSaturatingBinaryOpSx(context, SaturatingFlags.Accumulate);
  1995. }
  1996. public static void Uaba_V(ArmEmitterContext context)
  1997. {
  1998. EmitVectorTernaryOpZx(context, (op1, op2, op3) =>
  1999. {
  2000. return context.Add(op1, EmitAbs(context, context.Subtract(op2, op3)));
  2001. });
  2002. }
  2003. public static void Uabal_V(ArmEmitterContext context)
  2004. {
  2005. EmitVectorWidenRnRmTernaryOpZx(context, (op1, op2, op3) =>
  2006. {
  2007. return context.Add(op1, EmitAbs(context, context.Subtract(op2, op3)));
  2008. });
  2009. }
  2010. public static void Uabd_V(ArmEmitterContext context)
  2011. {
  2012. if (Optimizations.UseSse41)
  2013. {
  2014. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2015. Operand n = GetVec(op.Rn);
  2016. Operand m = GetVec(op.Rm);
  2017. EmitSse41Uabd(context, op, n, m, isLong: false);
  2018. }
  2019. else
  2020. {
  2021. EmitVectorBinaryOpZx(context, (op1, op2) =>
  2022. {
  2023. return EmitAbs(context, context.Subtract(op1, op2));
  2024. });
  2025. }
  2026. }
  2027. public static void Uabdl_V(ArmEmitterContext context)
  2028. {
  2029. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2030. if (Optimizations.UseSse41 && op.Size < 2)
  2031. {
  2032. Operand n = GetVec(op.Rn);
  2033. Operand m = GetVec(op.Rm);
  2034. if (op.RegisterSize == RegisterSize.Simd128)
  2035. {
  2036. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  2037. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2038. }
  2039. Intrinsic movInst = op.Size == 0
  2040. ? Intrinsic.X86Pmovzxbw
  2041. : Intrinsic.X86Pmovzxwd;
  2042. n = context.AddIntrinsic(movInst, n);
  2043. m = context.AddIntrinsic(movInst, m);
  2044. EmitSse41Uabd(context, op, n, m, isLong: true);
  2045. }
  2046. else
  2047. {
  2048. EmitVectorWidenRnRmBinaryOpZx(context, (op1, op2) =>
  2049. {
  2050. return EmitAbs(context, context.Subtract(op1, op2));
  2051. });
  2052. }
  2053. }
  2054. public static void Uadalp_V(ArmEmitterContext context)
  2055. {
  2056. EmitAddLongPairwise(context, signed: false, accumulate: true);
  2057. }
  2058. public static void Uaddl_V(ArmEmitterContext context)
  2059. {
  2060. if (Optimizations.UseSse41)
  2061. {
  2062. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2063. Operand n = GetVec(op.Rn);
  2064. Operand m = GetVec(op.Rm);
  2065. if (op.RegisterSize == RegisterSize.Simd128)
  2066. {
  2067. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  2068. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2069. }
  2070. Intrinsic movInst = X86PmovzxInstruction[op.Size];
  2071. n = context.AddIntrinsic(movInst, n);
  2072. m = context.AddIntrinsic(movInst, m);
  2073. Intrinsic addInst = X86PaddInstruction[op.Size + 1];
  2074. context.Copy(GetVec(op.Rd), context.AddIntrinsic(addInst, n, m));
  2075. }
  2076. else
  2077. {
  2078. EmitVectorWidenRnRmBinaryOpZx(context, (op1, op2) => context.Add(op1, op2));
  2079. }
  2080. }
  2081. public static void Uaddlp_V(ArmEmitterContext context)
  2082. {
  2083. EmitAddLongPairwise(context, signed: false, accumulate: false);
  2084. }
  2085. public static void Uaddlv_V(ArmEmitterContext context)
  2086. {
  2087. EmitVectorLongAcrossVectorOpZx(context, (op1, op2) => context.Add(op1, op2));
  2088. }
  2089. public static void Uaddw_V(ArmEmitterContext context)
  2090. {
  2091. if (Optimizations.UseSse41)
  2092. {
  2093. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2094. Operand n = GetVec(op.Rn);
  2095. Operand m = GetVec(op.Rm);
  2096. if (op.RegisterSize == RegisterSize.Simd128)
  2097. {
  2098. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2099. }
  2100. Intrinsic movInst = X86PmovzxInstruction[op.Size];
  2101. m = context.AddIntrinsic(movInst, m);
  2102. Intrinsic addInst = X86PaddInstruction[op.Size + 1];
  2103. context.Copy(GetVec(op.Rd), context.AddIntrinsic(addInst, n, m));
  2104. }
  2105. else
  2106. {
  2107. EmitVectorWidenRmBinaryOpZx(context, (op1, op2) => context.Add(op1, op2));
  2108. }
  2109. }
  2110. public static void Uhadd_V(ArmEmitterContext context)
  2111. {
  2112. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2113. if (Optimizations.UseSse2 && op.Size > 0)
  2114. {
  2115. Operand n = GetVec(op.Rn);
  2116. Operand m = GetVec(op.Rm);
  2117. Operand res = context.AddIntrinsic(Intrinsic.X86Pand, n, m);
  2118. Operand res2 = context.AddIntrinsic(Intrinsic.X86Pxor, n, m);
  2119. Intrinsic shiftInst = op.Size == 1 ? Intrinsic.X86Psrlw : Intrinsic.X86Psrld;
  2120. res2 = context.AddIntrinsic(shiftInst, res2, Const(1));
  2121. Intrinsic addInst = X86PaddInstruction[op.Size];
  2122. res = context.AddIntrinsic(addInst, res, res2);
  2123. if (op.RegisterSize == RegisterSize.Simd64)
  2124. {
  2125. res = context.VectorZeroUpper64(res);
  2126. }
  2127. context.Copy(GetVec(op.Rd), res);
  2128. }
  2129. else
  2130. {
  2131. EmitVectorBinaryOpZx(context, (op1, op2) =>
  2132. {
  2133. return context.ShiftRightUI(context.Add(op1, op2), Const(1));
  2134. });
  2135. }
  2136. }
  2137. public static void Uhsub_V(ArmEmitterContext context)
  2138. {
  2139. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2140. if (Optimizations.UseSse2 && op.Size < 2)
  2141. {
  2142. Operand n = GetVec(op.Rn);
  2143. Operand m = GetVec(op.Rm);
  2144. Intrinsic avgInst = op.Size == 0 ? Intrinsic.X86Pavgb : Intrinsic.X86Pavgw;
  2145. Operand res = context.AddIntrinsic(avgInst, n, m);
  2146. Intrinsic subInst = X86PsubInstruction[op.Size];
  2147. res = context.AddIntrinsic(subInst, n, res);
  2148. if (op.RegisterSize == RegisterSize.Simd64)
  2149. {
  2150. res = context.VectorZeroUpper64(res);
  2151. }
  2152. context.Copy(GetVec(op.Rd), res);
  2153. }
  2154. else
  2155. {
  2156. EmitVectorBinaryOpZx(context, (op1, op2) =>
  2157. {
  2158. return context.ShiftRightUI(context.Subtract(op1, op2), Const(1));
  2159. });
  2160. }
  2161. }
  2162. public static void Umax_V(ArmEmitterContext context)
  2163. {
  2164. if (Optimizations.UseSse41)
  2165. {
  2166. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2167. Operand n = GetVec(op.Rn);
  2168. Operand m = GetVec(op.Rm);
  2169. Intrinsic maxInst = X86PmaxuInstruction[op.Size];
  2170. Operand res = context.AddIntrinsic(maxInst, n, m);
  2171. if (op.RegisterSize == RegisterSize.Simd64)
  2172. {
  2173. res = context.VectorZeroUpper64(res);
  2174. }
  2175. context.Copy(GetVec(op.Rd), res);
  2176. }
  2177. else
  2178. {
  2179. Delegate dlg = new _U64_U64_U64(Math.Max);
  2180. EmitVectorBinaryOpZx(context, (op1, op2) => context.Call(dlg, op1, op2));
  2181. }
  2182. }
  2183. public static void Umaxp_V(ArmEmitterContext context)
  2184. {
  2185. if (Optimizations.UseSsse3)
  2186. {
  2187. EmitSsse3VectorPairwiseOp(context, X86PmaxuInstruction);
  2188. }
  2189. else
  2190. {
  2191. Delegate dlg = new _U64_U64_U64(Math.Max);
  2192. EmitVectorPairwiseOpZx(context, (op1, op2) => context.Call(dlg, op1, op2));
  2193. }
  2194. }
  2195. public static void Umaxv_V(ArmEmitterContext context)
  2196. {
  2197. Delegate dlg = new _U64_U64_U64(Math.Max);
  2198. EmitVectorAcrossVectorOpZx(context, (op1, op2) => context.Call(dlg, op1, op2));
  2199. }
  2200. public static void Umin_V(ArmEmitterContext context)
  2201. {
  2202. if (Optimizations.UseSse41)
  2203. {
  2204. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2205. Operand n = GetVec(op.Rn);
  2206. Operand m = GetVec(op.Rm);
  2207. Intrinsic minInst = X86PminuInstruction[op.Size];
  2208. Operand res = context.AddIntrinsic(minInst, n, m);
  2209. if (op.RegisterSize == RegisterSize.Simd64)
  2210. {
  2211. res = context.VectorZeroUpper64(res);
  2212. }
  2213. context.Copy(GetVec(op.Rd), res);
  2214. }
  2215. else
  2216. {
  2217. Delegate dlg = new _U64_U64_U64(Math.Min);
  2218. EmitVectorBinaryOpZx(context, (op1, op2) => context.Call(dlg, op1, op2));
  2219. }
  2220. }
  2221. public static void Uminp_V(ArmEmitterContext context)
  2222. {
  2223. if (Optimizations.UseSsse3)
  2224. {
  2225. EmitSsse3VectorPairwiseOp(context, X86PminuInstruction);
  2226. }
  2227. else
  2228. {
  2229. Delegate dlg = new _U64_U64_U64(Math.Min);
  2230. EmitVectorPairwiseOpZx(context, (op1, op2) => context.Call(dlg, op1, op2));
  2231. }
  2232. }
  2233. public static void Uminv_V(ArmEmitterContext context)
  2234. {
  2235. Delegate dlg = new _U64_U64_U64(Math.Min);
  2236. EmitVectorAcrossVectorOpZx(context, (op1, op2) => context.Call(dlg, op1, op2));
  2237. }
  2238. public static void Umlal_V(ArmEmitterContext context)
  2239. {
  2240. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2241. if (Optimizations.UseSse41 && op.Size < 2)
  2242. {
  2243. Operand d = GetVec(op.Rd);
  2244. Operand n = GetVec(op.Rn);
  2245. Operand m = GetVec(op.Rm);
  2246. if (op.RegisterSize == RegisterSize.Simd128)
  2247. {
  2248. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  2249. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2250. }
  2251. Intrinsic movInst = X86PmovzxInstruction[op.Size];
  2252. n = context.AddIntrinsic(movInst, n);
  2253. m = context.AddIntrinsic(movInst, m);
  2254. Intrinsic mullInst = op.Size == 0 ? Intrinsic.X86Pmullw : Intrinsic.X86Pmulld;
  2255. Operand res = context.AddIntrinsic(mullInst, n, m);
  2256. Intrinsic addInst = X86PaddInstruction[op.Size + 1];
  2257. context.Copy(d, context.AddIntrinsic(addInst, d, res));
  2258. }
  2259. else
  2260. {
  2261. EmitVectorWidenRnRmTernaryOpZx(context, (op1, op2, op3) =>
  2262. {
  2263. return context.Add(op1, context.Multiply(op2, op3));
  2264. });
  2265. }
  2266. }
  2267. public static void Umlal_Ve(ArmEmitterContext context)
  2268. {
  2269. EmitVectorWidenTernaryOpByElemZx(context, (op1, op2, op3) =>
  2270. {
  2271. return context.Add(op1, context.Multiply(op2, op3));
  2272. });
  2273. }
  2274. public static void Umlsl_V(ArmEmitterContext context)
  2275. {
  2276. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2277. if (Optimizations.UseSse41 && op.Size < 2)
  2278. {
  2279. Operand d = GetVec(op.Rd);
  2280. Operand n = GetVec(op.Rn);
  2281. Operand m = GetVec(op.Rm);
  2282. if (op.RegisterSize == RegisterSize.Simd128)
  2283. {
  2284. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  2285. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2286. }
  2287. Intrinsic movInst = op.Size == 0 ? Intrinsic.X86Pmovzxbw : Intrinsic.X86Pmovzxwd;
  2288. n = context.AddIntrinsic(movInst, n);
  2289. m = context.AddIntrinsic(movInst, m);
  2290. Intrinsic mullInst = op.Size == 0 ? Intrinsic.X86Pmullw : Intrinsic.X86Pmulld;
  2291. Operand res = context.AddIntrinsic(mullInst, n, m);
  2292. Intrinsic subInst = X86PsubInstruction[op.Size + 1];
  2293. context.Copy(d, context.AddIntrinsic(subInst, d, res));
  2294. }
  2295. else
  2296. {
  2297. EmitVectorWidenRnRmTernaryOpZx(context, (op1, op2, op3) =>
  2298. {
  2299. return context.Subtract(op1, context.Multiply(op2, op3));
  2300. });
  2301. }
  2302. }
  2303. public static void Umlsl_Ve(ArmEmitterContext context)
  2304. {
  2305. EmitVectorWidenTernaryOpByElemZx(context, (op1, op2, op3) =>
  2306. {
  2307. return context.Subtract(op1, context.Multiply(op2, op3));
  2308. });
  2309. }
  2310. public static void Umull_V(ArmEmitterContext context)
  2311. {
  2312. EmitVectorWidenRnRmBinaryOpZx(context, (op1, op2) => context.Multiply(op1, op2));
  2313. }
  2314. public static void Umull_Ve(ArmEmitterContext context)
  2315. {
  2316. EmitVectorWidenBinaryOpByElemZx(context, (op1, op2) => context.Multiply(op1, op2));
  2317. }
  2318. public static void Uqadd_S(ArmEmitterContext context)
  2319. {
  2320. EmitScalarSaturatingBinaryOpZx(context, SaturatingFlags.Add);
  2321. }
  2322. public static void Uqadd_V(ArmEmitterContext context)
  2323. {
  2324. EmitVectorSaturatingBinaryOpZx(context, SaturatingFlags.Add);
  2325. }
  2326. public static void Uqsub_S(ArmEmitterContext context)
  2327. {
  2328. EmitScalarSaturatingBinaryOpZx(context, SaturatingFlags.Sub);
  2329. }
  2330. public static void Uqsub_V(ArmEmitterContext context)
  2331. {
  2332. EmitVectorSaturatingBinaryOpZx(context, SaturatingFlags.Sub);
  2333. }
  2334. public static void Uqxtn_S(ArmEmitterContext context)
  2335. {
  2336. EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.ScalarZxZx);
  2337. }
  2338. public static void Uqxtn_V(ArmEmitterContext context)
  2339. {
  2340. EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.VectorZxZx);
  2341. }
  2342. public static void Urhadd_V(ArmEmitterContext context)
  2343. {
  2344. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2345. if (Optimizations.UseSse2 && op.Size < 2)
  2346. {
  2347. Operand n = GetVec(op.Rn);
  2348. Operand m = GetVec(op.Rm);
  2349. Intrinsic avgInst = op.Size == 0 ? Intrinsic.X86Pavgb : Intrinsic.X86Pavgw;
  2350. Operand res = context.AddIntrinsic(avgInst, n, m);
  2351. if (op.RegisterSize == RegisterSize.Simd64)
  2352. {
  2353. res = context.VectorZeroUpper64(res);
  2354. }
  2355. context.Copy(GetVec(op.Rd), res);
  2356. }
  2357. else
  2358. {
  2359. EmitVectorBinaryOpZx(context, (op1, op2) =>
  2360. {
  2361. Operand res = context.Add(op1, op2);
  2362. res = context.Add(res, Const(1L));
  2363. return context.ShiftRightUI(res, Const(1));
  2364. });
  2365. }
  2366. }
  2367. public static void Usqadd_S(ArmEmitterContext context)
  2368. {
  2369. EmitScalarSaturatingBinaryOpZx(context, SaturatingFlags.Accumulate);
  2370. }
  2371. public static void Usqadd_V(ArmEmitterContext context)
  2372. {
  2373. EmitVectorSaturatingBinaryOpZx(context, SaturatingFlags.Accumulate);
  2374. }
  2375. public static void Usubl_V(ArmEmitterContext context)
  2376. {
  2377. if (Optimizations.UseSse41)
  2378. {
  2379. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2380. Operand n = GetVec(op.Rn);
  2381. Operand m = GetVec(op.Rm);
  2382. if (op.RegisterSize == RegisterSize.Simd128)
  2383. {
  2384. n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
  2385. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2386. }
  2387. Intrinsic movInst = X86PmovzxInstruction[op.Size];
  2388. n = context.AddIntrinsic(movInst, n);
  2389. m = context.AddIntrinsic(movInst, m);
  2390. Intrinsic subInst = X86PsubInstruction[op.Size + 1];
  2391. context.Copy(GetVec(op.Rd), context.AddIntrinsic(subInst, n, m));
  2392. }
  2393. else
  2394. {
  2395. EmitVectorWidenRnRmBinaryOpZx(context, (op1, op2) => context.Subtract(op1, op2));
  2396. }
  2397. }
  2398. public static void Usubw_V(ArmEmitterContext context)
  2399. {
  2400. if (Optimizations.UseSse41)
  2401. {
  2402. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2403. Operand n = GetVec(op.Rn);
  2404. Operand m = GetVec(op.Rm);
  2405. if (op.RegisterSize == RegisterSize.Simd128)
  2406. {
  2407. m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
  2408. }
  2409. Intrinsic movInst = X86PmovzxInstruction[op.Size];
  2410. m = context.AddIntrinsic(movInst, m);
  2411. Intrinsic subInst = X86PsubInstruction[op.Size + 1];
  2412. context.Copy(GetVec(op.Rd), context.AddIntrinsic(subInst, n, m));
  2413. }
  2414. else
  2415. {
  2416. EmitVectorWidenRmBinaryOpZx(context, (op1, op2) => context.Subtract(op1, op2));
  2417. }
  2418. }
  2419. private static Operand EmitAbs(ArmEmitterContext context, Operand value)
  2420. {
  2421. Operand isPositive = context.ICompareGreaterOrEqual(value, Const(value.Type, 0));
  2422. return context.ConditionalSelect(isPositive, value, context.Negate(value));
  2423. }
  2424. private static void EmitAddLongPairwise(ArmEmitterContext context, bool signed, bool accumulate)
  2425. {
  2426. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  2427. Operand res = context.VectorZero();
  2428. int pairs = op.GetPairsCount() >> op.Size;
  2429. for (int index = 0; index < pairs; index++)
  2430. {
  2431. int pairIndex = index << 1;
  2432. Operand ne0 = EmitVectorExtract(context, op.Rn, pairIndex, op.Size, signed);
  2433. Operand ne1 = EmitVectorExtract(context, op.Rn, pairIndex + 1, op.Size, signed);
  2434. Operand e = context.Add(ne0, ne1);
  2435. if (accumulate)
  2436. {
  2437. Operand de = EmitVectorExtract(context, op.Rd, index, op.Size + 1, signed);
  2438. e = context.Add(e, de);
  2439. }
  2440. res = EmitVectorInsert(context, res, e, index, op.Size + 1);
  2441. }
  2442. context.Copy(GetVec(op.Rd), res);
  2443. }
  2444. private static Operand EmitDoublingMultiplyHighHalf(
  2445. ArmEmitterContext context,
  2446. Operand n,
  2447. Operand m,
  2448. bool round)
  2449. {
  2450. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2451. int eSize = 8 << op.Size;
  2452. Operand res = context.Multiply(n, m);
  2453. if (!round)
  2454. {
  2455. res = context.ShiftRightSI(res, Const(eSize - 1));
  2456. }
  2457. else
  2458. {
  2459. long roundConst = 1L << (eSize - 1);
  2460. res = context.ShiftLeft(res, Const(1));
  2461. res = context.Add(res, Const(roundConst));
  2462. res = context.ShiftRightSI(res, Const(eSize));
  2463. Operand isIntMin = context.ICompareEqual(res, Const((long)int.MinValue));
  2464. res = context.ConditionalSelect(isIntMin, context.Negate(res), res);
  2465. }
  2466. return res;
  2467. }
  2468. private static void EmitHighNarrow(ArmEmitterContext context, Func2I emit, bool round)
  2469. {
  2470. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2471. int elems = 8 >> op.Size;
  2472. int eSize = 8 << op.Size;
  2473. int part = op.RegisterSize == RegisterSize.Simd128 ? elems : 0;
  2474. Operand d = GetVec(op.Rd);
  2475. Operand res = part == 0 ? context.VectorZero() : context.Copy(d);
  2476. long roundConst = 1L << (eSize - 1);
  2477. for (int index = 0; index < elems; index++)
  2478. {
  2479. Operand ne = EmitVectorExtractZx(context, op.Rn, index, op.Size + 1);
  2480. Operand me = EmitVectorExtractZx(context, op.Rm, index, op.Size + 1);
  2481. Operand de = emit(ne, me);
  2482. if (round)
  2483. {
  2484. de = context.Add(de, Const(roundConst));
  2485. }
  2486. de = context.ShiftRightUI(de, Const(eSize));
  2487. res = EmitVectorInsert(context, res, de, part + index, op.Size);
  2488. }
  2489. context.Copy(d, res);
  2490. }
  2491. public static void EmitScalarRoundOpF(ArmEmitterContext context, FPRoundingMode roundMode)
  2492. {
  2493. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  2494. Operand n = GetVec(op.Rn);
  2495. Intrinsic inst = (op.Size & 1) != 0 ? Intrinsic.X86Roundsd : Intrinsic.X86Roundss;
  2496. Operand res = context.AddIntrinsic(inst, n, Const(X86GetRoundControl(roundMode)));
  2497. if ((op.Size & 1) != 0)
  2498. {
  2499. res = context.VectorZeroUpper64(res);
  2500. }
  2501. else
  2502. {
  2503. res = context.VectorZeroUpper96(res);
  2504. }
  2505. context.Copy(GetVec(op.Rd), res);
  2506. }
  2507. public static void EmitVectorRoundOpF(ArmEmitterContext context, FPRoundingMode roundMode)
  2508. {
  2509. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  2510. Operand n = GetVec(op.Rn);
  2511. Intrinsic inst = (op.Size & 1) != 0 ? Intrinsic.X86Roundpd : Intrinsic.X86Roundps;
  2512. Operand res = context.AddIntrinsic(inst, n, Const(X86GetRoundControl(roundMode)));
  2513. if (op.RegisterSize == RegisterSize.Simd64)
  2514. {
  2515. res = context.VectorZeroUpper64(res);
  2516. }
  2517. context.Copy(GetVec(op.Rd), res);
  2518. }
  2519. private static Operand EmitSse2VectorIsQNaNOpF(ArmEmitterContext context, Operand opF)
  2520. {
  2521. IOpCodeSimd op = (IOpCodeSimd)context.CurrOp;
  2522. if ((op.Size & 1) == 0)
  2523. {
  2524. const int QBit = 22;
  2525. Operand qMask = X86GetAllElements(context, 1 << QBit);
  2526. Operand mask1 = context.AddIntrinsic(Intrinsic.X86Cmpps, opF, opF, Const((int)CmpCondition.UnorderedQ));
  2527. Operand mask2 = context.AddIntrinsic(Intrinsic.X86Pand, opF, qMask);
  2528. mask2 = context.AddIntrinsic(Intrinsic.X86Cmpps, mask2, qMask, Const((int)CmpCondition.Equal));
  2529. return context.AddIntrinsic(Intrinsic.X86Andps, mask1, mask2);
  2530. }
  2531. else /* if ((op.Size & 1) == 1) */
  2532. {
  2533. const int QBit = 51;
  2534. Operand qMask = X86GetAllElements(context, 1L << QBit);
  2535. Operand mask1 = context.AddIntrinsic(Intrinsic.X86Cmppd, opF, opF, Const((int)CmpCondition.UnorderedQ));
  2536. Operand mask2 = context.AddIntrinsic(Intrinsic.X86Pand, opF, qMask);
  2537. mask2 = context.AddIntrinsic(Intrinsic.X86Cmppd, mask2, qMask, Const((int)CmpCondition.Equal));
  2538. return context.AddIntrinsic(Intrinsic.X86Andpd, mask1, mask2);
  2539. }
  2540. }
  2541. private static void EmitSse41MaxMinNumOpF(ArmEmitterContext context, bool isMaxNum, bool scalar)
  2542. {
  2543. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2544. Operand d = GetVec(op.Rd);
  2545. Operand n = GetVec(op.Rn);
  2546. Operand m = GetVec(op.Rm);
  2547. Operand nNum = context.Copy(n);
  2548. Operand mNum = context.Copy(m);
  2549. Operand nQNaNMask = EmitSse2VectorIsQNaNOpF(context, nNum);
  2550. Operand mQNaNMask = EmitSse2VectorIsQNaNOpF(context, mNum);
  2551. int sizeF = op.Size & 1;
  2552. if (sizeF == 0)
  2553. {
  2554. Operand negInfMask = X86GetAllElements(context, isMaxNum ? float.NegativeInfinity : float.PositiveInfinity);
  2555. Operand nMask = context.AddIntrinsic(Intrinsic.X86Andnps, mQNaNMask, nQNaNMask);
  2556. Operand mMask = context.AddIntrinsic(Intrinsic.X86Andnps, nQNaNMask, mQNaNMask);
  2557. nNum = context.AddIntrinsic(Intrinsic.X86Blendvps, nNum, negInfMask, nMask);
  2558. mNum = context.AddIntrinsic(Intrinsic.X86Blendvps, mNum, negInfMask, mMask);
  2559. Operand res = context.AddIntrinsic(isMaxNum ? Intrinsic.X86Maxps : Intrinsic.X86Minps, nNum, mNum);
  2560. if (scalar)
  2561. {
  2562. res = context.VectorZeroUpper96(res);
  2563. }
  2564. else if (op.RegisterSize == RegisterSize.Simd64)
  2565. {
  2566. res = context.VectorZeroUpper64(res);
  2567. }
  2568. context.Copy(d, res);
  2569. }
  2570. else /* if (sizeF == 1) */
  2571. {
  2572. Operand negInfMask = X86GetAllElements(context, isMaxNum ? double.NegativeInfinity : double.PositiveInfinity);
  2573. Operand nMask = context.AddIntrinsic(Intrinsic.X86Andnpd, mQNaNMask, nQNaNMask);
  2574. Operand mMask = context.AddIntrinsic(Intrinsic.X86Andnpd, nQNaNMask, mQNaNMask);
  2575. nNum = context.AddIntrinsic(Intrinsic.X86Blendvpd, nNum, negInfMask, nMask);
  2576. mNum = context.AddIntrinsic(Intrinsic.X86Blendvpd, mNum, negInfMask, mMask);
  2577. Operand res = context.AddIntrinsic(isMaxNum ? Intrinsic.X86Maxpd : Intrinsic.X86Minpd, nNum, mNum);
  2578. if (scalar)
  2579. {
  2580. res = context.VectorZeroUpper64(res);
  2581. }
  2582. context.Copy(d, res);
  2583. }
  2584. }
  2585. private enum AddSub
  2586. {
  2587. None,
  2588. Add,
  2589. Subtract
  2590. }
  2591. private static void EmitSse41Mul_AddSub(ArmEmitterContext context, AddSub addSub)
  2592. {
  2593. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  2594. Operand n = GetVec(op.Rn);
  2595. Operand m = GetVec(op.Rm);
  2596. Operand res = null;
  2597. if (op.Size == 0)
  2598. {
  2599. Operand ns8 = context.AddIntrinsic(Intrinsic.X86Psrlw, n, Const(8));
  2600. Operand ms8 = context.AddIntrinsic(Intrinsic.X86Psrlw, m, Const(8));
  2601. res = context.AddIntrinsic(Intrinsic.X86Pmullw, ns8, ms8);
  2602. res = context.AddIntrinsic(Intrinsic.X86Psllw, res, Const(8));
  2603. Operand res2 = context.AddIntrinsic(Intrinsic.X86Pmullw, n, m);
  2604. Operand mask = X86GetAllElements(context, 0x00FF00FF);
  2605. res = context.AddIntrinsic(Intrinsic.X86Pblendvb, res, res2, mask);
  2606. }
  2607. else if (op.Size == 1)
  2608. {
  2609. res = context.AddIntrinsic(Intrinsic.X86Pmullw, n, m);
  2610. }
  2611. else
  2612. {
  2613. res = context.AddIntrinsic(Intrinsic.X86Pmulld, n, m);
  2614. }
  2615. Operand d = GetVec(op.Rd);
  2616. if (addSub == AddSub.Add)
  2617. {
  2618. switch (op.Size)
  2619. {
  2620. case 0: res = context.AddIntrinsic(Intrinsic.X86Paddb, d, res); break;
  2621. case 1: res = context.AddIntrinsic(Intrinsic.X86Paddw, d, res); break;
  2622. case 2: res = context.AddIntrinsic(Intrinsic.X86Paddd, d, res); break;
  2623. case 3: res = context.AddIntrinsic(Intrinsic.X86Paddq, d, res); break;
  2624. }
  2625. }
  2626. else if (addSub == AddSub.Subtract)
  2627. {
  2628. switch (op.Size)
  2629. {
  2630. case 0: res = context.AddIntrinsic(Intrinsic.X86Psubb, d, res); break;
  2631. case 1: res = context.AddIntrinsic(Intrinsic.X86Psubw, d, res); break;
  2632. case 2: res = context.AddIntrinsic(Intrinsic.X86Psubd, d, res); break;
  2633. case 3: res = context.AddIntrinsic(Intrinsic.X86Psubq, d, res); break;
  2634. }
  2635. }
  2636. if (op.RegisterSize == RegisterSize.Simd64)
  2637. {
  2638. res = context.VectorZeroUpper64(res);
  2639. }
  2640. context.Copy(d, res);
  2641. }
  2642. private static void EmitSse41Sabd(
  2643. ArmEmitterContext context,
  2644. OpCodeSimdReg op,
  2645. Operand n,
  2646. Operand m,
  2647. bool isLong)
  2648. {
  2649. int size = isLong ? op.Size + 1 : op.Size;
  2650. Intrinsic cmpgtInst = X86PcmpgtInstruction[size];
  2651. Operand cmpMask = context.AddIntrinsic(cmpgtInst, n, m);
  2652. Intrinsic subInst = X86PsubInstruction[size];
  2653. Operand res = context.AddIntrinsic(subInst, n, m);
  2654. res = context.AddIntrinsic(Intrinsic.X86Pand, cmpMask, res);
  2655. Operand res2 = context.AddIntrinsic(subInst, m, n);
  2656. res2 = context.AddIntrinsic(Intrinsic.X86Pandn, cmpMask, res2);
  2657. res = context.AddIntrinsic(Intrinsic.X86Por, res, res2);
  2658. if (!isLong && op.RegisterSize == RegisterSize.Simd64)
  2659. {
  2660. res = context.VectorZeroUpper64(res);
  2661. }
  2662. context.Copy(GetVec(op.Rd), res);
  2663. }
  2664. private static void EmitSse41Uabd(
  2665. ArmEmitterContext context,
  2666. OpCodeSimdReg op,
  2667. Operand n,
  2668. Operand m,
  2669. bool isLong)
  2670. {
  2671. int size = isLong ? op.Size + 1 : op.Size;
  2672. Intrinsic maxInst = X86PmaxuInstruction[size];
  2673. Operand max = context.AddIntrinsic(maxInst, m, n);
  2674. Intrinsic cmpeqInst = X86PcmpeqInstruction[size];
  2675. Operand cmpMask = context.AddIntrinsic(cmpeqInst, max, m);
  2676. Operand onesMask = X86GetAllElements(context, -1L);
  2677. cmpMask = context.AddIntrinsic(Intrinsic.X86Pandn, cmpMask, onesMask);
  2678. Intrinsic subInst = X86PsubInstruction[size];
  2679. Operand res = context.AddIntrinsic(subInst, n, m);
  2680. Operand res2 = context.AddIntrinsic(subInst, m, n);
  2681. res = context.AddIntrinsic(Intrinsic.X86Pand, cmpMask, res);
  2682. res2 = context.AddIntrinsic(Intrinsic.X86Pandn, cmpMask, res2);
  2683. res = context.AddIntrinsic(Intrinsic.X86Por, res, res2);
  2684. if (!isLong && op.RegisterSize == RegisterSize.Simd64)
  2685. {
  2686. res = context.VectorZeroUpper64(res);
  2687. }
  2688. context.Copy(GetVec(op.Rd), res);
  2689. }
  2690. }
  2691. }