| 12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359 |
- // https://github.com/intel/ARM_NEON_2_x86_SSE/blob/master/NEON_2_SSE.h
- // https://www.agner.org/optimize/#vectorclass @ vectori128.h
- using ARMeilleure.Decoders;
- using ARMeilleure.IntermediateRepresentation;
- using ARMeilleure.State;
- using ARMeilleure.Translation;
- using System;
- using static ARMeilleure.Instructions.InstEmitHelper;
- using static ARMeilleure.Instructions.InstEmitSimdHelper;
- using static ARMeilleure.IntermediateRepresentation.OperandHelper;
- namespace ARMeilleure.Instructions
- {
- using Func2I = Func<Operand, Operand, Operand>;
- static partial class InstEmit
- {
- public static void Abs_S(ArmEmitterContext context)
- {
- EmitScalarUnaryOpSx(context, (op1) => EmitAbs(context, op1));
- }
- public static void Abs_V(ArmEmitterContext context)
- {
- EmitVectorUnaryOpSx(context, (op1) => EmitAbs(context, op1));
- }
- public static void Add_S(ArmEmitterContext context)
- {
- EmitScalarBinaryOpZx(context, (op1, op2) => context.Add(op1, op2));
- }
- public static void Add_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse2)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- Intrinsic addInst = X86PaddInstruction[op.Size];
- Operand res = context.AddIntrinsic(addInst, n, m);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else
- {
- EmitVectorBinaryOpZx(context, (op1, op2) => context.Add(op1, op2));
- }
- }
- public static void Addhn_V(ArmEmitterContext context)
- {
- EmitHighNarrow(context, (op1, op2) => context.Add(op1, op2), round: false);
- }
- public static void Addp_S(ArmEmitterContext context)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- Operand ne0 = EmitVectorExtractZx(context, op.Rn, 0, op.Size);
- Operand ne1 = EmitVectorExtractZx(context, op.Rn, 1, op.Size);
- Operand res = context.Add(ne0, ne1);
- context.Copy(GetVec(op.Rd), EmitVectorInsert(context, context.VectorZero(), res, 0, op.Size));
- }
- public static void Addp_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSsse3)
- {
- EmitSsse3VectorPairwiseOp(context, X86PaddInstruction);
- }
- else
- {
- EmitVectorPairwiseOpZx(context, (op1, op2) => context.Add(op1, op2));
- }
- }
- public static void Addv_V(ArmEmitterContext context)
- {
- EmitVectorAcrossVectorOpZx(context, (op1, op2) => context.Add(op1, op2));
- }
- public static void Cls_V(ArmEmitterContext context)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- Operand res = context.VectorZero();
- int elems = op.GetBytesCount() >> op.Size;
- int eSize = 8 << op.Size;
- for (int index = 0; index < elems; index++)
- {
- Operand ne = EmitVectorExtractZx(context, op.Rn, index, op.Size);
- Operand de = context.Call(new _U64_U64_S32(SoftFallback.CountLeadingSigns), ne, Const(eSize));
- res = EmitVectorInsert(context, res, de, index, op.Size);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- public static void Clz_V(ArmEmitterContext context)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- Operand res = context.VectorZero();
- int elems = op.GetBytesCount() >> op.Size;
- int eSize = 8 << op.Size;
- for (int index = 0; index < elems; index++)
- {
- Operand ne = EmitVectorExtractZx(context, op.Rn, index, op.Size);
- Operand de;
- if (eSize == 64)
- {
- de = context.CountLeadingZeros(ne);
- }
- else
- {
- de = context.Call(new _U64_U64_S32(SoftFallback.CountLeadingZeros), ne, Const(eSize));
- }
- res = EmitVectorInsert(context, res, de, index, op.Size);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- public static void Cnt_V(ArmEmitterContext context)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- Operand res = context.VectorZero();
- int elems = op.RegisterSize == RegisterSize.Simd128 ? 16 : 8;
- for (int index = 0; index < elems; index++)
- {
- Operand ne = EmitVectorExtractZx(context, op.Rn, index, 0);
- Operand de;
- if (Optimizations.UsePopCnt)
- {
- de = context.AddIntrinsicLong(Intrinsic.X86Popcnt, ne);
- }
- else
- {
- de = context.Call(new _U64_U64(SoftFallback.CountSetBits8), ne);
- }
- res = EmitVectorInsert(context, res, de, index, 0);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- public static void Fabd_S(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- int sizeF = op.Size & 1;
- if (sizeF == 0)
- {
- Operand res = context.AddIntrinsic(Intrinsic.X86Subss, GetVec(op.Rn), GetVec(op.Rm));
- Operand mask = X86GetScalar(context, -0f);
- res = context.AddIntrinsic(Intrinsic.X86Andnps, mask, res);
- context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
- }
- else /* if (sizeF == 1) */
- {
- Operand res = context.AddIntrinsic(Intrinsic.X86Subsd, GetVec(op.Rn), GetVec(op.Rm));
- Operand mask = X86GetScalar(context, -0d);
- res = context.AddIntrinsic(Intrinsic.X86Andnpd, mask, res);
- context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
- }
- }
- else
- {
- EmitScalarBinaryOpF(context, (op1, op2) =>
- {
- Operand res = EmitSoftFloatCall(context, SoftFloat32.FPSub, SoftFloat64.FPSub, op1, op2);
- return EmitUnaryMathCall(context, MathF.Abs, Math.Abs, res);
- });
- }
- }
- public static void Fabd_V(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- int sizeF = op.Size & 1;
- if (sizeF == 0)
- {
- Operand res = context.AddIntrinsic(Intrinsic.X86Subps, GetVec(op.Rn), GetVec(op.Rm));
- Operand mask = X86GetAllElements(context, -0f);
- res = context.AddIntrinsic(Intrinsic.X86Andnps, mask, res);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else /* if (sizeF == 1) */
- {
- Operand res = context.AddIntrinsic(Intrinsic.X86Subpd, GetVec(op.Rn), GetVec(op.Rm));
- Operand mask = X86GetAllElements(context, -0d);
- res = context.AddIntrinsic(Intrinsic.X86Andnpd, mask, res);
- context.Copy(GetVec(op.Rd), res);
- }
- }
- else
- {
- EmitVectorBinaryOpF(context, (op1, op2) =>
- {
- Operand res = EmitSoftFloatCall(context, SoftFloat32.FPSub, SoftFloat64.FPSub, op1, op2);
- return EmitUnaryMathCall(context, MathF.Abs, Math.Abs, res);
- });
- }
- }
- public static void Fabs_S(ArmEmitterContext context)
- {
- if (Optimizations.UseSse2)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- if (op.Size == 0)
- {
- Operand mask = X86GetScalar(context, -0f);
- Operand res = context.AddIntrinsic(Intrinsic.X86Andnps, mask, GetVec(op.Rn));
- context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
- }
- else /* if (op.Size == 1) */
- {
- Operand mask = X86GetScalar(context, -0d);
- Operand res = context.AddIntrinsic(Intrinsic.X86Andnpd, mask, GetVec(op.Rn));
- context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
- }
- }
- else
- {
- EmitScalarUnaryOpF(context, (op1) =>
- {
- return EmitUnaryMathCall(context, MathF.Abs, Math.Abs, op1);
- });
- }
- }
- public static void Fabs_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse2)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- int sizeF = op.Size & 1;
- if (sizeF == 0)
- {
- Operand mask = X86GetAllElements(context, -0f);
- Operand res = context.AddIntrinsic(Intrinsic.X86Andnps, mask, GetVec(op.Rn));
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else /* if (sizeF == 1) */
- {
- Operand mask = X86GetAllElements(context, -0d);
- Operand res = context.AddIntrinsic(Intrinsic.X86Andnpd, mask, GetVec(op.Rn));
- context.Copy(GetVec(op.Rd), res);
- }
- }
- else
- {
- EmitVectorUnaryOpF(context, (op1) =>
- {
- return EmitUnaryMathCall(context, MathF.Abs, Math.Abs, op1);
- });
- }
- }
- public static void Fadd_S(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- EmitScalarBinaryOpF(context, Intrinsic.X86Addss, Intrinsic.X86Addsd);
- }
- else if (Optimizations.FastFP)
- {
- EmitScalarBinaryOpF(context, (op1, op2) => context.Add(op1, op2));
- }
- else
- {
- EmitScalarBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPAdd, SoftFloat64.FPAdd, op1, op2);
- });
- }
- }
- public static void Fadd_V(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- EmitVectorBinaryOpF(context, Intrinsic.X86Addps, Intrinsic.X86Addpd);
- }
- else if (Optimizations.FastFP)
- {
- EmitVectorBinaryOpF(context, (op1, op2) => context.Add(op1, op2));
- }
- else
- {
- EmitVectorBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPAdd, SoftFloat64.FPAdd, op1, op2);
- });
- }
- }
- public static void Faddp_S(ArmEmitterContext context)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- int sizeF = op.Size & 1;
- if (Optimizations.FastFP && Optimizations.UseSse3)
- {
- if (sizeF == 0)
- {
- Operand res = context.AddIntrinsic(Intrinsic.X86Haddps, GetVec(op.Rn), GetVec(op.Rn));
- context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
- }
- else /* if (sizeF == 1) */
- {
- Operand res = context.AddIntrinsic(Intrinsic.X86Haddpd, GetVec(op.Rn), GetVec(op.Rn));
- context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
- }
- }
- else
- {
- OperandType type = sizeF != 0 ? OperandType.FP64 : OperandType.FP32;
- Operand ne0 = context.VectorExtract(type, GetVec(op.Rn), 0);
- Operand ne1 = context.VectorExtract(type, GetVec(op.Rn), 1);
- Operand res = EmitSoftFloatCall(context, SoftFloat32.FPAdd, SoftFloat64.FPAdd, ne0, ne1);
- context.Copy(GetVec(op.Rd), context.VectorInsert(context.VectorZero(), res, 0));
- }
- }
- public static void Faddp_V(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- EmitSse2VectorPairwiseOpF(context, Intrinsic.X86Addps, Intrinsic.X86Addpd);
- }
- else
- {
- EmitVectorPairwiseOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPAdd, SoftFloat64.FPAdd, op1, op2);
- });
- }
- }
- public static void Fdiv_S(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- EmitScalarBinaryOpF(context, Intrinsic.X86Divss, Intrinsic.X86Divsd);
- }
- else if (Optimizations.FastFP)
- {
- EmitScalarBinaryOpF(context, (op1, op2) => context.Divide(op1, op2));
- }
- else
- {
- EmitScalarBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPDiv, SoftFloat64.FPDiv, op1, op2);
- });
- }
- }
- public static void Fdiv_V(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- EmitVectorBinaryOpF(context, Intrinsic.X86Divps, Intrinsic.X86Divpd);
- }
- else if (Optimizations.FastFP)
- {
- EmitVectorBinaryOpF(context, (op1, op2) => context.Divide(op1, op2));
- }
- else
- {
- EmitVectorBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPDiv, SoftFloat64.FPDiv, op1, op2);
- });
- }
- }
- public static void Fmadd_S(ArmEmitterContext context) // Fused.
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand d = GetVec(op.Rd);
- Operand a = GetVec(op.Ra);
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if (op.Size == 0)
- {
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, n, m);
- res = context.AddIntrinsic(Intrinsic.X86Addss, a, res);
- context.Copy(d, context.VectorZeroUpper96(res));
- }
- else /* if (op.Size == 1) */
- {
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, n, m);
- res = context.AddIntrinsic(Intrinsic.X86Addsd, a, res);
- context.Copy(d, context.VectorZeroUpper64(res));
- }
- }
- else
- {
- EmitScalarTernaryRaOpF(context, (op1, op2, op3) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPMulAdd, SoftFloat64.FPMulAdd, op1, op2, op3);
- });
- }
- }
- public static void Fmax_S(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- EmitScalarBinaryOpF(context, Intrinsic.X86Maxss, Intrinsic.X86Maxsd);
- }
- else
- {
- EmitScalarBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPMax, SoftFloat64.FPMax, op1, op2);
- });
- }
- }
- public static void Fmax_V(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- EmitVectorBinaryOpF(context, Intrinsic.X86Maxps, Intrinsic.X86Maxpd);
- }
- else
- {
- EmitVectorBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPMax, SoftFloat64.FPMax, op1, op2);
- });
- }
- }
- public static void Fmaxnm_S(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse41)
- {
- EmitSse41MaxMinNumOpF(context, isMaxNum: true, scalar: true);
- }
- else
- {
- EmitScalarBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPMaxNum, SoftFloat64.FPMaxNum, op1, op2);
- });
- }
- }
- public static void Fmaxnm_V(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse41)
- {
- EmitSse41MaxMinNumOpF(context, isMaxNum: true, scalar: false);
- }
- else
- {
- EmitVectorBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPMaxNum, SoftFloat64.FPMaxNum, op1, op2);
- });
- }
- }
- public static void Fmaxp_V(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- EmitSse2VectorPairwiseOpF(context, Intrinsic.X86Maxps, Intrinsic.X86Maxpd);
- }
- else
- {
- EmitVectorPairwiseOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPMax, SoftFloat64.FPMax, op1, op2);
- });
- }
- }
- public static void Fmin_S(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- EmitScalarBinaryOpF(context, Intrinsic.X86Minss, Intrinsic.X86Minsd);
- }
- else
- {
- EmitScalarBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPMin, SoftFloat64.FPMin, op1, op2);
- });
- }
- }
- public static void Fmin_V(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- EmitVectorBinaryOpF(context, Intrinsic.X86Minps, Intrinsic.X86Minpd);
- }
- else
- {
- EmitVectorBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPMin, SoftFloat64.FPMin, op1, op2);
- });
- }
- }
- public static void Fminnm_S(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse41)
- {
- EmitSse41MaxMinNumOpF(context, isMaxNum: false, scalar: true);
- }
- else
- {
- EmitScalarBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPMinNum, SoftFloat64.FPMinNum, op1, op2);
- });
- }
- }
- public static void Fminnm_V(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse41)
- {
- EmitSse41MaxMinNumOpF(context, isMaxNum: false, scalar: false);
- }
- else
- {
- EmitVectorBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPMinNum, SoftFloat64.FPMinNum, op1, op2);
- });
- }
- }
- public static void Fminp_V(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- EmitSse2VectorPairwiseOpF(context, Intrinsic.X86Minps, Intrinsic.X86Minpd);
- }
- else
- {
- EmitVectorPairwiseOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPMin, SoftFloat64.FPMin, op1, op2);
- });
- }
- }
- public static void Fmla_Se(ArmEmitterContext context) // Fused.
- {
- EmitScalarTernaryOpByElemF(context, (op1, op2, op3) =>
- {
- return context.Add(op1, context.Multiply(op2, op3));
- });
- }
- public static void Fmla_V(ArmEmitterContext context) // Fused.
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand d = GetVec(op.Rd);
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- int sizeF = op.Size & 1;
- if (sizeF == 0)
- {
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulps, n, m);
- res = context.AddIntrinsic(Intrinsic.X86Addps, d, res);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(d, res);
- }
- else /* if (sizeF == 1) */
- {
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulpd, n, m);
- res = context.AddIntrinsic(Intrinsic.X86Addpd, d, res);
- context.Copy(d, res);
- }
- }
- else
- {
- EmitVectorTernaryOpF(context, (op1, op2, op3) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPMulAdd, SoftFloat64.FPMulAdd, op1, op2, op3);
- });
- }
- }
- public static void Fmla_Ve(ArmEmitterContext context) // Fused.
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- OpCodeSimdRegElemF op = (OpCodeSimdRegElemF)context.CurrOp;
- Operand d = GetVec(op.Rd);
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- int sizeF = op.Size & 1;
- if (sizeF == 0)
- {
- int shuffleMask = op.Index | op.Index << 2 | op.Index << 4 | op.Index << 6;
- Operand res = context.AddIntrinsic(Intrinsic.X86Shufps, m, m, Const(shuffleMask));
- res = context.AddIntrinsic(Intrinsic.X86Mulps, n, res);
- res = context.AddIntrinsic(Intrinsic.X86Addps, d, res);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(d, res);
- }
- else /* if (sizeF == 1) */
- {
- int shuffleMask = op.Index | op.Index << 1;
- Operand res = context.AddIntrinsic(Intrinsic.X86Shufpd, m, m, Const(shuffleMask));
- res = context.AddIntrinsic(Intrinsic.X86Mulpd, n, res);
- res = context.AddIntrinsic(Intrinsic.X86Addpd, d, res);
- context.Copy(d, res);
- }
- }
- else
- {
- EmitVectorTernaryOpByElemF(context, (op1, op2, op3) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPMulAdd, SoftFloat64.FPMulAdd, op1, op2, op3);
- });
- }
- }
- public static void Fmls_Se(ArmEmitterContext context) // Fused.
- {
- EmitScalarTernaryOpByElemF(context, (op1, op2, op3) =>
- {
- return context.Subtract(op1, context.Multiply(op2, op3));
- });
- }
- public static void Fmls_V(ArmEmitterContext context) // Fused.
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand d = GetVec(op.Rd);
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- int sizeF = op.Size & 1;
- if (sizeF == 0)
- {
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulps, n, m);
- res = context.AddIntrinsic(Intrinsic.X86Subps, d, res);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(d, res);
- }
- else /* if (sizeF == 1) */
- {
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulpd, n, m);
- res = context.AddIntrinsic(Intrinsic.X86Subpd, d, res);
- context.Copy(d, res);
- }
- }
- else
- {
- EmitVectorTernaryOpF(context, (op1, op2, op3) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPMulSub, SoftFloat64.FPMulSub, op1, op2, op3);
- });
- }
- }
- public static void Fmls_Ve(ArmEmitterContext context) // Fused.
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- OpCodeSimdRegElemF op = (OpCodeSimdRegElemF)context.CurrOp;
- Operand d = GetVec(op.Rd);
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- int sizeF = op.Size & 1;
- if (sizeF == 0)
- {
- int shuffleMask = op.Index | op.Index << 2 | op.Index << 4 | op.Index << 6;
- Operand res = context.AddIntrinsic(Intrinsic.X86Shufps, m, m, Const(shuffleMask));
- res = context.AddIntrinsic(Intrinsic.X86Mulps, n, res);
- res = context.AddIntrinsic(Intrinsic.X86Subps, d, res);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(d, res);
- }
- else /* if (sizeF == 1) */
- {
- int shuffleMask = op.Index | op.Index << 1;
- Operand res = context.AddIntrinsic(Intrinsic.X86Shufpd, m, m, Const(shuffleMask));
- res = context.AddIntrinsic(Intrinsic.X86Mulpd, n, res);
- res = context.AddIntrinsic(Intrinsic.X86Subpd, d, res);
- context.Copy(d, res);
- }
- }
- else
- {
- EmitVectorTernaryOpByElemF(context, (op1, op2, op3) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPMulSub, SoftFloat64.FPMulSub, op1, op2, op3);
- });
- }
- }
- public static void Fmsub_S(ArmEmitterContext context) // Fused.
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand d = GetVec(op.Rd);
- Operand a = GetVec(op.Ra);
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if (op.Size == 0)
- {
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, n, m);
- res = context.AddIntrinsic(Intrinsic.X86Subss, a, res);
- context.Copy(d, context.VectorZeroUpper96(res));
- }
- else /* if (op.Size == 1) */
- {
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, n, m);
- res = context.AddIntrinsic(Intrinsic.X86Subsd, a, res);
- context.Copy(d, context.VectorZeroUpper64(res));
- }
- }
- else
- {
- EmitScalarTernaryRaOpF(context, (op1, op2, op3) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPMulSub, SoftFloat64.FPMulSub, op1, op2, op3);
- });
- }
- }
- public static void Fmul_S(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- EmitScalarBinaryOpF(context, Intrinsic.X86Mulss, Intrinsic.X86Mulsd);
- }
- else if (Optimizations.FastFP)
- {
- EmitScalarBinaryOpF(context, (op1, op2) => context.Multiply(op1, op2));
- }
- else
- {
- EmitScalarBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPMul, SoftFloat64.FPMul, op1, op2);
- });
- }
- }
- public static void Fmul_Se(ArmEmitterContext context)
- {
- EmitScalarBinaryOpByElemF(context, (op1, op2) => context.Multiply(op1, op2));
- }
- public static void Fmul_V(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- EmitVectorBinaryOpF(context, Intrinsic.X86Mulps, Intrinsic.X86Mulpd);
- }
- else if (Optimizations.FastFP)
- {
- EmitVectorBinaryOpF(context, (op1, op2) => context.Multiply(op1, op2));
- }
- else
- {
- EmitVectorBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPMul, SoftFloat64.FPMul, op1, op2);
- });
- }
- }
- public static void Fmul_Ve(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- OpCodeSimdRegElemF op = (OpCodeSimdRegElemF)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- int sizeF = op.Size & 1;
- if (sizeF == 0)
- {
- int shuffleMask = op.Index | op.Index << 2 | op.Index << 4 | op.Index << 6;
- Operand res = context.AddIntrinsic(Intrinsic.X86Shufps, m, m, Const(shuffleMask));
- res = context.AddIntrinsic(Intrinsic.X86Mulps, n, res);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else /* if (sizeF == 1) */
- {
- int shuffleMask = op.Index | op.Index << 1;
- Operand res = context.AddIntrinsic(Intrinsic.X86Shufpd, m, m, Const(shuffleMask));
- res = context.AddIntrinsic(Intrinsic.X86Mulpd, n, res);
- context.Copy(GetVec(op.Rd), res);
- }
- }
- else if (Optimizations.FastFP)
- {
- EmitVectorBinaryOpByElemF(context, (op1, op2) => context.Multiply(op1, op2));
- }
- else
- {
- EmitVectorBinaryOpByElemF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPMul, SoftFloat64.FPMul, op1, op2);
- });
- }
- }
- public static void Fmulx_S(ArmEmitterContext context)
- {
- EmitScalarBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPMulX, SoftFloat64.FPMulX, op1, op2);
- });
- }
- public static void Fmulx_Se(ArmEmitterContext context)
- {
- EmitScalarBinaryOpByElemF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPMulX, SoftFloat64.FPMulX, op1, op2);
- });
- }
- public static void Fmulx_V(ArmEmitterContext context)
- {
- EmitVectorBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPMulX, SoftFloat64.FPMulX, op1, op2);
- });
- }
- public static void Fmulx_Ve(ArmEmitterContext context)
- {
- EmitVectorBinaryOpByElemF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPMulX, SoftFloat64.FPMulX, op1, op2);
- });
- }
- public static void Fneg_S(ArmEmitterContext context)
- {
- if (Optimizations.UseSse2)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- if (op.Size == 0)
- {
- Operand mask = X86GetScalar(context, -0f);
- Operand res = context.AddIntrinsic(Intrinsic.X86Xorps, mask, GetVec(op.Rn));
- context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
- }
- else /* if (op.Size == 1) */
- {
- Operand mask = X86GetScalar(context, -0d);
- Operand res = context.AddIntrinsic(Intrinsic.X86Xorpd, mask, GetVec(op.Rn));
- context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
- }
- }
- else
- {
- EmitScalarUnaryOpF(context, (op1) => context.Negate(op1));
- }
- }
- public static void Fneg_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse2)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- int sizeF = op.Size & 1;
- if (sizeF == 0)
- {
- Operand mask = X86GetAllElements(context, -0f);
- Operand res = context.AddIntrinsic(Intrinsic.X86Xorps, mask, GetVec(op.Rn));
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else /* if (sizeF == 1) */
- {
- Operand mask = X86GetAllElements(context, -0d);
- Operand res = context.AddIntrinsic(Intrinsic.X86Xorpd, mask, GetVec(op.Rn));
- context.Copy(GetVec(op.Rd), res);
- }
- }
- else
- {
- EmitVectorUnaryOpF(context, (op1) => context.Negate(op1));
- }
- }
- public static void Fnmadd_S(ArmEmitterContext context) // Fused.
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand d = GetVec(op.Rd);
- Operand a = GetVec(op.Ra);
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if (op.Size == 0)
- {
- Operand mask = X86GetScalar(context, -0f);
- Operand aNeg = context.AddIntrinsic(Intrinsic.X86Xorps, mask, a);
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, n, m);
- res = context.AddIntrinsic(Intrinsic.X86Subss, aNeg, res);
- context.Copy(d, context.VectorZeroUpper96(res));
- }
- else /* if (op.Size == 1) */
- {
- Operand mask = X86GetScalar(context, -0d);
- Operand aNeg = context.AddIntrinsic(Intrinsic.X86Xorpd, mask, a);
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, n, m);
- res = context.AddIntrinsic(Intrinsic.X86Subsd, aNeg, res);
- context.Copy(d, context.VectorZeroUpper64(res));
- }
- }
- else
- {
- EmitScalarTernaryRaOpF(context, (op1, op2, op3) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPNegMulAdd, SoftFloat64.FPNegMulAdd, op1, op2, op3);
- });
- }
- }
- public static void Fnmsub_S(ArmEmitterContext context) // Fused.
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand d = GetVec(op.Rd);
- Operand a = GetVec(op.Ra);
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if (op.Size == 0)
- {
- Operand mask = X86GetScalar(context, -0f);
- Operand aNeg = context.AddIntrinsic(Intrinsic.X86Xorps, mask, a);
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, n, m);
- res = context.AddIntrinsic(Intrinsic.X86Addss, aNeg, res);
- context.Copy(d, context.VectorZeroUpper96(res));
- }
- else /* if (op.Size == 1) */
- {
- Operand mask = X86GetScalar(context, -0d);
- Operand aNeg = context.AddIntrinsic(Intrinsic.X86Xorpd, mask, a);
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, n, m);
- res = context.AddIntrinsic(Intrinsic.X86Addsd, aNeg, res);
- context.Copy(d, context.VectorZeroUpper64(res));
- }
- }
- else
- {
- EmitScalarTernaryRaOpF(context, (op1, op2, op3) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPNegMulSub, SoftFloat64.FPNegMulSub, op1, op2, op3);
- });
- }
- }
- public static void Fnmul_S(ArmEmitterContext context)
- {
- EmitScalarBinaryOpF(context, (op1, op2) => context.Negate(context.Multiply(op1, op2)));
- }
- public static void Frecpe_S(ArmEmitterContext context)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- int sizeF = op.Size & 1;
- if (Optimizations.FastFP && Optimizations.UseSse && sizeF == 0)
- {
- EmitScalarUnaryOpF(context, Intrinsic.X86Rcpss, 0);
- }
- else
- {
- EmitScalarUnaryOpF(context, (op1) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPRecipEstimate, SoftFloat64.FPRecipEstimate, op1);
- });
- }
- }
- public static void Frecpe_V(ArmEmitterContext context)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- int sizeF = op.Size & 1;
- if (Optimizations.FastFP && Optimizations.UseSse && sizeF == 0)
- {
- EmitVectorUnaryOpF(context, Intrinsic.X86Rcpps, 0);
- }
- else
- {
- EmitVectorUnaryOpF(context, (op1) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPRecipEstimate, SoftFloat64.FPRecipEstimate, op1);
- });
- }
- }
- public static void Frecps_S(ArmEmitterContext context) // Fused.
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- int sizeF = op.Size & 1;
- if (sizeF == 0)
- {
- Operand mask = X86GetScalar(context, 2f);
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, GetVec(op.Rn), GetVec(op.Rm));
- res = context.AddIntrinsic(Intrinsic.X86Subss, mask, res);
- context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
- }
- else /* if (sizeF == 1) */
- {
- Operand mask = X86GetScalar(context, 2d);
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, GetVec(op.Rn), GetVec(op.Rm));
- res = context.AddIntrinsic(Intrinsic.X86Subsd, mask, res);
- context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
- }
- }
- else
- {
- EmitScalarBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPRecipStepFused, SoftFloat64.FPRecipStepFused, op1, op2);
- });
- }
- }
- public static void Frecps_V(ArmEmitterContext context) // Fused.
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- int sizeF = op.Size & 1;
- if (sizeF == 0)
- {
- Operand mask = X86GetAllElements(context, 2f);
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulps, GetVec(op.Rn), GetVec(op.Rm));
- res = context.AddIntrinsic(Intrinsic.X86Subps, mask, res);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else /* if (sizeF == 1) */
- {
- Operand mask = X86GetAllElements(context, 2d);
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulpd, GetVec(op.Rn), GetVec(op.Rm));
- res = context.AddIntrinsic(Intrinsic.X86Subpd, mask, res);
- context.Copy(GetVec(op.Rd), res);
- }
- }
- else
- {
- EmitVectorBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPRecipStepFused, SoftFloat64.FPRecipStepFused, op1, op2);
- });
- }
- }
- public static void Frecpx_S(ArmEmitterContext context)
- {
- EmitScalarUnaryOpF(context, (op1) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPRecpX, SoftFloat64.FPRecpX, op1);
- });
- }
- public static void Frinta_S(ArmEmitterContext context)
- {
- EmitScalarUnaryOpF(context, (op1) =>
- {
- return EmitRoundMathCall(context, MidpointRounding.AwayFromZero, op1);
- });
- }
- public static void Frinta_V(ArmEmitterContext context)
- {
- EmitVectorUnaryOpF(context, (op1) =>
- {
- return EmitRoundMathCall(context, MidpointRounding.AwayFromZero, op1);
- });
- }
- public static void Frinti_S(ArmEmitterContext context)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- EmitScalarUnaryOpF(context, (op1) =>
- {
- if (op.Size == 0)
- {
- return context.Call(new _F32_F32(SoftFallback.RoundF), op1);
- }
- else /* if (op.Size == 1) */
- {
- return context.Call(new _F64_F64(SoftFallback.Round), op1);
- }
- });
- }
- public static void Frinti_V(ArmEmitterContext context)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- int sizeF = op.Size & 1;
- EmitVectorUnaryOpF(context, (op1) =>
- {
- if (sizeF == 0)
- {
- return context.Call(new _F32_F32(SoftFallback.RoundF), op1);
- }
- else /* if (sizeF == 1) */
- {
- return context.Call(new _F64_F64(SoftFallback.Round), op1);
- }
- });
- }
- public static void Frintm_S(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- EmitScalarRoundOpF(context, FPRoundingMode.TowardsMinusInfinity);
- }
- else
- {
- EmitScalarUnaryOpF(context, (op1) =>
- {
- return EmitUnaryMathCall(context, MathF.Floor, Math.Floor, op1);
- });
- }
- }
- public static void Frintm_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- EmitVectorRoundOpF(context, FPRoundingMode.TowardsMinusInfinity);
- }
- else
- {
- EmitVectorUnaryOpF(context, (op1) =>
- {
- return EmitUnaryMathCall(context, MathF.Floor, Math.Floor, op1);
- });
- }
- }
- public static void Frintn_S(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- EmitScalarRoundOpF(context, FPRoundingMode.ToNearest);
- }
- else
- {
- EmitScalarUnaryOpF(context, (op1) =>
- {
- return EmitRoundMathCall(context, MidpointRounding.ToEven, op1);
- });
- }
- }
- public static void Frintn_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- EmitVectorRoundOpF(context, FPRoundingMode.ToNearest);
- }
- else
- {
- EmitVectorUnaryOpF(context, (op1) =>
- {
- return EmitRoundMathCall(context, MidpointRounding.ToEven, op1);
- });
- }
- }
- public static void Frintp_S(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- EmitScalarRoundOpF(context, FPRoundingMode.TowardsPlusInfinity);
- }
- else
- {
- EmitScalarUnaryOpF(context, (op1) =>
- {
- return EmitUnaryMathCall(context, MathF.Ceiling, Math.Ceiling, op1);
- });
- }
- }
- public static void Frintp_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- EmitVectorRoundOpF(context, FPRoundingMode.TowardsPlusInfinity);
- }
- else
- {
- EmitVectorUnaryOpF(context, (op1) =>
- {
- return EmitUnaryMathCall(context, MathF.Ceiling, Math.Ceiling, op1);
- });
- }
- }
- public static void Frintx_S(ArmEmitterContext context)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- EmitScalarUnaryOpF(context, (op1) =>
- {
- if (op.Size == 0)
- {
- return context.Call(new _F32_F32(SoftFallback.RoundF), op1);
- }
- else /* if (op.Size == 1) */
- {
- return context.Call(new _F64_F64(SoftFallback.Round), op1);
- }
- });
- }
- public static void Frintx_V(ArmEmitterContext context)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- int sizeF = op.Size & 1;
- EmitVectorUnaryOpF(context, (op1) =>
- {
- if (sizeF == 0)
- {
- return context.Call(new _F32_F32(SoftFallback.RoundF), op1);
- }
- else /* if (sizeF == 1) */
- {
- return context.Call(new _F64_F64(SoftFallback.Round), op1);
- }
- });
- }
- public static void Frintz_S(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- EmitScalarRoundOpF(context, FPRoundingMode.TowardsZero);
- }
- else
- {
- EmitScalarUnaryOpF(context, (op1) =>
- {
- return EmitUnaryMathCall(context, MathF.Truncate, Math.Truncate, op1);
- });
- }
- }
- public static void Frintz_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- EmitVectorRoundOpF(context, FPRoundingMode.TowardsZero);
- }
- else
- {
- EmitVectorUnaryOpF(context, (op1) =>
- {
- return EmitUnaryMathCall(context, MathF.Truncate, Math.Truncate, op1);
- });
- }
- }
- public static void Frsqrte_S(ArmEmitterContext context)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- int sizeF = op.Size & 1;
- if (Optimizations.FastFP && Optimizations.UseSse && sizeF == 0)
- {
- EmitScalarUnaryOpF(context, Intrinsic.X86Rsqrtss, 0);
- }
- else
- {
- EmitScalarUnaryOpF(context, (op1) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPRSqrtEstimate, SoftFloat64.FPRSqrtEstimate, op1);
- });
- }
- }
- public static void Frsqrte_V(ArmEmitterContext context)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- int sizeF = op.Size & 1;
- if (Optimizations.FastFP && Optimizations.UseSse && sizeF == 0)
- {
- EmitVectorUnaryOpF(context, Intrinsic.X86Rsqrtps, 0);
- }
- else
- {
- EmitVectorUnaryOpF(context, (op1) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPRSqrtEstimate, SoftFloat64.FPRSqrtEstimate, op1);
- });
- }
- }
- public static void Frsqrts_S(ArmEmitterContext context) // Fused.
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- int sizeF = op.Size & 1;
- if (sizeF == 0)
- {
- Operand maskHalf = X86GetScalar(context, 0.5f);
- Operand maskThree = X86GetScalar(context, 3f);
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulss, GetVec(op.Rn), GetVec(op.Rm));
- res = context.AddIntrinsic(Intrinsic.X86Subss, maskThree, res);
- res = context.AddIntrinsic(Intrinsic.X86Mulss, maskHalf, res);
- context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
- }
- else /* if (sizeF == 1) */
- {
- Operand maskHalf = X86GetScalar(context, 0.5d);
- Operand maskThree = X86GetScalar(context, 3d);
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulsd, GetVec(op.Rn), GetVec(op.Rm));
- res = context.AddIntrinsic(Intrinsic.X86Subsd, maskThree, res);
- res = context.AddIntrinsic(Intrinsic.X86Mulsd, maskHalf, res);
- context.Copy(GetVec(op.Rd), context.VectorZeroUpper64(res));
- }
- }
- else
- {
- EmitScalarBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPRSqrtStepFused, SoftFloat64.FPRSqrtStepFused, op1, op2);
- });
- }
- }
- public static void Frsqrts_V(ArmEmitterContext context) // Fused.
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- int sizeF = op.Size & 1;
- if (sizeF == 0)
- {
- Operand maskHalf = X86GetAllElements(context, 0.5f);
- Operand maskThree = X86GetAllElements(context, 3f);
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulps, GetVec(op.Rn), GetVec(op.Rm));
- res = context.AddIntrinsic(Intrinsic.X86Subps, maskThree, res);
- res = context.AddIntrinsic(Intrinsic.X86Mulps, maskHalf, res);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else /* if (sizeF == 1) */
- {
- Operand maskHalf = X86GetAllElements(context, 0.5d);
- Operand maskThree = X86GetAllElements(context, 3d);
- Operand res = context.AddIntrinsic(Intrinsic.X86Mulpd, GetVec(op.Rn), GetVec(op.Rm));
- res = context.AddIntrinsic(Intrinsic.X86Subpd, maskThree, res);
- res = context.AddIntrinsic(Intrinsic.X86Mulpd, maskHalf, res);
- context.Copy(GetVec(op.Rd), res);
- }
- }
- else
- {
- EmitVectorBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPRSqrtStepFused, SoftFloat64.FPRSqrtStepFused, op1, op2);
- });
- }
- }
- public static void Fsqrt_S(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- EmitScalarUnaryOpF(context, Intrinsic.X86Sqrtss, Intrinsic.X86Sqrtsd);
- }
- else
- {
- EmitScalarUnaryOpF(context, (op1) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPSqrt, SoftFloat64.FPSqrt, op1);
- });
- }
- }
- public static void Fsqrt_V(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- EmitVectorUnaryOpF(context, Intrinsic.X86Sqrtps, Intrinsic.X86Sqrtpd);
- }
- else
- {
- EmitVectorUnaryOpF(context, (op1) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPSqrt, SoftFloat64.FPSqrt, op1);
- });
- }
- }
- public static void Fsub_S(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- EmitScalarBinaryOpF(context, Intrinsic.X86Subss, Intrinsic.X86Subsd);
- }
- else if (Optimizations.FastFP)
- {
- EmitScalarBinaryOpF(context, (op1, op2) => context.Subtract(op1, op2));
- }
- else
- {
- EmitScalarBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPSub, SoftFloat64.FPSub, op1, op2);
- });
- }
- }
- public static void Fsub_V(ArmEmitterContext context)
- {
- if (Optimizations.FastFP && Optimizations.UseSse2)
- {
- EmitVectorBinaryOpF(context, Intrinsic.X86Subps, Intrinsic.X86Subpd);
- }
- else if (Optimizations.FastFP)
- {
- EmitVectorBinaryOpF(context, (op1, op2) => context.Subtract(op1, op2));
- }
- else
- {
- EmitVectorBinaryOpF(context, (op1, op2) =>
- {
- return EmitSoftFloatCall(context, SoftFloat32.FPSub, SoftFloat64.FPSub, op1, op2);
- });
- }
- }
- public static void Mla_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- EmitSse41Mul_AddSub(context, AddSub.Add);
- }
- else
- {
- EmitVectorTernaryOpZx(context, (op1, op2, op3) =>
- {
- return context.Add(op1, context.Multiply(op2, op3));
- });
- }
- }
- public static void Mla_Ve(ArmEmitterContext context)
- {
- EmitVectorTernaryOpByElemZx(context, (op1, op2, op3) =>
- {
- return context.Add(op1, context.Multiply(op2, op3));
- });
- }
- public static void Mls_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- EmitSse41Mul_AddSub(context, AddSub.Subtract);
- }
- else
- {
- EmitVectorTernaryOpZx(context, (op1, op2, op3) =>
- {
- return context.Subtract(op1, context.Multiply(op2, op3));
- });
- }
- }
- public static void Mls_Ve(ArmEmitterContext context)
- {
- EmitVectorTernaryOpByElemZx(context, (op1, op2, op3) =>
- {
- return context.Subtract(op1, context.Multiply(op2, op3));
- });
- }
- public static void Mul_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- EmitSse41Mul_AddSub(context, AddSub.None);
- }
- else
- {
- EmitVectorBinaryOpZx(context, (op1, op2) => context.Multiply(op1, op2));
- }
- }
- public static void Mul_Ve(ArmEmitterContext context)
- {
- EmitVectorBinaryOpByElemZx(context, (op1, op2) => context.Multiply(op1, op2));
- }
- public static void Neg_S(ArmEmitterContext context)
- {
- EmitScalarUnaryOpSx(context, (op1) => context.Negate(op1));
- }
- public static void Neg_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse2)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- Intrinsic subInst = X86PsubInstruction[op.Size];
- Operand res = context.AddIntrinsic(subInst, context.VectorZero(), GetVec(op.Rn));
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else
- {
- EmitVectorUnaryOpSx(context, (op1) => context.Negate(op1));
- }
- }
- public static void Raddhn_V(ArmEmitterContext context)
- {
- EmitHighNarrow(context, (op1, op2) => context.Add(op1, op2), round: true);
- }
- public static void Rsubhn_V(ArmEmitterContext context)
- {
- EmitHighNarrow(context, (op1, op2) => context.Subtract(op1, op2), round: true);
- }
- public static void Saba_V(ArmEmitterContext context)
- {
- EmitVectorTernaryOpSx(context, (op1, op2, op3) =>
- {
- return context.Add(op1, EmitAbs(context, context.Subtract(op2, op3)));
- });
- }
- public static void Sabal_V(ArmEmitterContext context)
- {
- EmitVectorWidenRnRmTernaryOpSx(context, (op1, op2, op3) =>
- {
- return context.Add(op1, EmitAbs(context, context.Subtract(op2, op3)));
- });
- }
- public static void Sabd_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse2)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- EmitSse41Sabd(context, op, n, m, isLong: false);
- }
- else
- {
- EmitVectorBinaryOpSx(context, (op1, op2) =>
- {
- return EmitAbs(context, context.Subtract(op1, op2));
- });
- }
- }
- public static void Sabdl_V(ArmEmitterContext context)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- if (Optimizations.UseSse41 && op.Size < 2)
- {
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
- m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
- }
- Intrinsic movInst = op.Size == 0
- ? Intrinsic.X86Pmovsxbw
- : Intrinsic.X86Pmovsxwd;
- n = context.AddIntrinsic(movInst, n);
- m = context.AddIntrinsic(movInst, m);
- EmitSse41Sabd(context, op, n, m, isLong: true);
- }
- else
- {
- EmitVectorWidenRnRmBinaryOpSx(context, (op1, op2) =>
- {
- return EmitAbs(context, context.Subtract(op1, op2));
- });
- }
- }
- public static void Sadalp_V(ArmEmitterContext context)
- {
- EmitAddLongPairwise(context, signed: true, accumulate: true);
- }
- public static void Saddl_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
- m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
- }
- Intrinsic movInst = X86PmovsxInstruction[op.Size];
- n = context.AddIntrinsic(movInst, n);
- m = context.AddIntrinsic(movInst, m);
- Intrinsic addInst = X86PaddInstruction[op.Size + 1];
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(addInst, n, m));
- }
- else
- {
- EmitVectorWidenRnRmBinaryOpSx(context, (op1, op2) => context.Add(op1, op2));
- }
- }
- public static void Saddlp_V(ArmEmitterContext context)
- {
- EmitAddLongPairwise(context, signed: true, accumulate: false);
- }
- public static void Saddlv_V(ArmEmitterContext context)
- {
- EmitVectorLongAcrossVectorOpSx(context, (op1, op2) => context.Add(op1, op2));
- }
- public static void Saddw_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
- }
- Intrinsic movInst = X86PmovsxInstruction[op.Size];
- m = context.AddIntrinsic(movInst, m);
- Intrinsic addInst = X86PaddInstruction[op.Size + 1];
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(addInst, n, m));
- }
- else
- {
- EmitVectorWidenRmBinaryOpSx(context, (op1, op2) => context.Add(op1, op2));
- }
- }
- public static void Shadd_V(ArmEmitterContext context)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- if (Optimizations.UseSse2 && op.Size > 0)
- {
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- Operand res = context.AddIntrinsic(Intrinsic.X86Pand, n, m);
- Operand res2 = context.AddIntrinsic(Intrinsic.X86Pxor, n, m);
- Intrinsic shiftInst = op.Size == 1 ? Intrinsic.X86Psraw : Intrinsic.X86Psrad;
- res2 = context.AddIntrinsic(shiftInst, res2, Const(1));
- Intrinsic addInst = X86PaddInstruction[op.Size];
- res = context.AddIntrinsic(addInst, res, res2);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else
- {
- EmitVectorBinaryOpSx(context, (op1, op2) =>
- {
- return context.ShiftRightSI(context.Add(op1, op2), Const(1));
- });
- }
- }
- public static void Shsub_V(ArmEmitterContext context)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- if (Optimizations.UseSse2 && op.Size < 2)
- {
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- Operand mask = X86GetAllElements(context, (int)(op.Size == 0 ? 0x80808080u : 0x80008000u));
- Intrinsic addInst = X86PaddInstruction[op.Size];
- Operand nPlusMask = context.AddIntrinsic(addInst, n, mask);
- Operand mPlusMask = context.AddIntrinsic(addInst, m, mask);
- Intrinsic avgInst = op.Size == 0 ? Intrinsic.X86Pavgb : Intrinsic.X86Pavgw;
- Operand res = context.AddIntrinsic(avgInst, nPlusMask, mPlusMask);
- Intrinsic subInst = X86PsubInstruction[op.Size];
- res = context.AddIntrinsic(subInst, nPlusMask, res);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else
- {
- EmitVectorBinaryOpSx(context, (op1, op2) =>
- {
- return context.ShiftRightSI(context.Subtract(op1, op2), Const(1));
- });
- }
- }
- public static void Smax_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- Intrinsic maxInst = X86PmaxsInstruction[op.Size];
- Operand res = context.AddIntrinsic(maxInst, n, m);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else
- {
- Delegate dlg = new _S64_S64_S64(Math.Max);
- EmitVectorBinaryOpSx(context, (op1, op2) => context.Call(dlg, op1, op2));
- }
- }
- public static void Smaxp_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSsse3)
- {
- EmitSsse3VectorPairwiseOp(context, X86PmaxsInstruction);
- }
- else
- {
- Delegate dlg = new _S64_S64_S64(Math.Max);
- EmitVectorPairwiseOpSx(context, (op1, op2) => context.Call(dlg, op1, op2));
- }
- }
- public static void Smaxv_V(ArmEmitterContext context)
- {
- Delegate dlg = new _S64_S64_S64(Math.Max);
- EmitVectorAcrossVectorOpSx(context, (op1, op2) => context.Call(dlg, op1, op2));
- }
- public static void Smin_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- Intrinsic minInst = X86PminsInstruction[op.Size];
- Operand res = context.AddIntrinsic(minInst, n, m);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else
- {
- Delegate dlg = new _S64_S64_S64(Math.Min);
- EmitVectorBinaryOpSx(context, (op1, op2) => context.Call(dlg, op1, op2));
- }
- }
- public static void Sminp_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSsse3)
- {
- EmitSsse3VectorPairwiseOp(context, X86PminsInstruction);
- }
- else
- {
- Delegate dlg = new _S64_S64_S64(Math.Min);
- EmitVectorPairwiseOpSx(context, (op1, op2) => context.Call(dlg, op1, op2));
- }
- }
- public static void Sminv_V(ArmEmitterContext context)
- {
- Delegate dlg = new _S64_S64_S64(Math.Min);
- EmitVectorAcrossVectorOpSx(context, (op1, op2) => context.Call(dlg, op1, op2));
- }
- public static void Smlal_V(ArmEmitterContext context)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- if (Optimizations.UseSse41 && op.Size < 2)
- {
- Operand d = GetVec(op.Rd);
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
- m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
- }
- Intrinsic movInst = X86PmovsxInstruction[op.Size];
- n = context.AddIntrinsic(movInst, n);
- m = context.AddIntrinsic(movInst, m);
- Intrinsic mullInst = op.Size == 0 ? Intrinsic.X86Pmullw : Intrinsic.X86Pmulld;
- Operand res = context.AddIntrinsic(mullInst, n, m);
- Intrinsic addInst = X86PaddInstruction[op.Size + 1];
- context.Copy(d, context.AddIntrinsic(addInst, d, res));
- }
- else
- {
- EmitVectorWidenRnRmTernaryOpSx(context, (op1, op2, op3) =>
- {
- return context.Add(op1, context.Multiply(op2, op3));
- });
- }
- }
- public static void Smlal_Ve(ArmEmitterContext context)
- {
- EmitVectorWidenTernaryOpByElemSx(context, (op1, op2, op3) =>
- {
- return context.Add(op1, context.Multiply(op2, op3));
- });
- }
- public static void Smlsl_V(ArmEmitterContext context)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- if (Optimizations.UseSse41 && op.Size < 2)
- {
- Operand d = GetVec(op.Rd);
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
- m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
- }
- Intrinsic movInst = op.Size == 0 ? Intrinsic.X86Pmovsxbw : Intrinsic.X86Pmovsxwd;
- n = context.AddIntrinsic(movInst, n);
- m = context.AddIntrinsic(movInst, m);
- Intrinsic mullInst = op.Size == 0 ? Intrinsic.X86Pmullw : Intrinsic.X86Pmulld;
- Operand res = context.AddIntrinsic(mullInst, n, m);
- Intrinsic subInst = X86PsubInstruction[op.Size + 1];
- context.Copy(d, context.AddIntrinsic(subInst, d, res));
- }
- else
- {
- EmitVectorWidenRnRmTernaryOpSx(context, (op1, op2, op3) =>
- {
- return context.Subtract(op1, context.Multiply(op2, op3));
- });
- }
- }
- public static void Smlsl_Ve(ArmEmitterContext context)
- {
- EmitVectorWidenTernaryOpByElemSx(context, (op1, op2, op3) =>
- {
- return context.Subtract(op1, context.Multiply(op2, op3));
- });
- }
- public static void Smull_V(ArmEmitterContext context)
- {
- EmitVectorWidenRnRmBinaryOpSx(context, (op1, op2) => context.Multiply(op1, op2));
- }
- public static void Smull_Ve(ArmEmitterContext context)
- {
- EmitVectorWidenBinaryOpByElemSx(context, (op1, op2) => context.Multiply(op1, op2));
- }
- public static void Sqabs_S(ArmEmitterContext context)
- {
- EmitScalarSaturatingUnaryOpSx(context, (op1) => EmitAbs(context, op1));
- }
- public static void Sqabs_V(ArmEmitterContext context)
- {
- EmitVectorSaturatingUnaryOpSx(context, (op1) => EmitAbs(context, op1));
- }
- public static void Sqadd_S(ArmEmitterContext context)
- {
- EmitScalarSaturatingBinaryOpSx(context, SaturatingFlags.Add);
- }
- public static void Sqadd_V(ArmEmitterContext context)
- {
- EmitVectorSaturatingBinaryOpSx(context, SaturatingFlags.Add);
- }
- public static void Sqdmulh_S(ArmEmitterContext context)
- {
- EmitSaturatingBinaryOp(context, (op1, op2) => EmitDoublingMultiplyHighHalf(context, op1, op2, round: false), SaturatingFlags.ScalarSx);
- }
- public static void Sqdmulh_V(ArmEmitterContext context)
- {
- EmitSaturatingBinaryOp(context, (op1, op2) => EmitDoublingMultiplyHighHalf(context, op1, op2, round: false), SaturatingFlags.VectorSx);
- }
- public static void Sqneg_S(ArmEmitterContext context)
- {
- EmitScalarSaturatingUnaryOpSx(context, (op1) => context.Negate(op1));
- }
- public static void Sqneg_V(ArmEmitterContext context)
- {
- EmitVectorSaturatingUnaryOpSx(context, (op1) => context.Negate(op1));
- }
- public static void Sqrdmulh_S(ArmEmitterContext context)
- {
- EmitSaturatingBinaryOp(context, (op1, op2) => EmitDoublingMultiplyHighHalf(context, op1, op2, round: true), SaturatingFlags.ScalarSx);
- }
- public static void Sqrdmulh_V(ArmEmitterContext context)
- {
- EmitSaturatingBinaryOp(context, (op1, op2) => EmitDoublingMultiplyHighHalf(context, op1, op2, round: true), SaturatingFlags.VectorSx);
- }
- public static void Sqsub_S(ArmEmitterContext context)
- {
- EmitScalarSaturatingBinaryOpSx(context, SaturatingFlags.Sub);
- }
- public static void Sqsub_V(ArmEmitterContext context)
- {
- EmitVectorSaturatingBinaryOpSx(context, SaturatingFlags.Sub);
- }
- public static void Sqxtn_S(ArmEmitterContext context)
- {
- EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.ScalarSxSx);
- }
- public static void Sqxtn_V(ArmEmitterContext context)
- {
- EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.VectorSxSx);
- }
- public static void Sqxtun_S(ArmEmitterContext context)
- {
- EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.ScalarSxZx);
- }
- public static void Sqxtun_V(ArmEmitterContext context)
- {
- EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.VectorSxZx);
- }
- public static void Srhadd_V(ArmEmitterContext context)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- if (Optimizations.UseSse2 && op.Size < 2)
- {
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- Operand mask = X86GetAllElements(context, (int)(op.Size == 0 ? 0x80808080u : 0x80008000u));
- Intrinsic subInst = X86PsubInstruction[op.Size];
- Operand nMinusMask = context.AddIntrinsic(subInst, n, mask);
- Operand mMinusMask = context.AddIntrinsic(subInst, m, mask);
- Intrinsic avgInst = op.Size == 0 ? Intrinsic.X86Pavgb : Intrinsic.X86Pavgw;
- Operand res = context.AddIntrinsic(avgInst, nMinusMask, mMinusMask);
- Intrinsic addInst = X86PaddInstruction[op.Size];
- res = context.AddIntrinsic(addInst, mask, res);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else
- {
- EmitVectorBinaryOpSx(context, (op1, op2) =>
- {
- Operand res = context.Add(op1, op2);
- res = context.Add(res, Const(1L));
- return context.ShiftRightSI(res, Const(1));
- });
- }
- }
- public static void Ssubl_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
- m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
- }
- Intrinsic movInst = X86PmovsxInstruction[op.Size];
- n = context.AddIntrinsic(movInst, n);
- m = context.AddIntrinsic(movInst, m);
- Intrinsic subInst = X86PsubInstruction[op.Size + 1];
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(subInst, n, m));
- }
- else
- {
- EmitVectorWidenRnRmBinaryOpSx(context, (op1, op2) => context.Subtract(op1, op2));
- }
- }
- public static void Ssubw_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
- }
- Intrinsic movInst = X86PmovsxInstruction[op.Size];
- m = context.AddIntrinsic(movInst, m);
- Intrinsic subInst = X86PsubInstruction[op.Size + 1];
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(subInst, n, m));
- }
- else
- {
- EmitVectorWidenRmBinaryOpSx(context, (op1, op2) => context.Subtract(op1, op2));
- }
- }
- public static void Sub_S(ArmEmitterContext context)
- {
- EmitScalarBinaryOpZx(context, (op1, op2) => context.Subtract(op1, op2));
- }
- public static void Sub_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse2)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- Intrinsic subInst = X86PsubInstruction[op.Size];
- Operand res = context.AddIntrinsic(subInst, n, m);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else
- {
- EmitVectorBinaryOpZx(context, (op1, op2) => context.Subtract(op1, op2));
- }
- }
- public static void Subhn_V(ArmEmitterContext context)
- {
- EmitHighNarrow(context, (op1, op2) => context.Subtract(op1, op2), round: false);
- }
- public static void Suqadd_S(ArmEmitterContext context)
- {
- EmitScalarSaturatingBinaryOpSx(context, SaturatingFlags.Accumulate);
- }
- public static void Suqadd_V(ArmEmitterContext context)
- {
- EmitVectorSaturatingBinaryOpSx(context, SaturatingFlags.Accumulate);
- }
- public static void Uaba_V(ArmEmitterContext context)
- {
- EmitVectorTernaryOpZx(context, (op1, op2, op3) =>
- {
- return context.Add(op1, EmitAbs(context, context.Subtract(op2, op3)));
- });
- }
- public static void Uabal_V(ArmEmitterContext context)
- {
- EmitVectorWidenRnRmTernaryOpZx(context, (op1, op2, op3) =>
- {
- return context.Add(op1, EmitAbs(context, context.Subtract(op2, op3)));
- });
- }
- public static void Uabd_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- EmitSse41Uabd(context, op, n, m, isLong: false);
- }
- else
- {
- EmitVectorBinaryOpZx(context, (op1, op2) =>
- {
- return EmitAbs(context, context.Subtract(op1, op2));
- });
- }
- }
- public static void Uabdl_V(ArmEmitterContext context)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- if (Optimizations.UseSse41 && op.Size < 2)
- {
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
- m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
- }
- Intrinsic movInst = op.Size == 0
- ? Intrinsic.X86Pmovzxbw
- : Intrinsic.X86Pmovzxwd;
- n = context.AddIntrinsic(movInst, n);
- m = context.AddIntrinsic(movInst, m);
- EmitSse41Uabd(context, op, n, m, isLong: true);
- }
- else
- {
- EmitVectorWidenRnRmBinaryOpZx(context, (op1, op2) =>
- {
- return EmitAbs(context, context.Subtract(op1, op2));
- });
- }
- }
- public static void Uadalp_V(ArmEmitterContext context)
- {
- EmitAddLongPairwise(context, signed: false, accumulate: true);
- }
- public static void Uaddl_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
- m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
- }
- Intrinsic movInst = X86PmovzxInstruction[op.Size];
- n = context.AddIntrinsic(movInst, n);
- m = context.AddIntrinsic(movInst, m);
- Intrinsic addInst = X86PaddInstruction[op.Size + 1];
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(addInst, n, m));
- }
- else
- {
- EmitVectorWidenRnRmBinaryOpZx(context, (op1, op2) => context.Add(op1, op2));
- }
- }
- public static void Uaddlp_V(ArmEmitterContext context)
- {
- EmitAddLongPairwise(context, signed: false, accumulate: false);
- }
- public static void Uaddlv_V(ArmEmitterContext context)
- {
- EmitVectorLongAcrossVectorOpZx(context, (op1, op2) => context.Add(op1, op2));
- }
- public static void Uaddw_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
- }
- Intrinsic movInst = X86PmovzxInstruction[op.Size];
- m = context.AddIntrinsic(movInst, m);
- Intrinsic addInst = X86PaddInstruction[op.Size + 1];
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(addInst, n, m));
- }
- else
- {
- EmitVectorWidenRmBinaryOpZx(context, (op1, op2) => context.Add(op1, op2));
- }
- }
- public static void Uhadd_V(ArmEmitterContext context)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- if (Optimizations.UseSse2 && op.Size > 0)
- {
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- Operand res = context.AddIntrinsic(Intrinsic.X86Pand, n, m);
- Operand res2 = context.AddIntrinsic(Intrinsic.X86Pxor, n, m);
- Intrinsic shiftInst = op.Size == 1 ? Intrinsic.X86Psrlw : Intrinsic.X86Psrld;
- res2 = context.AddIntrinsic(shiftInst, res2, Const(1));
- Intrinsic addInst = X86PaddInstruction[op.Size];
- res = context.AddIntrinsic(addInst, res, res2);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else
- {
- EmitVectorBinaryOpZx(context, (op1, op2) =>
- {
- return context.ShiftRightUI(context.Add(op1, op2), Const(1));
- });
- }
- }
- public static void Uhsub_V(ArmEmitterContext context)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- if (Optimizations.UseSse2 && op.Size < 2)
- {
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- Intrinsic avgInst = op.Size == 0 ? Intrinsic.X86Pavgb : Intrinsic.X86Pavgw;
- Operand res = context.AddIntrinsic(avgInst, n, m);
- Intrinsic subInst = X86PsubInstruction[op.Size];
- res = context.AddIntrinsic(subInst, n, res);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else
- {
- EmitVectorBinaryOpZx(context, (op1, op2) =>
- {
- return context.ShiftRightUI(context.Subtract(op1, op2), Const(1));
- });
- }
- }
- public static void Umax_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- Intrinsic maxInst = X86PmaxuInstruction[op.Size];
- Operand res = context.AddIntrinsic(maxInst, n, m);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else
- {
- Delegate dlg = new _U64_U64_U64(Math.Max);
- EmitVectorBinaryOpZx(context, (op1, op2) => context.Call(dlg, op1, op2));
- }
- }
- public static void Umaxp_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSsse3)
- {
- EmitSsse3VectorPairwiseOp(context, X86PmaxuInstruction);
- }
- else
- {
- Delegate dlg = new _U64_U64_U64(Math.Max);
- EmitVectorPairwiseOpZx(context, (op1, op2) => context.Call(dlg, op1, op2));
- }
- }
- public static void Umaxv_V(ArmEmitterContext context)
- {
- Delegate dlg = new _U64_U64_U64(Math.Max);
- EmitVectorAcrossVectorOpZx(context, (op1, op2) => context.Call(dlg, op1, op2));
- }
- public static void Umin_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- Intrinsic minInst = X86PminuInstruction[op.Size];
- Operand res = context.AddIntrinsic(minInst, n, m);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else
- {
- Delegate dlg = new _U64_U64_U64(Math.Min);
- EmitVectorBinaryOpZx(context, (op1, op2) => context.Call(dlg, op1, op2));
- }
- }
- public static void Uminp_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSsse3)
- {
- EmitSsse3VectorPairwiseOp(context, X86PminuInstruction);
- }
- else
- {
- Delegate dlg = new _U64_U64_U64(Math.Min);
- EmitVectorPairwiseOpZx(context, (op1, op2) => context.Call(dlg, op1, op2));
- }
- }
- public static void Uminv_V(ArmEmitterContext context)
- {
- Delegate dlg = new _U64_U64_U64(Math.Min);
- EmitVectorAcrossVectorOpZx(context, (op1, op2) => context.Call(dlg, op1, op2));
- }
- public static void Umlal_V(ArmEmitterContext context)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- if (Optimizations.UseSse41 && op.Size < 2)
- {
- Operand d = GetVec(op.Rd);
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
- m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
- }
- Intrinsic movInst = X86PmovzxInstruction[op.Size];
- n = context.AddIntrinsic(movInst, n);
- m = context.AddIntrinsic(movInst, m);
- Intrinsic mullInst = op.Size == 0 ? Intrinsic.X86Pmullw : Intrinsic.X86Pmulld;
- Operand res = context.AddIntrinsic(mullInst, n, m);
- Intrinsic addInst = X86PaddInstruction[op.Size + 1];
- context.Copy(d, context.AddIntrinsic(addInst, d, res));
- }
- else
- {
- EmitVectorWidenRnRmTernaryOpZx(context, (op1, op2, op3) =>
- {
- return context.Add(op1, context.Multiply(op2, op3));
- });
- }
- }
- public static void Umlal_Ve(ArmEmitterContext context)
- {
- EmitVectorWidenTernaryOpByElemZx(context, (op1, op2, op3) =>
- {
- return context.Add(op1, context.Multiply(op2, op3));
- });
- }
- public static void Umlsl_V(ArmEmitterContext context)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- if (Optimizations.UseSse41 && op.Size < 2)
- {
- Operand d = GetVec(op.Rd);
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
- m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
- }
- Intrinsic movInst = op.Size == 0 ? Intrinsic.X86Pmovzxbw : Intrinsic.X86Pmovzxwd;
- n = context.AddIntrinsic(movInst, n);
- m = context.AddIntrinsic(movInst, m);
- Intrinsic mullInst = op.Size == 0 ? Intrinsic.X86Pmullw : Intrinsic.X86Pmulld;
- Operand res = context.AddIntrinsic(mullInst, n, m);
- Intrinsic subInst = X86PsubInstruction[op.Size + 1];
- context.Copy(d, context.AddIntrinsic(subInst, d, res));
- }
- else
- {
- EmitVectorWidenRnRmTernaryOpZx(context, (op1, op2, op3) =>
- {
- return context.Subtract(op1, context.Multiply(op2, op3));
- });
- }
- }
- public static void Umlsl_Ve(ArmEmitterContext context)
- {
- EmitVectorWidenTernaryOpByElemZx(context, (op1, op2, op3) =>
- {
- return context.Subtract(op1, context.Multiply(op2, op3));
- });
- }
- public static void Umull_V(ArmEmitterContext context)
- {
- EmitVectorWidenRnRmBinaryOpZx(context, (op1, op2) => context.Multiply(op1, op2));
- }
- public static void Umull_Ve(ArmEmitterContext context)
- {
- EmitVectorWidenBinaryOpByElemZx(context, (op1, op2) => context.Multiply(op1, op2));
- }
- public static void Uqadd_S(ArmEmitterContext context)
- {
- EmitScalarSaturatingBinaryOpZx(context, SaturatingFlags.Add);
- }
- public static void Uqadd_V(ArmEmitterContext context)
- {
- EmitVectorSaturatingBinaryOpZx(context, SaturatingFlags.Add);
- }
- public static void Uqsub_S(ArmEmitterContext context)
- {
- EmitScalarSaturatingBinaryOpZx(context, SaturatingFlags.Sub);
- }
- public static void Uqsub_V(ArmEmitterContext context)
- {
- EmitVectorSaturatingBinaryOpZx(context, SaturatingFlags.Sub);
- }
- public static void Uqxtn_S(ArmEmitterContext context)
- {
- EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.ScalarZxZx);
- }
- public static void Uqxtn_V(ArmEmitterContext context)
- {
- EmitSaturatingNarrowOp(context, SaturatingNarrowFlags.VectorZxZx);
- }
- public static void Urhadd_V(ArmEmitterContext context)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- if (Optimizations.UseSse2 && op.Size < 2)
- {
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- Intrinsic avgInst = op.Size == 0 ? Intrinsic.X86Pavgb : Intrinsic.X86Pavgw;
- Operand res = context.AddIntrinsic(avgInst, n, m);
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- else
- {
- EmitVectorBinaryOpZx(context, (op1, op2) =>
- {
- Operand res = context.Add(op1, op2);
- res = context.Add(res, Const(1L));
- return context.ShiftRightUI(res, Const(1));
- });
- }
- }
- public static void Usqadd_S(ArmEmitterContext context)
- {
- EmitScalarSaturatingBinaryOpZx(context, SaturatingFlags.Accumulate);
- }
- public static void Usqadd_V(ArmEmitterContext context)
- {
- EmitVectorSaturatingBinaryOpZx(context, SaturatingFlags.Accumulate);
- }
- public static void Usubl_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- n = context.AddIntrinsic(Intrinsic.X86Psrldq, n, Const(8));
- m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
- }
- Intrinsic movInst = X86PmovzxInstruction[op.Size];
- n = context.AddIntrinsic(movInst, n);
- m = context.AddIntrinsic(movInst, m);
- Intrinsic subInst = X86PsubInstruction[op.Size + 1];
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(subInst, n, m));
- }
- else
- {
- EmitVectorWidenRnRmBinaryOpZx(context, (op1, op2) => context.Subtract(op1, op2));
- }
- }
- public static void Usubw_V(ArmEmitterContext context)
- {
- if (Optimizations.UseSse41)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- m = context.AddIntrinsic(Intrinsic.X86Psrldq, m, Const(8));
- }
- Intrinsic movInst = X86PmovzxInstruction[op.Size];
- m = context.AddIntrinsic(movInst, m);
- Intrinsic subInst = X86PsubInstruction[op.Size + 1];
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(subInst, n, m));
- }
- else
- {
- EmitVectorWidenRmBinaryOpZx(context, (op1, op2) => context.Subtract(op1, op2));
- }
- }
- private static Operand EmitAbs(ArmEmitterContext context, Operand value)
- {
- Operand isPositive = context.ICompareGreaterOrEqual(value, Const(value.Type, 0));
- return context.ConditionalSelect(isPositive, value, context.Negate(value));
- }
- private static void EmitAddLongPairwise(ArmEmitterContext context, bool signed, bool accumulate)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- Operand res = context.VectorZero();
- int pairs = op.GetPairsCount() >> op.Size;
- for (int index = 0; index < pairs; index++)
- {
- int pairIndex = index << 1;
- Operand ne0 = EmitVectorExtract(context, op.Rn, pairIndex, op.Size, signed);
- Operand ne1 = EmitVectorExtract(context, op.Rn, pairIndex + 1, op.Size, signed);
- Operand e = context.Add(ne0, ne1);
- if (accumulate)
- {
- Operand de = EmitVectorExtract(context, op.Rd, index, op.Size + 1, signed);
- e = context.Add(e, de);
- }
- res = EmitVectorInsert(context, res, e, index, op.Size + 1);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- private static Operand EmitDoublingMultiplyHighHalf(
- ArmEmitterContext context,
- Operand n,
- Operand m,
- bool round)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- int eSize = 8 << op.Size;
- Operand res = context.Multiply(n, m);
- if (!round)
- {
- res = context.ShiftRightSI(res, Const(eSize - 1));
- }
- else
- {
- long roundConst = 1L << (eSize - 1);
- res = context.ShiftLeft(res, Const(1));
- res = context.Add(res, Const(roundConst));
- res = context.ShiftRightSI(res, Const(eSize));
- Operand isIntMin = context.ICompareEqual(res, Const((long)int.MinValue));
- res = context.ConditionalSelect(isIntMin, context.Negate(res), res);
- }
- return res;
- }
- private static void EmitHighNarrow(ArmEmitterContext context, Func2I emit, bool round)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- int elems = 8 >> op.Size;
- int eSize = 8 << op.Size;
- int part = op.RegisterSize == RegisterSize.Simd128 ? elems : 0;
- Operand d = GetVec(op.Rd);
- Operand res = part == 0 ? context.VectorZero() : context.Copy(d);
- long roundConst = 1L << (eSize - 1);
- for (int index = 0; index < elems; index++)
- {
- Operand ne = EmitVectorExtractZx(context, op.Rn, index, op.Size + 1);
- Operand me = EmitVectorExtractZx(context, op.Rm, index, op.Size + 1);
- Operand de = emit(ne, me);
- if (round)
- {
- de = context.Add(de, Const(roundConst));
- }
- de = context.ShiftRightUI(de, Const(eSize));
- res = EmitVectorInsert(context, res, de, part + index, op.Size);
- }
- context.Copy(d, res);
- }
- public static void EmitScalarRoundOpF(ArmEmitterContext context, FPRoundingMode roundMode)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Intrinsic inst = (op.Size & 1) != 0 ? Intrinsic.X86Roundsd : Intrinsic.X86Roundss;
- Operand res = context.AddIntrinsic(inst, n, Const(X86GetRoundControl(roundMode)));
- if ((op.Size & 1) != 0)
- {
- res = context.VectorZeroUpper64(res);
- }
- else
- {
- res = context.VectorZeroUpper96(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- public static void EmitVectorRoundOpF(ArmEmitterContext context, FPRoundingMode roundMode)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Intrinsic inst = (op.Size & 1) != 0 ? Intrinsic.X86Roundpd : Intrinsic.X86Roundps;
- Operand res = context.AddIntrinsic(inst, n, Const(X86GetRoundControl(roundMode)));
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- private static Operand EmitSse2VectorIsQNaNOpF(ArmEmitterContext context, Operand opF)
- {
- IOpCodeSimd op = (IOpCodeSimd)context.CurrOp;
- if ((op.Size & 1) == 0)
- {
- const int QBit = 22;
- Operand qMask = X86GetAllElements(context, 1 << QBit);
- Operand mask1 = context.AddIntrinsic(Intrinsic.X86Cmpps, opF, opF, Const((int)CmpCondition.UnorderedQ));
- Operand mask2 = context.AddIntrinsic(Intrinsic.X86Pand, opF, qMask);
- mask2 = context.AddIntrinsic(Intrinsic.X86Cmpps, mask2, qMask, Const((int)CmpCondition.Equal));
- return context.AddIntrinsic(Intrinsic.X86Andps, mask1, mask2);
- }
- else /* if ((op.Size & 1) == 1) */
- {
- const int QBit = 51;
- Operand qMask = X86GetAllElements(context, 1L << QBit);
- Operand mask1 = context.AddIntrinsic(Intrinsic.X86Cmppd, opF, opF, Const((int)CmpCondition.UnorderedQ));
- Operand mask2 = context.AddIntrinsic(Intrinsic.X86Pand, opF, qMask);
- mask2 = context.AddIntrinsic(Intrinsic.X86Cmppd, mask2, qMask, Const((int)CmpCondition.Equal));
- return context.AddIntrinsic(Intrinsic.X86Andpd, mask1, mask2);
- }
- }
- private static void EmitSse41MaxMinNumOpF(ArmEmitterContext context, bool isMaxNum, bool scalar)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand d = GetVec(op.Rd);
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- Operand nNum = context.Copy(n);
- Operand mNum = context.Copy(m);
- Operand nQNaNMask = EmitSse2VectorIsQNaNOpF(context, nNum);
- Operand mQNaNMask = EmitSse2VectorIsQNaNOpF(context, mNum);
- int sizeF = op.Size & 1;
- if (sizeF == 0)
- {
- Operand negInfMask = X86GetAllElements(context, isMaxNum ? float.NegativeInfinity : float.PositiveInfinity);
- Operand nMask = context.AddIntrinsic(Intrinsic.X86Andnps, mQNaNMask, nQNaNMask);
- Operand mMask = context.AddIntrinsic(Intrinsic.X86Andnps, nQNaNMask, mQNaNMask);
- nNum = context.AddIntrinsic(Intrinsic.X86Blendvps, nNum, negInfMask, nMask);
- mNum = context.AddIntrinsic(Intrinsic.X86Blendvps, mNum, negInfMask, mMask);
- Operand res = context.AddIntrinsic(isMaxNum ? Intrinsic.X86Maxps : Intrinsic.X86Minps, nNum, mNum);
- if (scalar)
- {
- res = context.VectorZeroUpper96(res);
- }
- else if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(d, res);
- }
- else /* if (sizeF == 1) */
- {
- Operand negInfMask = X86GetAllElements(context, isMaxNum ? double.NegativeInfinity : double.PositiveInfinity);
- Operand nMask = context.AddIntrinsic(Intrinsic.X86Andnpd, mQNaNMask, nQNaNMask);
- Operand mMask = context.AddIntrinsic(Intrinsic.X86Andnpd, nQNaNMask, mQNaNMask);
- nNum = context.AddIntrinsic(Intrinsic.X86Blendvpd, nNum, negInfMask, nMask);
- mNum = context.AddIntrinsic(Intrinsic.X86Blendvpd, mNum, negInfMask, mMask);
- Operand res = context.AddIntrinsic(isMaxNum ? Intrinsic.X86Maxpd : Intrinsic.X86Minpd, nNum, mNum);
- if (scalar)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(d, res);
- }
- }
- private enum AddSub
- {
- None,
- Add,
- Subtract
- }
- private static void EmitSse41Mul_AddSub(ArmEmitterContext context, AddSub addSub)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- Operand res = null;
- if (op.Size == 0)
- {
- Operand ns8 = context.AddIntrinsic(Intrinsic.X86Psrlw, n, Const(8));
- Operand ms8 = context.AddIntrinsic(Intrinsic.X86Psrlw, m, Const(8));
- res = context.AddIntrinsic(Intrinsic.X86Pmullw, ns8, ms8);
- res = context.AddIntrinsic(Intrinsic.X86Psllw, res, Const(8));
- Operand res2 = context.AddIntrinsic(Intrinsic.X86Pmullw, n, m);
- Operand mask = X86GetAllElements(context, 0x00FF00FF);
- res = context.AddIntrinsic(Intrinsic.X86Pblendvb, res, res2, mask);
- }
- else if (op.Size == 1)
- {
- res = context.AddIntrinsic(Intrinsic.X86Pmullw, n, m);
- }
- else
- {
- res = context.AddIntrinsic(Intrinsic.X86Pmulld, n, m);
- }
- Operand d = GetVec(op.Rd);
- if (addSub == AddSub.Add)
- {
- switch (op.Size)
- {
- case 0: res = context.AddIntrinsic(Intrinsic.X86Paddb, d, res); break;
- case 1: res = context.AddIntrinsic(Intrinsic.X86Paddw, d, res); break;
- case 2: res = context.AddIntrinsic(Intrinsic.X86Paddd, d, res); break;
- case 3: res = context.AddIntrinsic(Intrinsic.X86Paddq, d, res); break;
- }
- }
- else if (addSub == AddSub.Subtract)
- {
- switch (op.Size)
- {
- case 0: res = context.AddIntrinsic(Intrinsic.X86Psubb, d, res); break;
- case 1: res = context.AddIntrinsic(Intrinsic.X86Psubw, d, res); break;
- case 2: res = context.AddIntrinsic(Intrinsic.X86Psubd, d, res); break;
- case 3: res = context.AddIntrinsic(Intrinsic.X86Psubq, d, res); break;
- }
- }
- if (op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(d, res);
- }
- private static void EmitSse41Sabd(
- ArmEmitterContext context,
- OpCodeSimdReg op,
- Operand n,
- Operand m,
- bool isLong)
- {
- int size = isLong ? op.Size + 1 : op.Size;
- Intrinsic cmpgtInst = X86PcmpgtInstruction[size];
- Operand cmpMask = context.AddIntrinsic(cmpgtInst, n, m);
- Intrinsic subInst = X86PsubInstruction[size];
- Operand res = context.AddIntrinsic(subInst, n, m);
- res = context.AddIntrinsic(Intrinsic.X86Pand, cmpMask, res);
- Operand res2 = context.AddIntrinsic(subInst, m, n);
- res2 = context.AddIntrinsic(Intrinsic.X86Pandn, cmpMask, res2);
- res = context.AddIntrinsic(Intrinsic.X86Por, res, res2);
- if (!isLong && op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- private static void EmitSse41Uabd(
- ArmEmitterContext context,
- OpCodeSimdReg op,
- Operand n,
- Operand m,
- bool isLong)
- {
- int size = isLong ? op.Size + 1 : op.Size;
- Intrinsic maxInst = X86PmaxuInstruction[size];
- Operand max = context.AddIntrinsic(maxInst, m, n);
- Intrinsic cmpeqInst = X86PcmpeqInstruction[size];
- Operand cmpMask = context.AddIntrinsic(cmpeqInst, max, m);
- Operand onesMask = X86GetAllElements(context, -1L);
- cmpMask = context.AddIntrinsic(Intrinsic.X86Pandn, cmpMask, onesMask);
- Intrinsic subInst = X86PsubInstruction[size];
- Operand res = context.AddIntrinsic(subInst, n, m);
- Operand res2 = context.AddIntrinsic(subInst, m, n);
- res = context.AddIntrinsic(Intrinsic.X86Pand, cmpMask, res);
- res2 = context.AddIntrinsic(Intrinsic.X86Pandn, cmpMask, res2);
- res = context.AddIntrinsic(Intrinsic.X86Por, res, res2);
- if (!isLong && op.RegisterSize == RegisterSize.Simd64)
- {
- res = context.VectorZeroUpper64(res);
- }
- context.Copy(GetVec(op.Rd), res);
- }
- }
- }
|