InstEmitSimdHelper.cs 71 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001
  1. using ARMeilleure.Decoders;
  2. using ARMeilleure.IntermediateRepresentation;
  3. using ARMeilleure.State;
  4. using ARMeilleure.Translation;
  5. using System;
  6. using System.Diagnostics;
  7. using System.Reflection;
  8. using static ARMeilleure.Instructions.InstEmitHelper;
  9. using static ARMeilleure.IntermediateRepresentation.Operand.Factory;
  10. namespace ARMeilleure.Instructions
  11. {
  12. using Func1I = Func<Operand, Operand>;
  13. using Func2I = Func<Operand, Operand, Operand>;
  14. using Func3I = Func<Operand, Operand, Operand, Operand>;
  15. static class InstEmitSimdHelper
  16. {
  17. #region "Masks"
  18. public static readonly long[] EvenMasks = new long[]
  19. {
  20. 14L << 56 | 12L << 48 | 10L << 40 | 08L << 32 | 06L << 24 | 04L << 16 | 02L << 8 | 00L << 0, // B
  21. 13L << 56 | 12L << 48 | 09L << 40 | 08L << 32 | 05L << 24 | 04L << 16 | 01L << 8 | 00L << 0, // H
  22. 11L << 56 | 10L << 48 | 09L << 40 | 08L << 32 | 03L << 24 | 02L << 16 | 01L << 8 | 00L << 0 // S
  23. };
  24. public static readonly long[] OddMasks = new long[]
  25. {
  26. 15L << 56 | 13L << 48 | 11L << 40 | 09L << 32 | 07L << 24 | 05L << 16 | 03L << 8 | 01L << 0, // B
  27. 15L << 56 | 14L << 48 | 11L << 40 | 10L << 32 | 07L << 24 | 06L << 16 | 03L << 8 | 02L << 0, // H
  28. 15L << 56 | 14L << 48 | 13L << 40 | 12L << 32 | 07L << 24 | 06L << 16 | 05L << 8 | 04L << 0 // S
  29. };
  30. public static readonly long ZeroMask = 128L << 56 | 128L << 48 | 128L << 40 | 128L << 32 | 128L << 24 | 128L << 16 | 128L << 8 | 128L << 0;
  31. #endregion
  32. #region "X86 SSE Intrinsics"
  33. public static readonly Intrinsic[] X86PaddInstruction = new Intrinsic[]
  34. {
  35. Intrinsic.X86Paddb,
  36. Intrinsic.X86Paddw,
  37. Intrinsic.X86Paddd,
  38. Intrinsic.X86Paddq
  39. };
  40. public static readonly Intrinsic[] X86PcmpeqInstruction = new Intrinsic[]
  41. {
  42. Intrinsic.X86Pcmpeqb,
  43. Intrinsic.X86Pcmpeqw,
  44. Intrinsic.X86Pcmpeqd,
  45. Intrinsic.X86Pcmpeqq
  46. };
  47. public static readonly Intrinsic[] X86PcmpgtInstruction = new Intrinsic[]
  48. {
  49. Intrinsic.X86Pcmpgtb,
  50. Intrinsic.X86Pcmpgtw,
  51. Intrinsic.X86Pcmpgtd,
  52. Intrinsic.X86Pcmpgtq
  53. };
  54. public static readonly Intrinsic[] X86PmaxsInstruction = new Intrinsic[]
  55. {
  56. Intrinsic.X86Pmaxsb,
  57. Intrinsic.X86Pmaxsw,
  58. Intrinsic.X86Pmaxsd
  59. };
  60. public static readonly Intrinsic[] X86PmaxuInstruction = new Intrinsic[]
  61. {
  62. Intrinsic.X86Pmaxub,
  63. Intrinsic.X86Pmaxuw,
  64. Intrinsic.X86Pmaxud
  65. };
  66. public static readonly Intrinsic[] X86PminsInstruction = new Intrinsic[]
  67. {
  68. Intrinsic.X86Pminsb,
  69. Intrinsic.X86Pminsw,
  70. Intrinsic.X86Pminsd
  71. };
  72. public static readonly Intrinsic[] X86PminuInstruction = new Intrinsic[]
  73. {
  74. Intrinsic.X86Pminub,
  75. Intrinsic.X86Pminuw,
  76. Intrinsic.X86Pminud
  77. };
  78. public static readonly Intrinsic[] X86PmovsxInstruction = new Intrinsic[]
  79. {
  80. Intrinsic.X86Pmovsxbw,
  81. Intrinsic.X86Pmovsxwd,
  82. Intrinsic.X86Pmovsxdq
  83. };
  84. public static readonly Intrinsic[] X86PmovzxInstruction = new Intrinsic[]
  85. {
  86. Intrinsic.X86Pmovzxbw,
  87. Intrinsic.X86Pmovzxwd,
  88. Intrinsic.X86Pmovzxdq
  89. };
  90. public static readonly Intrinsic[] X86PsllInstruction = new Intrinsic[]
  91. {
  92. 0,
  93. Intrinsic.X86Psllw,
  94. Intrinsic.X86Pslld,
  95. Intrinsic.X86Psllq
  96. };
  97. public static readonly Intrinsic[] X86PsraInstruction = new Intrinsic[]
  98. {
  99. 0,
  100. Intrinsic.X86Psraw,
  101. Intrinsic.X86Psrad
  102. };
  103. public static readonly Intrinsic[] X86PsrlInstruction = new Intrinsic[]
  104. {
  105. 0,
  106. Intrinsic.X86Psrlw,
  107. Intrinsic.X86Psrld,
  108. Intrinsic.X86Psrlq
  109. };
  110. public static readonly Intrinsic[] X86PsubInstruction = new Intrinsic[]
  111. {
  112. Intrinsic.X86Psubb,
  113. Intrinsic.X86Psubw,
  114. Intrinsic.X86Psubd,
  115. Intrinsic.X86Psubq
  116. };
  117. public static readonly Intrinsic[] X86PunpckhInstruction = new Intrinsic[]
  118. {
  119. Intrinsic.X86Punpckhbw,
  120. Intrinsic.X86Punpckhwd,
  121. Intrinsic.X86Punpckhdq,
  122. Intrinsic.X86Punpckhqdq
  123. };
  124. public static readonly Intrinsic[] X86PunpcklInstruction = new Intrinsic[]
  125. {
  126. Intrinsic.X86Punpcklbw,
  127. Intrinsic.X86Punpcklwd,
  128. Intrinsic.X86Punpckldq,
  129. Intrinsic.X86Punpcklqdq
  130. };
  131. #endregion
  132. public static int GetImmShl(OpCodeSimdShImm op)
  133. {
  134. return op.Imm - (8 << op.Size);
  135. }
  136. public static int GetImmShr(OpCodeSimdShImm op)
  137. {
  138. return (8 << (op.Size + 1)) - op.Imm;
  139. }
  140. public static Operand X86GetScalar(ArmEmitterContext context, float value)
  141. {
  142. return X86GetScalar(context, BitConverter.SingleToInt32Bits(value));
  143. }
  144. public static Operand X86GetScalar(ArmEmitterContext context, double value)
  145. {
  146. return X86GetScalar(context, BitConverter.DoubleToInt64Bits(value));
  147. }
  148. public static Operand X86GetScalar(ArmEmitterContext context, int value)
  149. {
  150. return context.VectorCreateScalar(Const(value));
  151. }
  152. public static Operand X86GetScalar(ArmEmitterContext context, long value)
  153. {
  154. return context.VectorCreateScalar(Const(value));
  155. }
  156. public static Operand X86GetAllElements(ArmEmitterContext context, float value)
  157. {
  158. return X86GetAllElements(context, BitConverter.SingleToInt32Bits(value));
  159. }
  160. public static Operand X86GetAllElements(ArmEmitterContext context, double value)
  161. {
  162. return X86GetAllElements(context, BitConverter.DoubleToInt64Bits(value));
  163. }
  164. public static Operand X86GetAllElements(ArmEmitterContext context, short value)
  165. {
  166. ulong value1 = (ushort)value;
  167. ulong value2 = value1 << 16 | value1;
  168. ulong value4 = value2 << 32 | value2;
  169. return X86GetAllElements(context, (long)value4);
  170. }
  171. public static Operand X86GetAllElements(ArmEmitterContext context, int value)
  172. {
  173. Operand vector = context.VectorCreateScalar(Const(value));
  174. vector = context.AddIntrinsic(Intrinsic.X86Shufps, vector, vector, Const(0));
  175. return vector;
  176. }
  177. public static Operand X86GetAllElements(ArmEmitterContext context, long value)
  178. {
  179. Operand vector = context.VectorCreateScalar(Const(value));
  180. vector = context.AddIntrinsic(Intrinsic.X86Movlhps, vector, vector);
  181. return vector;
  182. }
  183. public static Operand X86GetElements(ArmEmitterContext context, long e1, long e0)
  184. {
  185. return X86GetElements(context, (ulong)e1, (ulong)e0);
  186. }
  187. public static Operand X86GetElements(ArmEmitterContext context, ulong e1, ulong e0)
  188. {
  189. Operand vector0 = context.VectorCreateScalar(Const(e0));
  190. Operand vector1 = context.VectorCreateScalar(Const(e1));
  191. return context.AddIntrinsic(Intrinsic.X86Punpcklqdq, vector0, vector1);
  192. }
  193. public static int X86GetRoundControl(FPRoundingMode roundMode)
  194. {
  195. switch (roundMode)
  196. {
  197. case FPRoundingMode.ToNearest: return 8 | 0; // even
  198. case FPRoundingMode.TowardsPlusInfinity: return 8 | 2;
  199. case FPRoundingMode.TowardsMinusInfinity: return 8 | 1;
  200. case FPRoundingMode.TowardsZero: return 8 | 3;
  201. }
  202. throw new ArgumentException($"Invalid rounding mode \"{roundMode}\".");
  203. }
  204. public static Operand EmitCountSetBits8(ArmEmitterContext context, Operand op) // "size" is 8 (SIMD&FP Inst.).
  205. {
  206. Debug.Assert(op.Type == OperandType.I32 || op.Type == OperandType.I64);
  207. Operand op0 = context.Subtract(op, context.BitwiseAnd(context.ShiftRightUI(op, Const(1)), Const(op.Type, 0x55L)));
  208. Operand c1 = Const(op.Type, 0x33L);
  209. Operand op1 = context.Add(context.BitwiseAnd(context.ShiftRightUI(op0, Const(2)), c1), context.BitwiseAnd(op0, c1));
  210. return context.BitwiseAnd(context.Add(op1, context.ShiftRightUI(op1, Const(4))), Const(op.Type, 0x0fL));
  211. }
  212. public static void EmitScalarUnaryOpF(ArmEmitterContext context, Intrinsic inst32, Intrinsic inst64)
  213. {
  214. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  215. Operand n = GetVec(op.Rn);
  216. Intrinsic inst = (op.Size & 1) != 0 ? inst64 : inst32;
  217. Operand res = context.AddIntrinsic(inst, n);
  218. if ((op.Size & 1) != 0)
  219. {
  220. res = context.VectorZeroUpper64(res);
  221. }
  222. else
  223. {
  224. res = context.VectorZeroUpper96(res);
  225. }
  226. context.Copy(GetVec(op.Rd), res);
  227. }
  228. public static void EmitScalarBinaryOpF(ArmEmitterContext context, Intrinsic inst32, Intrinsic inst64)
  229. {
  230. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  231. Operand n = GetVec(op.Rn);
  232. Operand m = GetVec(op.Rm);
  233. Intrinsic inst = (op.Size & 1) != 0 ? inst64 : inst32;
  234. Operand res = context.AddIntrinsic(inst, n, m);
  235. if ((op.Size & 1) != 0)
  236. {
  237. res = context.VectorZeroUpper64(res);
  238. }
  239. else
  240. {
  241. res = context.VectorZeroUpper96(res);
  242. }
  243. context.Copy(GetVec(op.Rd), res);
  244. }
  245. public static void EmitVectorUnaryOpF(ArmEmitterContext context, Intrinsic inst32, Intrinsic inst64)
  246. {
  247. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  248. Operand n = GetVec(op.Rn);
  249. Intrinsic inst = (op.Size & 1) != 0 ? inst64 : inst32;
  250. Operand res = context.AddIntrinsic(inst, n);
  251. if (op.RegisterSize == RegisterSize.Simd64)
  252. {
  253. res = context.VectorZeroUpper64(res);
  254. }
  255. context.Copy(GetVec(op.Rd), res);
  256. }
  257. public static void EmitVectorBinaryOpF(ArmEmitterContext context, Intrinsic inst32, Intrinsic inst64)
  258. {
  259. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  260. Operand n = GetVec(op.Rn);
  261. Operand m = GetVec(op.Rm);
  262. Intrinsic inst = (op.Size & 1) != 0 ? inst64 : inst32;
  263. Operand res = context.AddIntrinsic(inst, n, m);
  264. if (op.RegisterSize == RegisterSize.Simd64)
  265. {
  266. res = context.VectorZeroUpper64(res);
  267. }
  268. context.Copy(GetVec(op.Rd), res);
  269. }
  270. public static Operand EmitUnaryMathCall(ArmEmitterContext context, string name, Operand n)
  271. {
  272. IOpCodeSimd op = (IOpCodeSimd)context.CurrOp;
  273. MethodInfo info = (op.Size & 1) == 0
  274. ? typeof(MathF).GetMethod(name, new Type[] { typeof(float) })
  275. : typeof(Math). GetMethod(name, new Type[] { typeof(double) });
  276. return context.Call(info, n);
  277. }
  278. public static Operand EmitRoundMathCall(ArmEmitterContext context, MidpointRounding roundMode, Operand n)
  279. {
  280. IOpCodeSimd op = (IOpCodeSimd)context.CurrOp;
  281. string name = nameof(Math.Round);
  282. MethodInfo info = (op.Size & 1) == 0
  283. ? typeof(MathF).GetMethod(name, new Type[] { typeof(float), typeof(MidpointRounding) })
  284. : typeof(Math). GetMethod(name, new Type[] { typeof(double), typeof(MidpointRounding) });
  285. return context.Call(info, n, Const((int)roundMode));
  286. }
  287. public static Operand EmitGetRoundingMode(ArmEmitterContext context)
  288. {
  289. Operand rMode = context.ShiftLeft(GetFpFlag(FPState.RMode1Flag), Const(1));
  290. rMode = context.BitwiseOr(rMode, GetFpFlag(FPState.RMode0Flag));
  291. return rMode;
  292. }
  293. public static Operand EmitRoundByRMode(ArmEmitterContext context, Operand op)
  294. {
  295. Debug.Assert(op.Type == OperandType.FP32 || op.Type == OperandType.FP64);
  296. Operand lbl1 = Label();
  297. Operand lbl2 = Label();
  298. Operand lbl3 = Label();
  299. Operand lblEnd = Label();
  300. Operand rN = Const((int)FPRoundingMode.ToNearest);
  301. Operand rP = Const((int)FPRoundingMode.TowardsPlusInfinity);
  302. Operand rM = Const((int)FPRoundingMode.TowardsMinusInfinity);
  303. Operand res = context.AllocateLocal(op.Type);
  304. Operand rMode = EmitGetRoundingMode(context);
  305. context.BranchIf(lbl1, rMode, rN, Comparison.NotEqual);
  306. context.Copy(res, EmitRoundMathCall(context, MidpointRounding.ToEven, op));
  307. context.Branch(lblEnd);
  308. context.MarkLabel(lbl1);
  309. context.BranchIf(lbl2, rMode, rP, Comparison.NotEqual);
  310. context.Copy(res, EmitUnaryMathCall(context, nameof(Math.Ceiling), op));
  311. context.Branch(lblEnd);
  312. context.MarkLabel(lbl2);
  313. context.BranchIf(lbl3, rMode, rM, Comparison.NotEqual);
  314. context.Copy(res, EmitUnaryMathCall(context, nameof(Math.Floor), op));
  315. context.Branch(lblEnd);
  316. context.MarkLabel(lbl3);
  317. context.Copy(res, EmitUnaryMathCall(context, nameof(Math.Truncate), op));
  318. context.Branch(lblEnd);
  319. context.MarkLabel(lblEnd);
  320. return res;
  321. }
  322. public static Operand EmitSoftFloatCall(ArmEmitterContext context, string name, params Operand[] callArgs)
  323. {
  324. IOpCodeSimd op = (IOpCodeSimd)context.CurrOp;
  325. MethodInfo info = (op.Size & 1) == 0
  326. ? typeof(SoftFloat32).GetMethod(name)
  327. : typeof(SoftFloat64).GetMethod(name);
  328. context.StoreToContext();
  329. Operand res = context.Call(info, callArgs);
  330. context.LoadFromContext();
  331. return res;
  332. }
  333. public static void EmitScalarBinaryOpByElemF(ArmEmitterContext context, Func2I emit)
  334. {
  335. OpCodeSimdRegElemF op = (OpCodeSimdRegElemF)context.CurrOp;
  336. OperandType type = (op.Size & 1) != 0 ? OperandType.FP64 : OperandType.FP32;
  337. Operand n = context.VectorExtract(type, GetVec(op.Rn), 0);
  338. Operand m = context.VectorExtract(type, GetVec(op.Rm), op.Index);
  339. context.Copy(GetVec(op.Rd), context.VectorInsert(context.VectorZero(), emit(n, m), 0));
  340. }
  341. public static void EmitScalarTernaryOpByElemF(ArmEmitterContext context, Func3I emit)
  342. {
  343. OpCodeSimdRegElemF op = (OpCodeSimdRegElemF)context.CurrOp;
  344. OperandType type = (op.Size & 1) != 0 ? OperandType.FP64 : OperandType.FP32;
  345. Operand d = context.VectorExtract(type, GetVec(op.Rd), 0);
  346. Operand n = context.VectorExtract(type, GetVec(op.Rn), 0);
  347. Operand m = context.VectorExtract(type, GetVec(op.Rm), op.Index);
  348. context.Copy(GetVec(op.Rd), context.VectorInsert(context.VectorZero(), emit(d, n, m), 0));
  349. }
  350. public static void EmitScalarUnaryOpSx(ArmEmitterContext context, Func1I emit)
  351. {
  352. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  353. Operand n = EmitVectorExtractSx(context, op.Rn, 0, op.Size);
  354. Operand d = EmitVectorInsert(context, context.VectorZero(), emit(n), 0, op.Size);
  355. context.Copy(GetVec(op.Rd), d);
  356. }
  357. public static void EmitScalarBinaryOpSx(ArmEmitterContext context, Func2I emit)
  358. {
  359. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  360. Operand n = EmitVectorExtractSx(context, op.Rn, 0, op.Size);
  361. Operand m = EmitVectorExtractSx(context, op.Rm, 0, op.Size);
  362. Operand d = EmitVectorInsert(context, context.VectorZero(), emit(n, m), 0, op.Size);
  363. context.Copy(GetVec(op.Rd), d);
  364. }
  365. public static void EmitScalarUnaryOpZx(ArmEmitterContext context, Func1I emit)
  366. {
  367. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  368. Operand n = EmitVectorExtractZx(context, op.Rn, 0, op.Size);
  369. Operand d = EmitVectorInsert(context, context.VectorZero(), emit(n), 0, op.Size);
  370. context.Copy(GetVec(op.Rd), d);
  371. }
  372. public static void EmitScalarBinaryOpZx(ArmEmitterContext context, Func2I emit)
  373. {
  374. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  375. Operand n = EmitVectorExtractZx(context, op.Rn, 0, op.Size);
  376. Operand m = EmitVectorExtractZx(context, op.Rm, 0, op.Size);
  377. Operand d = EmitVectorInsert(context, context.VectorZero(), emit(n, m), 0, op.Size);
  378. context.Copy(GetVec(op.Rd), d);
  379. }
  380. public static void EmitScalarTernaryOpZx(ArmEmitterContext context, Func3I emit)
  381. {
  382. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  383. Operand d = EmitVectorExtractZx(context, op.Rd, 0, op.Size);
  384. Operand n = EmitVectorExtractZx(context, op.Rn, 0, op.Size);
  385. Operand m = EmitVectorExtractZx(context, op.Rm, 0, op.Size);
  386. d = EmitVectorInsert(context, context.VectorZero(), emit(d, n, m), 0, op.Size);
  387. context.Copy(GetVec(op.Rd), d);
  388. }
  389. public static void EmitScalarUnaryOpF(ArmEmitterContext context, Func1I emit)
  390. {
  391. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  392. OperandType type = (op.Size & 1) != 0 ? OperandType.FP64 : OperandType.FP32;
  393. Operand n = context.VectorExtract(type, GetVec(op.Rn), 0);
  394. context.Copy(GetVec(op.Rd), context.VectorInsert(context.VectorZero(), emit(n), 0));
  395. }
  396. public static void EmitScalarBinaryOpF(ArmEmitterContext context, Func2I emit)
  397. {
  398. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  399. OperandType type = (op.Size & 1) != 0 ? OperandType.FP64 : OperandType.FP32;
  400. Operand n = context.VectorExtract(type, GetVec(op.Rn), 0);
  401. Operand m = context.VectorExtract(type, GetVec(op.Rm), 0);
  402. context.Copy(GetVec(op.Rd), context.VectorInsert(context.VectorZero(), emit(n, m), 0));
  403. }
  404. public static void EmitScalarTernaryRaOpF(ArmEmitterContext context, Func3I emit)
  405. {
  406. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  407. OperandType type = (op.Size & 1) != 0 ? OperandType.FP64 : OperandType.FP32;
  408. Operand a = context.VectorExtract(type, GetVec(op.Ra), 0);
  409. Operand n = context.VectorExtract(type, GetVec(op.Rn), 0);
  410. Operand m = context.VectorExtract(type, GetVec(op.Rm), 0);
  411. context.Copy(GetVec(op.Rd), context.VectorInsert(context.VectorZero(), emit(a, n, m), 0));
  412. }
  413. public static void EmitVectorUnaryOpF(ArmEmitterContext context, Func1I emit)
  414. {
  415. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  416. Operand res = context.VectorZero();
  417. int sizeF = op.Size & 1;
  418. OperandType type = sizeF != 0 ? OperandType.FP64 : OperandType.FP32;
  419. int elems = op.GetBytesCount() >> sizeF + 2;
  420. for (int index = 0; index < elems; index++)
  421. {
  422. Operand ne = context.VectorExtract(type, GetVec(op.Rn), index);
  423. res = context.VectorInsert(res, emit(ne), index);
  424. }
  425. context.Copy(GetVec(op.Rd), res);
  426. }
  427. public static void EmitVectorBinaryOpF(ArmEmitterContext context, Func2I emit)
  428. {
  429. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  430. Operand res = context.VectorZero();
  431. int sizeF = op.Size & 1;
  432. OperandType type = sizeF != 0 ? OperandType.FP64 : OperandType.FP32;
  433. int elems = op.GetBytesCount() >> sizeF + 2;
  434. for (int index = 0; index < elems; index++)
  435. {
  436. Operand ne = context.VectorExtract(type, GetVec(op.Rn), index);
  437. Operand me = context.VectorExtract(type, GetVec(op.Rm), index);
  438. res = context.VectorInsert(res, emit(ne, me), index);
  439. }
  440. context.Copy(GetVec(op.Rd), res);
  441. }
  442. public static void EmitVectorTernaryOpF(ArmEmitterContext context, Func3I emit)
  443. {
  444. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  445. Operand res = context.VectorZero();
  446. int sizeF = op.Size & 1;
  447. OperandType type = sizeF != 0 ? OperandType.FP64 : OperandType.FP32;
  448. int elems = op.GetBytesCount() >> sizeF + 2;
  449. for (int index = 0; index < elems; index++)
  450. {
  451. Operand de = context.VectorExtract(type, GetVec(op.Rd), index);
  452. Operand ne = context.VectorExtract(type, GetVec(op.Rn), index);
  453. Operand me = context.VectorExtract(type, GetVec(op.Rm), index);
  454. res = context.VectorInsert(res, emit(de, ne, me), index);
  455. }
  456. context.Copy(GetVec(op.Rd), res);
  457. }
  458. public static void EmitVectorBinaryOpByElemF(ArmEmitterContext context, Func2I emit)
  459. {
  460. OpCodeSimdRegElemF op = (OpCodeSimdRegElemF)context.CurrOp;
  461. Operand res = context.VectorZero();
  462. int sizeF = op.Size & 1;
  463. OperandType type = sizeF != 0 ? OperandType.FP64 : OperandType.FP32;
  464. int elems = op.GetBytesCount() >> sizeF + 2;
  465. for (int index = 0; index < elems; index++)
  466. {
  467. Operand ne = context.VectorExtract(type, GetVec(op.Rn), index);
  468. Operand me = context.VectorExtract(type, GetVec(op.Rm), op.Index);
  469. res = context.VectorInsert(res, emit(ne, me), index);
  470. }
  471. context.Copy(GetVec(op.Rd), res);
  472. }
  473. public static void EmitVectorTernaryOpByElemF(ArmEmitterContext context, Func3I emit)
  474. {
  475. OpCodeSimdRegElemF op = (OpCodeSimdRegElemF)context.CurrOp;
  476. Operand res = context.VectorZero();
  477. int sizeF = op.Size & 1;
  478. OperandType type = sizeF != 0 ? OperandType.FP64 : OperandType.FP32;
  479. int elems = op.GetBytesCount() >> sizeF + 2;
  480. for (int index = 0; index < elems; index++)
  481. {
  482. Operand de = context.VectorExtract(type, GetVec(op.Rd), index);
  483. Operand ne = context.VectorExtract(type, GetVec(op.Rn), index);
  484. Operand me = context.VectorExtract(type, GetVec(op.Rm), op.Index);
  485. res = context.VectorInsert(res, emit(de, ne, me), index);
  486. }
  487. context.Copy(GetVec(op.Rd), res);
  488. }
  489. public static void EmitVectorUnaryOpSx(ArmEmitterContext context, Func1I emit)
  490. {
  491. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  492. Operand res = context.VectorZero();
  493. int elems = op.GetBytesCount() >> op.Size;
  494. for (int index = 0; index < elems; index++)
  495. {
  496. Operand ne = EmitVectorExtractSx(context, op.Rn, index, op.Size);
  497. res = EmitVectorInsert(context, res, emit(ne), index, op.Size);
  498. }
  499. context.Copy(GetVec(op.Rd), res);
  500. }
  501. public static void EmitVectorBinaryOpSx(ArmEmitterContext context, Func2I emit)
  502. {
  503. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  504. Operand res = context.VectorZero();
  505. int elems = op.GetBytesCount() >> op.Size;
  506. for (int index = 0; index < elems; index++)
  507. {
  508. Operand ne = EmitVectorExtractSx(context, op.Rn, index, op.Size);
  509. Operand me = EmitVectorExtractSx(context, op.Rm, index, op.Size);
  510. res = EmitVectorInsert(context, res, emit(ne, me), index, op.Size);
  511. }
  512. context.Copy(GetVec(op.Rd), res);
  513. }
  514. public static void EmitVectorTernaryOpSx(ArmEmitterContext context, Func3I emit)
  515. {
  516. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  517. Operand res = context.VectorZero();
  518. int elems = op.GetBytesCount() >> op.Size;
  519. for (int index = 0; index < elems; index++)
  520. {
  521. Operand de = EmitVectorExtractSx(context, op.Rd, index, op.Size);
  522. Operand ne = EmitVectorExtractSx(context, op.Rn, index, op.Size);
  523. Operand me = EmitVectorExtractSx(context, op.Rm, index, op.Size);
  524. res = EmitVectorInsert(context, res, emit(de, ne, me), index, op.Size);
  525. }
  526. context.Copy(GetVec(op.Rd), res);
  527. }
  528. public static void EmitVectorUnaryOpZx(ArmEmitterContext context, Func1I emit)
  529. {
  530. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  531. Operand res = context.VectorZero();
  532. int elems = op.GetBytesCount() >> op.Size;
  533. for (int index = 0; index < elems; index++)
  534. {
  535. Operand ne = EmitVectorExtractZx(context, op.Rn, index, op.Size);
  536. res = EmitVectorInsert(context, res, emit(ne), index, op.Size);
  537. }
  538. context.Copy(GetVec(op.Rd), res);
  539. }
  540. public static void EmitVectorBinaryOpZx(ArmEmitterContext context, Func2I emit)
  541. {
  542. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  543. Operand res = context.VectorZero();
  544. int elems = op.GetBytesCount() >> op.Size;
  545. for (int index = 0; index < elems; index++)
  546. {
  547. Operand ne = EmitVectorExtractZx(context, op.Rn, index, op.Size);
  548. Operand me = EmitVectorExtractZx(context, op.Rm, index, op.Size);
  549. res = EmitVectorInsert(context, res, emit(ne, me), index, op.Size);
  550. }
  551. context.Copy(GetVec(op.Rd), res);
  552. }
  553. public static void EmitVectorTernaryOpZx(ArmEmitterContext context, Func3I emit)
  554. {
  555. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  556. Operand res = context.VectorZero();
  557. int elems = op.GetBytesCount() >> op.Size;
  558. for (int index = 0; index < elems; index++)
  559. {
  560. Operand de = EmitVectorExtractZx(context, op.Rd, index, op.Size);
  561. Operand ne = EmitVectorExtractZx(context, op.Rn, index, op.Size);
  562. Operand me = EmitVectorExtractZx(context, op.Rm, index, op.Size);
  563. res = EmitVectorInsert(context, res, emit(de, ne, me), index, op.Size);
  564. }
  565. context.Copy(GetVec(op.Rd), res);
  566. }
  567. public static void EmitVectorBinaryOpByElemSx(ArmEmitterContext context, Func2I emit)
  568. {
  569. OpCodeSimdRegElem op = (OpCodeSimdRegElem)context.CurrOp;
  570. Operand res = context.VectorZero();
  571. Operand me = EmitVectorExtractSx(context, op.Rm, op.Index, op.Size);
  572. int elems = op.GetBytesCount() >> op.Size;
  573. for (int index = 0; index < elems; index++)
  574. {
  575. Operand ne = EmitVectorExtractSx(context, op.Rn, index, op.Size);
  576. res = EmitVectorInsert(context, res, emit(ne, me), index, op.Size);
  577. }
  578. context.Copy(GetVec(op.Rd), res);
  579. }
  580. public static void EmitVectorBinaryOpByElemZx(ArmEmitterContext context, Func2I emit)
  581. {
  582. OpCodeSimdRegElem op = (OpCodeSimdRegElem)context.CurrOp;
  583. Operand res = context.VectorZero();
  584. Operand me = EmitVectorExtractZx(context, op.Rm, op.Index, op.Size);
  585. int elems = op.GetBytesCount() >> op.Size;
  586. for (int index = 0; index < elems; index++)
  587. {
  588. Operand ne = EmitVectorExtractZx(context, op.Rn, index, op.Size);
  589. res = EmitVectorInsert(context, res, emit(ne, me), index, op.Size);
  590. }
  591. context.Copy(GetVec(op.Rd), res);
  592. }
  593. public static void EmitVectorTernaryOpByElemZx(ArmEmitterContext context, Func3I emit)
  594. {
  595. OpCodeSimdRegElem op = (OpCodeSimdRegElem)context.CurrOp;
  596. Operand res = context.VectorZero();
  597. Operand me = EmitVectorExtractZx(context, op.Rm, op.Index, op.Size);
  598. int elems = op.GetBytesCount() >> op.Size;
  599. for (int index = 0; index < elems; index++)
  600. {
  601. Operand de = EmitVectorExtractZx(context, op.Rd, index, op.Size);
  602. Operand ne = EmitVectorExtractZx(context, op.Rn, index, op.Size);
  603. res = EmitVectorInsert(context, res, emit(de, ne, me), index, op.Size);
  604. }
  605. context.Copy(GetVec(op.Rd), res);
  606. }
  607. public static void EmitVectorImmUnaryOp(ArmEmitterContext context, Func1I emit)
  608. {
  609. OpCodeSimdImm op = (OpCodeSimdImm)context.CurrOp;
  610. Operand imm = Const(op.Immediate);
  611. Operand res = context.VectorZero();
  612. int elems = op.GetBytesCount() >> op.Size;
  613. for (int index = 0; index < elems; index++)
  614. {
  615. res = EmitVectorInsert(context, res, emit(imm), index, op.Size);
  616. }
  617. context.Copy(GetVec(op.Rd), res);
  618. }
  619. public static void EmitVectorImmBinaryOp(ArmEmitterContext context, Func2I emit)
  620. {
  621. OpCodeSimdImm op = (OpCodeSimdImm)context.CurrOp;
  622. Operand imm = Const(op.Immediate);
  623. Operand res = context.VectorZero();
  624. int elems = op.GetBytesCount() >> op.Size;
  625. for (int index = 0; index < elems; index++)
  626. {
  627. Operand de = EmitVectorExtractZx(context, op.Rd, index, op.Size);
  628. res = EmitVectorInsert(context, res, emit(de, imm), index, op.Size);
  629. }
  630. context.Copy(GetVec(op.Rd), res);
  631. }
  632. public static void EmitVectorWidenRmBinaryOpSx(ArmEmitterContext context, Func2I emit)
  633. {
  634. EmitVectorWidenRmBinaryOp(context, emit, signed: true);
  635. }
  636. public static void EmitVectorWidenRmBinaryOpZx(ArmEmitterContext context, Func2I emit)
  637. {
  638. EmitVectorWidenRmBinaryOp(context, emit, signed: false);
  639. }
  640. private static void EmitVectorWidenRmBinaryOp(ArmEmitterContext context, Func2I emit, bool signed)
  641. {
  642. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  643. Operand res = context.VectorZero();
  644. int elems = 8 >> op.Size;
  645. int part = op.RegisterSize == RegisterSize.Simd128 ? elems : 0;
  646. for (int index = 0; index < elems; index++)
  647. {
  648. Operand ne = EmitVectorExtract(context, op.Rn, index, op.Size + 1, signed);
  649. Operand me = EmitVectorExtract(context, op.Rm, part + index, op.Size, signed);
  650. res = EmitVectorInsert(context, res, emit(ne, me), index, op.Size + 1);
  651. }
  652. context.Copy(GetVec(op.Rd), res);
  653. }
  654. public static void EmitVectorWidenRnRmBinaryOpSx(ArmEmitterContext context, Func2I emit)
  655. {
  656. EmitVectorWidenRnRmBinaryOp(context, emit, signed: true);
  657. }
  658. public static void EmitVectorWidenRnRmBinaryOpZx(ArmEmitterContext context, Func2I emit)
  659. {
  660. EmitVectorWidenRnRmBinaryOp(context, emit, signed: false);
  661. }
  662. private static void EmitVectorWidenRnRmBinaryOp(ArmEmitterContext context, Func2I emit, bool signed)
  663. {
  664. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  665. Operand res = context.VectorZero();
  666. int elems = 8 >> op.Size;
  667. int part = op.RegisterSize == RegisterSize.Simd128 ? elems : 0;
  668. for (int index = 0; index < elems; index++)
  669. {
  670. Operand ne = EmitVectorExtract(context, op.Rn, part + index, op.Size, signed);
  671. Operand me = EmitVectorExtract(context, op.Rm, part + index, op.Size, signed);
  672. res = EmitVectorInsert(context, res, emit(ne, me), index, op.Size + 1);
  673. }
  674. context.Copy(GetVec(op.Rd), res);
  675. }
  676. public static void EmitVectorWidenRnRmTernaryOpSx(ArmEmitterContext context, Func3I emit)
  677. {
  678. EmitVectorWidenRnRmTernaryOp(context, emit, signed: true);
  679. }
  680. public static void EmitVectorWidenRnRmTernaryOpZx(ArmEmitterContext context, Func3I emit)
  681. {
  682. EmitVectorWidenRnRmTernaryOp(context, emit, signed: false);
  683. }
  684. private static void EmitVectorWidenRnRmTernaryOp(ArmEmitterContext context, Func3I emit, bool signed)
  685. {
  686. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  687. Operand res = context.VectorZero();
  688. int elems = 8 >> op.Size;
  689. int part = op.RegisterSize == RegisterSize.Simd128 ? elems : 0;
  690. for (int index = 0; index < elems; index++)
  691. {
  692. Operand de = EmitVectorExtract(context, op.Rd, index, op.Size + 1, signed);
  693. Operand ne = EmitVectorExtract(context, op.Rn, part + index, op.Size, signed);
  694. Operand me = EmitVectorExtract(context, op.Rm, part + index, op.Size, signed);
  695. res = EmitVectorInsert(context, res, emit(de, ne, me), index, op.Size + 1);
  696. }
  697. context.Copy(GetVec(op.Rd), res);
  698. }
  699. public static void EmitVectorWidenBinaryOpByElemSx(ArmEmitterContext context, Func2I emit)
  700. {
  701. EmitVectorWidenBinaryOpByElem(context, emit, signed: true);
  702. }
  703. public static void EmitVectorWidenBinaryOpByElemZx(ArmEmitterContext context, Func2I emit)
  704. {
  705. EmitVectorWidenBinaryOpByElem(context, emit, signed: false);
  706. }
  707. private static void EmitVectorWidenBinaryOpByElem(ArmEmitterContext context, Func2I emit, bool signed)
  708. {
  709. OpCodeSimdRegElem op = (OpCodeSimdRegElem)context.CurrOp;
  710. Operand res = context.VectorZero();
  711. Operand me = EmitVectorExtract(context, op.Rm, op.Index, op.Size, signed);
  712. int elems = 8 >> op.Size;
  713. int part = op.RegisterSize == RegisterSize.Simd128 ? elems : 0;
  714. for (int index = 0; index < elems; index++)
  715. {
  716. Operand ne = EmitVectorExtract(context, op.Rn, part + index, op.Size, signed);
  717. res = EmitVectorInsert(context, res, emit(ne, me), index, op.Size + 1);
  718. }
  719. context.Copy(GetVec(op.Rd), res);
  720. }
  721. public static void EmitVectorWidenTernaryOpByElemSx(ArmEmitterContext context, Func3I emit)
  722. {
  723. EmitVectorWidenTernaryOpByElem(context, emit, signed: true);
  724. }
  725. public static void EmitVectorWidenTernaryOpByElemZx(ArmEmitterContext context, Func3I emit)
  726. {
  727. EmitVectorWidenTernaryOpByElem(context, emit, signed: false);
  728. }
  729. private static void EmitVectorWidenTernaryOpByElem(ArmEmitterContext context, Func3I emit, bool signed)
  730. {
  731. OpCodeSimdRegElem op = (OpCodeSimdRegElem)context.CurrOp;
  732. Operand res = context.VectorZero();
  733. Operand me = EmitVectorExtract(context, op.Rm, op.Index, op.Size, signed);
  734. int elems = 8 >> op.Size;
  735. int part = op.RegisterSize == RegisterSize.Simd128 ? elems : 0;
  736. for (int index = 0; index < elems; index++)
  737. {
  738. Operand de = EmitVectorExtract(context, op.Rd, index, op.Size + 1, signed);
  739. Operand ne = EmitVectorExtract(context, op.Rn, part + index, op.Size, signed);
  740. res = EmitVectorInsert(context, res, emit(de, ne, me), index, op.Size + 1);
  741. }
  742. context.Copy(GetVec(op.Rd), res);
  743. }
  744. public static void EmitVectorPairwiseOpSx(ArmEmitterContext context, Func2I emit)
  745. {
  746. EmitVectorPairwiseOp(context, emit, signed: true);
  747. }
  748. public static void EmitVectorPairwiseOpZx(ArmEmitterContext context, Func2I emit)
  749. {
  750. EmitVectorPairwiseOp(context, emit, signed: false);
  751. }
  752. private static void EmitVectorPairwiseOp(ArmEmitterContext context, Func2I emit, bool signed)
  753. {
  754. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  755. Operand res = context.VectorZero();
  756. int pairs = op.GetPairsCount() >> op.Size;
  757. for (int index = 0; index < pairs; index++)
  758. {
  759. int pairIndex = index << 1;
  760. Operand n0 = EmitVectorExtract(context, op.Rn, pairIndex, op.Size, signed);
  761. Operand n1 = EmitVectorExtract(context, op.Rn, pairIndex + 1, op.Size, signed);
  762. Operand m0 = EmitVectorExtract(context, op.Rm, pairIndex, op.Size, signed);
  763. Operand m1 = EmitVectorExtract(context, op.Rm, pairIndex + 1, op.Size, signed);
  764. res = EmitVectorInsert(context, res, emit(n0, n1), index, op.Size);
  765. res = EmitVectorInsert(context, res, emit(m0, m1), pairs + index, op.Size);
  766. }
  767. context.Copy(GetVec(op.Rd), res);
  768. }
  769. public static void EmitSsse3VectorPairwiseOp(ArmEmitterContext context, Intrinsic[] inst)
  770. {
  771. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  772. Operand n = GetVec(op.Rn);
  773. Operand m = GetVec(op.Rm);
  774. if (op.RegisterSize == RegisterSize.Simd64)
  775. {
  776. Operand zeroEvenMask = X86GetElements(context, ZeroMask, EvenMasks[op.Size]);
  777. Operand zeroOddMask = X86GetElements(context, ZeroMask, OddMasks [op.Size]);
  778. Operand mN = context.AddIntrinsic(Intrinsic.X86Punpcklqdq, n, m); // m:n
  779. Operand left = context.AddIntrinsic(Intrinsic.X86Pshufb, mN, zeroEvenMask); // 0:even from m:n
  780. Operand right = context.AddIntrinsic(Intrinsic.X86Pshufb, mN, zeroOddMask); // 0:odd from m:n
  781. context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst[op.Size], left, right));
  782. }
  783. else if (op.Size < 3)
  784. {
  785. Operand oddEvenMask = X86GetElements(context, OddMasks[op.Size], EvenMasks[op.Size]);
  786. Operand oddEvenN = context.AddIntrinsic(Intrinsic.X86Pshufb, n, oddEvenMask); // odd:even from n
  787. Operand oddEvenM = context.AddIntrinsic(Intrinsic.X86Pshufb, m, oddEvenMask); // odd:even from m
  788. Operand left = context.AddIntrinsic(Intrinsic.X86Punpcklqdq, oddEvenN, oddEvenM);
  789. Operand right = context.AddIntrinsic(Intrinsic.X86Punpckhqdq, oddEvenN, oddEvenM);
  790. context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst[op.Size], left, right));
  791. }
  792. else
  793. {
  794. Operand left = context.AddIntrinsic(Intrinsic.X86Punpcklqdq, n, m);
  795. Operand right = context.AddIntrinsic(Intrinsic.X86Punpckhqdq, n, m);
  796. context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst[3], left, right));
  797. }
  798. }
  799. public static void EmitVectorAcrossVectorOpSx(ArmEmitterContext context, Func2I emit)
  800. {
  801. EmitVectorAcrossVectorOp(context, emit, signed: true, isLong: false);
  802. }
  803. public static void EmitVectorAcrossVectorOpZx(ArmEmitterContext context, Func2I emit)
  804. {
  805. EmitVectorAcrossVectorOp(context, emit, signed: false, isLong: false);
  806. }
  807. public static void EmitVectorLongAcrossVectorOpSx(ArmEmitterContext context, Func2I emit)
  808. {
  809. EmitVectorAcrossVectorOp(context, emit, signed: true, isLong: true);
  810. }
  811. public static void EmitVectorLongAcrossVectorOpZx(ArmEmitterContext context, Func2I emit)
  812. {
  813. EmitVectorAcrossVectorOp(context, emit, signed: false, isLong: true);
  814. }
  815. private static void EmitVectorAcrossVectorOp(
  816. ArmEmitterContext context,
  817. Func2I emit,
  818. bool signed,
  819. bool isLong)
  820. {
  821. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  822. int elems = op.GetBytesCount() >> op.Size;
  823. Operand res = EmitVectorExtract(context, op.Rn, 0, op.Size, signed);
  824. for (int index = 1; index < elems; index++)
  825. {
  826. Operand n = EmitVectorExtract(context, op.Rn, index, op.Size, signed);
  827. res = emit(res, n);
  828. }
  829. int size = isLong ? op.Size + 1 : op.Size;
  830. Operand d = EmitVectorInsert(context, context.VectorZero(), res, 0, size);
  831. context.Copy(GetVec(op.Rd), d);
  832. }
  833. public static void EmitVectorAcrossVectorOpF(ArmEmitterContext context, Func2I emit)
  834. {
  835. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  836. Debug.Assert((op.Size & 1) == 0 && op.RegisterSize == RegisterSize.Simd128);
  837. Operand res = context.VectorExtract(OperandType.FP32, GetVec(op.Rn), 0);
  838. for (int index = 1; index < 4; index++)
  839. {
  840. Operand n = context.VectorExtract(OperandType.FP32, GetVec(op.Rn), index);
  841. res = emit(res, n);
  842. }
  843. Operand d = context.VectorInsert(context.VectorZero(), res, 0);
  844. context.Copy(GetVec(op.Rd), d);
  845. }
  846. public static void EmitSse2VectorAcrossVectorOpF(ArmEmitterContext context, Func2I emit)
  847. {
  848. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  849. Debug.Assert((op.Size & 1) == 0 && op.RegisterSize == RegisterSize.Simd128);
  850. const int sm0 = 0 << 6 | 0 << 4 | 0 << 2 | 0 << 0;
  851. const int sm1 = 1 << 6 | 1 << 4 | 1 << 2 | 1 << 0;
  852. const int sm2 = 2 << 6 | 2 << 4 | 2 << 2 | 2 << 0;
  853. const int sm3 = 3 << 6 | 3 << 4 | 3 << 2 | 3 << 0;
  854. Operand nCopy = context.Copy(GetVec(op.Rn));
  855. Operand part0 = context.AddIntrinsic(Intrinsic.X86Shufps, nCopy, nCopy, Const(sm0));
  856. Operand part1 = context.AddIntrinsic(Intrinsic.X86Shufps, nCopy, nCopy, Const(sm1));
  857. Operand part2 = context.AddIntrinsic(Intrinsic.X86Shufps, nCopy, nCopy, Const(sm2));
  858. Operand part3 = context.AddIntrinsic(Intrinsic.X86Shufps, nCopy, nCopy, Const(sm3));
  859. Operand res = emit(emit(part0, part1), emit(part2, part3));
  860. context.Copy(GetVec(op.Rd), context.VectorZeroUpper96(res));
  861. }
  862. public static void EmitScalarPairwiseOpF(ArmEmitterContext context, Func2I emit)
  863. {
  864. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  865. OperandType type = (op.Size & 1) != 0 ? OperandType.FP64 : OperandType.FP32;
  866. Operand ne0 = context.VectorExtract(type, GetVec(op.Rn), 0);
  867. Operand ne1 = context.VectorExtract(type, GetVec(op.Rn), 1);
  868. Operand res = context.VectorInsert(context.VectorZero(), emit(ne0, ne1), 0);
  869. context.Copy(GetVec(op.Rd), res);
  870. }
  871. public static void EmitSse2ScalarPairwiseOpF(ArmEmitterContext context, Func2I emit)
  872. {
  873. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  874. Operand n = GetVec(op.Rn);
  875. Operand op0, op1;
  876. if ((op.Size & 1) == 0)
  877. {
  878. const int sm0 = 2 << 6 | 2 << 4 | 2 << 2 | 0 << 0;
  879. const int sm1 = 2 << 6 | 2 << 4 | 2 << 2 | 1 << 0;
  880. Operand zeroN = context.VectorZeroUpper64(n);
  881. op0 = context.AddIntrinsic(Intrinsic.X86Pshufd, zeroN, Const(sm0));
  882. op1 = context.AddIntrinsic(Intrinsic.X86Pshufd, zeroN, Const(sm1));
  883. }
  884. else /* if ((op.Size & 1) == 1) */
  885. {
  886. Operand zero = context.VectorZero();
  887. op0 = context.AddIntrinsic(Intrinsic.X86Movlhps, n, zero);
  888. op1 = context.AddIntrinsic(Intrinsic.X86Movhlps, zero, n);
  889. }
  890. context.Copy(GetVec(op.Rd), emit(op0, op1));
  891. }
  892. public static void EmitVectorPairwiseOpF(ArmEmitterContext context, Func2I emit)
  893. {
  894. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  895. Operand res = context.VectorZero();
  896. int sizeF = op.Size & 1;
  897. OperandType type = sizeF != 0 ? OperandType.FP64 : OperandType.FP32;
  898. int pairs = op.GetPairsCount() >> sizeF + 2;
  899. for (int index = 0; index < pairs; index++)
  900. {
  901. int pairIndex = index << 1;
  902. Operand n0 = context.VectorExtract(type, GetVec(op.Rn), pairIndex);
  903. Operand n1 = context.VectorExtract(type, GetVec(op.Rn), pairIndex + 1);
  904. Operand m0 = context.VectorExtract(type, GetVec(op.Rm), pairIndex);
  905. Operand m1 = context.VectorExtract(type, GetVec(op.Rm), pairIndex + 1);
  906. res = context.VectorInsert(res, emit(n0, n1), index);
  907. res = context.VectorInsert(res, emit(m0, m1), pairs + index);
  908. }
  909. context.Copy(GetVec(op.Rd), res);
  910. }
  911. public static void EmitSse2VectorPairwiseOpF(ArmEmitterContext context, Func2I emit)
  912. {
  913. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  914. Operand nCopy = context.Copy(GetVec(op.Rn));
  915. Operand mCopy = context.Copy(GetVec(op.Rm));
  916. int sizeF = op.Size & 1;
  917. if (sizeF == 0)
  918. {
  919. if (op.RegisterSize == RegisterSize.Simd64)
  920. {
  921. Operand unpck = context.AddIntrinsic(Intrinsic.X86Unpcklps, nCopy, mCopy);
  922. Operand zero = context.VectorZero();
  923. Operand part0 = context.AddIntrinsic(Intrinsic.X86Movlhps, unpck, zero);
  924. Operand part1 = context.AddIntrinsic(Intrinsic.X86Movhlps, zero, unpck);
  925. context.Copy(GetVec(op.Rd), emit(part0, part1));
  926. }
  927. else /* if (op.RegisterSize == RegisterSize.Simd128) */
  928. {
  929. const int sm0 = 2 << 6 | 0 << 4 | 2 << 2 | 0 << 0;
  930. const int sm1 = 3 << 6 | 1 << 4 | 3 << 2 | 1 << 0;
  931. Operand part0 = context.AddIntrinsic(Intrinsic.X86Shufps, nCopy, mCopy, Const(sm0));
  932. Operand part1 = context.AddIntrinsic(Intrinsic.X86Shufps, nCopy, mCopy, Const(sm1));
  933. context.Copy(GetVec(op.Rd), emit(part0, part1));
  934. }
  935. }
  936. else /* if (sizeF == 1) */
  937. {
  938. Operand part0 = context.AddIntrinsic(Intrinsic.X86Unpcklpd, nCopy, mCopy);
  939. Operand part1 = context.AddIntrinsic(Intrinsic.X86Unpckhpd, nCopy, mCopy);
  940. context.Copy(GetVec(op.Rd), emit(part0, part1));
  941. }
  942. }
  943. [Flags]
  944. public enum Mxcsr
  945. {
  946. Ftz = 1 << 15, // Flush To Zero.
  947. Um = 1 << 11, // Underflow Mask.
  948. Dm = 1 << 8, // Denormal Mask.
  949. Daz = 1 << 6 // Denormals Are Zero.
  950. }
  951. public static void EmitSseOrAvxEnterFtzAndDazModesOpF(ArmEmitterContext context, out Operand isTrue)
  952. {
  953. isTrue = GetFpFlag(FPState.FzFlag);
  954. Operand lblTrue = Label();
  955. context.BranchIfFalse(lblTrue, isTrue);
  956. context.AddIntrinsicNoRet(Intrinsic.X86Mxcsrmb, Const((int)(Mxcsr.Ftz | Mxcsr.Um | Mxcsr.Dm | Mxcsr.Daz)));
  957. context.MarkLabel(lblTrue);
  958. }
  959. public static void EmitSseOrAvxExitFtzAndDazModesOpF(ArmEmitterContext context, Operand isTrue = default)
  960. {
  961. isTrue = isTrue == default ? GetFpFlag(FPState.FzFlag) : isTrue;
  962. Operand lblTrue = Label();
  963. context.BranchIfFalse(lblTrue, isTrue);
  964. context.AddIntrinsicNoRet(Intrinsic.X86Mxcsrub, Const((int)(Mxcsr.Ftz | Mxcsr.Daz)));
  965. context.MarkLabel(lblTrue);
  966. }
  967. public enum CmpCondition
  968. {
  969. // Legacy Sse.
  970. Equal = 0, // Ordered, non-signaling.
  971. LessThan = 1, // Ordered, signaling.
  972. LessThanOrEqual = 2, // Ordered, signaling.
  973. UnorderedQ = 3, // Non-signaling.
  974. NotLessThan = 5, // Unordered, signaling.
  975. NotLessThanOrEqual = 6, // Unordered, signaling.
  976. OrderedQ = 7, // Non-signaling.
  977. // Vex.
  978. GreaterThanOrEqual = 13, // Ordered, signaling.
  979. GreaterThan = 14, // Ordered, signaling.
  980. OrderedS = 23 // Signaling.
  981. }
  982. [Flags]
  983. public enum SaturatingFlags
  984. {
  985. None = 0,
  986. ByElem = 1 << 0,
  987. Scalar = 1 << 1,
  988. Signed = 1 << 2,
  989. Add = 1 << 3,
  990. Sub = 1 << 4,
  991. Accumulate = 1 << 5
  992. }
  993. public static void EmitScalarSaturatingUnaryOpSx(ArmEmitterContext context, Func1I emit)
  994. {
  995. EmitSaturatingUnaryOpSx(context, emit, SaturatingFlags.Scalar | SaturatingFlags.Signed);
  996. }
  997. public static void EmitVectorSaturatingUnaryOpSx(ArmEmitterContext context, Func1I emit)
  998. {
  999. EmitSaturatingUnaryOpSx(context, emit, SaturatingFlags.Signed);
  1000. }
  1001. public static void EmitSaturatingUnaryOpSx(ArmEmitterContext context, Func1I emit, SaturatingFlags flags)
  1002. {
  1003. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1004. Operand res = context.VectorZero();
  1005. bool scalar = (flags & SaturatingFlags.Scalar) != 0;
  1006. int elems = !scalar ? op.GetBytesCount() >> op.Size : 1;
  1007. for (int index = 0; index < elems; index++)
  1008. {
  1009. Operand ne = EmitVectorExtractSx(context, op.Rn, index, op.Size);
  1010. Operand de;
  1011. if (op.Size <= 2)
  1012. {
  1013. de = EmitSignedSrcSatQ(context, emit(ne), op.Size, signedDst: true);
  1014. }
  1015. else /* if (op.Size == 3) */
  1016. {
  1017. de = EmitUnarySignedSatQAbsOrNeg(context, emit(ne));
  1018. }
  1019. res = EmitVectorInsert(context, res, de, index, op.Size);
  1020. }
  1021. context.Copy(GetVec(op.Rd), res);
  1022. }
  1023. public static void EmitScalarSaturatingBinaryOpSx(ArmEmitterContext context, Func2I emit = null, SaturatingFlags flags = SaturatingFlags.None)
  1024. {
  1025. EmitSaturatingBinaryOp(context, emit, SaturatingFlags.Scalar | SaturatingFlags.Signed | flags);
  1026. }
  1027. public static void EmitScalarSaturatingBinaryOpZx(ArmEmitterContext context, SaturatingFlags flags)
  1028. {
  1029. EmitSaturatingBinaryOp(context, null, SaturatingFlags.Scalar | flags);
  1030. }
  1031. public static void EmitVectorSaturatingBinaryOpSx(ArmEmitterContext context, Func2I emit = null, SaturatingFlags flags = SaturatingFlags.None)
  1032. {
  1033. EmitSaturatingBinaryOp(context, emit, SaturatingFlags.Signed | flags);
  1034. }
  1035. public static void EmitVectorSaturatingBinaryOpZx(ArmEmitterContext context, SaturatingFlags flags)
  1036. {
  1037. EmitSaturatingBinaryOp(context, null, flags);
  1038. }
  1039. public static void EmitVectorSaturatingBinaryOpByElemSx(ArmEmitterContext context, Func2I emit)
  1040. {
  1041. EmitSaturatingBinaryOp(context, emit, SaturatingFlags.ByElem | SaturatingFlags.Signed);
  1042. }
  1043. public static void EmitSaturatingBinaryOp(ArmEmitterContext context, Func2I emit, SaturatingFlags flags)
  1044. {
  1045. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1046. Operand res = context.VectorZero();
  1047. bool byElem = (flags & SaturatingFlags.ByElem) != 0;
  1048. bool scalar = (flags & SaturatingFlags.Scalar) != 0;
  1049. bool signed = (flags & SaturatingFlags.Signed) != 0;
  1050. bool add = (flags & SaturatingFlags.Add) != 0;
  1051. bool sub = (flags & SaturatingFlags.Sub) != 0;
  1052. bool accumulate = (flags & SaturatingFlags.Accumulate) != 0;
  1053. int elems = !scalar ? op.GetBytesCount() >> op.Size : 1;
  1054. if (add || sub)
  1055. {
  1056. for (int index = 0; index < elems; index++)
  1057. {
  1058. Operand de;
  1059. Operand ne = EmitVectorExtract(context, op.Rn, index, op.Size, signed);
  1060. Operand me = EmitVectorExtract(context, ((OpCodeSimdReg)op).Rm, index, op.Size, signed);
  1061. if (op.Size <= 2)
  1062. {
  1063. Operand temp = add ? context.Add(ne, me) : context.Subtract(ne, me);
  1064. de = EmitSignedSrcSatQ(context, temp, op.Size, signedDst: signed);
  1065. }
  1066. else /* if (op.Size == 3) */
  1067. {
  1068. if (add)
  1069. {
  1070. de = signed ? EmitBinarySignedSatQAdd(context, ne, me) : EmitBinaryUnsignedSatQAdd(context, ne, me);
  1071. }
  1072. else /* if (sub) */
  1073. {
  1074. de = signed ? EmitBinarySignedSatQSub(context, ne, me) : EmitBinaryUnsignedSatQSub(context, ne, me);
  1075. }
  1076. }
  1077. res = EmitVectorInsert(context, res, de, index, op.Size);
  1078. }
  1079. }
  1080. else if (accumulate)
  1081. {
  1082. for (int index = 0; index < elems; index++)
  1083. {
  1084. Operand de;
  1085. Operand ne = EmitVectorExtract(context, op.Rn, index, op.Size, !signed);
  1086. Operand me = EmitVectorExtract(context, op.Rd, index, op.Size, signed);
  1087. if (op.Size <= 2)
  1088. {
  1089. Operand temp = context.Add(ne, me);
  1090. de = EmitSignedSrcSatQ(context, temp, op.Size, signedDst: signed);
  1091. }
  1092. else /* if (op.Size == 3) */
  1093. {
  1094. de = signed ? EmitBinarySignedSatQAcc(context, ne, me) : EmitBinaryUnsignedSatQAcc(context, ne, me);
  1095. }
  1096. res = EmitVectorInsert(context, res, de, index, op.Size);
  1097. }
  1098. }
  1099. else
  1100. {
  1101. Operand me = default;
  1102. if (byElem)
  1103. {
  1104. OpCodeSimdRegElem opRegElem = (OpCodeSimdRegElem)op;
  1105. me = EmitVectorExtract(context, opRegElem.Rm, opRegElem.Index, op.Size, signed);
  1106. }
  1107. for (int index = 0; index < elems; index++)
  1108. {
  1109. Operand ne = EmitVectorExtract(context, op.Rn, index, op.Size, signed);
  1110. if (!byElem)
  1111. {
  1112. me = EmitVectorExtract(context, ((OpCodeSimdReg)op).Rm, index, op.Size, signed);
  1113. }
  1114. Operand de = EmitSignedSrcSatQ(context, emit(ne, me), op.Size, signedDst: signed);
  1115. res = EmitVectorInsert(context, res, de, index, op.Size);
  1116. }
  1117. }
  1118. context.Copy(GetVec(op.Rd), res);
  1119. }
  1120. [Flags]
  1121. public enum SaturatingNarrowFlags
  1122. {
  1123. Scalar = 1 << 0,
  1124. SignedSrc = 1 << 1,
  1125. SignedDst = 1 << 2,
  1126. ScalarSxSx = Scalar | SignedSrc | SignedDst,
  1127. ScalarSxZx = Scalar | SignedSrc,
  1128. ScalarZxZx = Scalar,
  1129. VectorSxSx = SignedSrc | SignedDst,
  1130. VectorSxZx = SignedSrc,
  1131. VectorZxZx = 0
  1132. }
  1133. public static void EmitSaturatingNarrowOp(ArmEmitterContext context, SaturatingNarrowFlags flags)
  1134. {
  1135. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  1136. bool scalar = (flags & SaturatingNarrowFlags.Scalar) != 0;
  1137. bool signedSrc = (flags & SaturatingNarrowFlags.SignedSrc) != 0;
  1138. bool signedDst = (flags & SaturatingNarrowFlags.SignedDst) != 0;
  1139. int elems = !scalar ? 8 >> op.Size : 1;
  1140. int part = !scalar && (op.RegisterSize == RegisterSize.Simd128) ? elems : 0;
  1141. Operand d = GetVec(op.Rd);
  1142. Operand res = part == 0 ? context.VectorZero() : context.Copy(d);
  1143. for (int index = 0; index < elems; index++)
  1144. {
  1145. Operand ne = EmitVectorExtract(context, op.Rn, index, op.Size + 1, signedSrc);
  1146. Operand temp = signedSrc
  1147. ? EmitSignedSrcSatQ(context, ne, op.Size, signedDst)
  1148. : EmitUnsignedSrcSatQ(context, ne, op.Size, signedDst);
  1149. res = EmitVectorInsert(context, res, temp, part + index, op.Size);
  1150. }
  1151. context.Copy(d, res);
  1152. }
  1153. // long SignedSignSatQ(long op, int size);
  1154. public static Operand EmitSignedSignSatQ(ArmEmitterContext context, Operand op, int size)
  1155. {
  1156. int eSize = 8 << size;
  1157. Debug.Assert(op.Type == OperandType.I64);
  1158. Debug.Assert(eSize == 8 || eSize == 16 || eSize == 32 || eSize == 64);
  1159. Operand lbl1 = Label();
  1160. Operand lblEnd = Label();
  1161. Operand zeroL = Const(0L);
  1162. Operand maxT = Const((1L << (eSize - 1)) - 1L);
  1163. Operand minT = Const(-(1L << (eSize - 1)));
  1164. Operand res = context.Copy(context.AllocateLocal(OperandType.I64), zeroL);
  1165. context.BranchIf(lbl1, op, zeroL, Comparison.LessOrEqual);
  1166. context.Copy(res, maxT);
  1167. SetFpFlag(context, FPState.QcFlag, Const(1));
  1168. context.Branch(lblEnd);
  1169. context.MarkLabel(lbl1);
  1170. context.BranchIf(lblEnd, op, zeroL, Comparison.GreaterOrEqual);
  1171. context.Copy(res, minT);
  1172. SetFpFlag(context, FPState.QcFlag, Const(1));
  1173. context.Branch(lblEnd);
  1174. context.MarkLabel(lblEnd);
  1175. return res;
  1176. }
  1177. // private static ulong UnsignedSignSatQ(ulong op, int size);
  1178. public static Operand EmitUnsignedSignSatQ(ArmEmitterContext context, Operand op, int size)
  1179. {
  1180. int eSize = 8 << size;
  1181. Debug.Assert(op.Type == OperandType.I64);
  1182. Debug.Assert(eSize == 8 || eSize == 16 || eSize == 32 || eSize == 64);
  1183. Operand lblEnd = Label();
  1184. Operand zeroUL = Const(0UL);
  1185. Operand maxT = Const(ulong.MaxValue >> (64 - eSize));
  1186. Operand res = context.Copy(context.AllocateLocal(OperandType.I64), zeroUL);
  1187. context.BranchIf(lblEnd, op, zeroUL, Comparison.LessOrEqualUI);
  1188. context.Copy(res, maxT);
  1189. SetFpFlag(context, FPState.QcFlag, Const(1));
  1190. context.Branch(lblEnd);
  1191. context.MarkLabel(lblEnd);
  1192. return res;
  1193. }
  1194. // TSrc (16bit, 32bit, 64bit; signed) > TDst (8bit, 16bit, 32bit; signed, unsigned).
  1195. // long SignedSrcSignedDstSatQ(long op, int size); ulong SignedSrcUnsignedDstSatQ(long op, int size);
  1196. public static Operand EmitSignedSrcSatQ(ArmEmitterContext context, Operand op, int sizeDst, bool signedDst)
  1197. {
  1198. int eSizeDst = 8 << sizeDst;
  1199. Debug.Assert(op.Type == OperandType.I64);
  1200. Debug.Assert(eSizeDst == 8 || eSizeDst == 16 || eSizeDst == 32);
  1201. Operand lbl1 = Label();
  1202. Operand lblEnd = Label();
  1203. Operand maxT = signedDst ? Const((1L << (eSizeDst - 1)) - 1L) : Const((1UL << eSizeDst) - 1UL);
  1204. Operand minT = signedDst ? Const(-(1L << (eSizeDst - 1))) : Const(0UL);
  1205. Operand res = context.Copy(context.AllocateLocal(OperandType.I64), op);
  1206. context.BranchIf(lbl1, op, maxT, Comparison.LessOrEqual);
  1207. context.Copy(res, maxT);
  1208. SetFpFlag(context, FPState.QcFlag, Const(1));
  1209. context.Branch(lblEnd);
  1210. context.MarkLabel(lbl1);
  1211. context.BranchIf(lblEnd, op, minT, Comparison.GreaterOrEqual);
  1212. context.Copy(res, minT);
  1213. SetFpFlag(context, FPState.QcFlag, Const(1));
  1214. context.Branch(lblEnd);
  1215. context.MarkLabel(lblEnd);
  1216. return res;
  1217. }
  1218. // TSrc (16bit, 32bit, 64bit; unsigned) > TDst (8bit, 16bit, 32bit; signed, unsigned).
  1219. // long UnsignedSrcSignedDstSatQ(ulong op, int size); ulong UnsignedSrcUnsignedDstSatQ(ulong op, int size);
  1220. public static Operand EmitUnsignedSrcSatQ(ArmEmitterContext context, Operand op, int sizeDst, bool signedDst)
  1221. {
  1222. int eSizeDst = 8 << sizeDst;
  1223. Debug.Assert(op.Type == OperandType.I64);
  1224. Debug.Assert(eSizeDst == 8 || eSizeDst == 16 || eSizeDst == 32);
  1225. Operand lblEnd = Label();
  1226. Operand maxT = signedDst ? Const((1L << (eSizeDst - 1)) - 1L) : Const((1UL << eSizeDst) - 1UL);
  1227. Operand res = context.Copy(context.AllocateLocal(OperandType.I64), op);
  1228. context.BranchIf(lblEnd, op, maxT, Comparison.LessOrEqualUI);
  1229. context.Copy(res, maxT);
  1230. SetFpFlag(context, FPState.QcFlag, Const(1));
  1231. context.Branch(lblEnd);
  1232. context.MarkLabel(lblEnd);
  1233. return res;
  1234. }
  1235. // long UnarySignedSatQAbsOrNeg(long op);
  1236. private static Operand EmitUnarySignedSatQAbsOrNeg(ArmEmitterContext context, Operand op)
  1237. {
  1238. Debug.Assert(op.Type == OperandType.I64);
  1239. Operand lblEnd = Label();
  1240. Operand minL = Const(long.MinValue);
  1241. Operand maxL = Const(long.MaxValue);
  1242. Operand res = context.Copy(context.AllocateLocal(OperandType.I64), op);
  1243. context.BranchIf(lblEnd, op, minL, Comparison.NotEqual);
  1244. context.Copy(res, maxL);
  1245. SetFpFlag(context, FPState.QcFlag, Const(1));
  1246. context.Branch(lblEnd);
  1247. context.MarkLabel(lblEnd);
  1248. return res;
  1249. }
  1250. // long BinarySignedSatQAdd(long op1, long op2);
  1251. public static Operand EmitBinarySignedSatQAdd(ArmEmitterContext context, Operand op1, Operand op2)
  1252. {
  1253. Debug.Assert(op1.Type == OperandType.I64 && op2.Type == OperandType.I64);
  1254. Operand lblEnd = Label();
  1255. Operand minL = Const(long.MinValue);
  1256. Operand maxL = Const(long.MaxValue);
  1257. Operand zeroL = Const(0L);
  1258. Operand add = context.Add(op1, op2);
  1259. Operand res = context.Copy(context.AllocateLocal(OperandType.I64), add);
  1260. Operand left = context.BitwiseNot(context.BitwiseExclusiveOr(op1, op2));
  1261. Operand right = context.BitwiseExclusiveOr(op1, add);
  1262. context.BranchIf(lblEnd, context.BitwiseAnd(left, right), zeroL, Comparison.GreaterOrEqual);
  1263. Operand isPositive = context.ICompareGreaterOrEqual(op1, zeroL);
  1264. context.Copy(res, context.ConditionalSelect(isPositive, maxL, minL));
  1265. SetFpFlag(context, FPState.QcFlag, Const(1));
  1266. context.Branch(lblEnd);
  1267. context.MarkLabel(lblEnd);
  1268. return res;
  1269. }
  1270. // ulong BinaryUnsignedSatQAdd(ulong op1, ulong op2);
  1271. public static Operand EmitBinaryUnsignedSatQAdd(ArmEmitterContext context, Operand op1, Operand op2)
  1272. {
  1273. Debug.Assert(op1.Type == OperandType.I64 && op2.Type == OperandType.I64);
  1274. Operand lblEnd = Label();
  1275. Operand maxUL = Const(ulong.MaxValue);
  1276. Operand add = context.Add(op1, op2);
  1277. Operand res = context.Copy(context.AllocateLocal(OperandType.I64), add);
  1278. context.BranchIf(lblEnd, add, op1, Comparison.GreaterOrEqualUI);
  1279. context.Copy(res, maxUL);
  1280. SetFpFlag(context, FPState.QcFlag, Const(1));
  1281. context.Branch(lblEnd);
  1282. context.MarkLabel(lblEnd);
  1283. return res;
  1284. }
  1285. // long BinarySignedSatQSub(long op1, long op2);
  1286. public static Operand EmitBinarySignedSatQSub(ArmEmitterContext context, Operand op1, Operand op2)
  1287. {
  1288. Debug.Assert(op1.Type == OperandType.I64 && op2.Type == OperandType.I64);
  1289. Operand lblEnd = Label();
  1290. Operand minL = Const(long.MinValue);
  1291. Operand maxL = Const(long.MaxValue);
  1292. Operand zeroL = Const(0L);
  1293. Operand sub = context.Subtract(op1, op2);
  1294. Operand res = context.Copy(context.AllocateLocal(OperandType.I64), sub);
  1295. Operand left = context.BitwiseExclusiveOr(op1, op2);
  1296. Operand right = context.BitwiseExclusiveOr(op1, sub);
  1297. context.BranchIf(lblEnd, context.BitwiseAnd(left, right), zeroL, Comparison.GreaterOrEqual);
  1298. Operand isPositive = context.ICompareGreaterOrEqual(op1, zeroL);
  1299. context.Copy(res, context.ConditionalSelect(isPositive, maxL, minL));
  1300. SetFpFlag(context, FPState.QcFlag, Const(1));
  1301. context.Branch(lblEnd);
  1302. context.MarkLabel(lblEnd);
  1303. return res;
  1304. }
  1305. // ulong BinaryUnsignedSatQSub(ulong op1, ulong op2);
  1306. public static Operand EmitBinaryUnsignedSatQSub(ArmEmitterContext context, Operand op1, Operand op2)
  1307. {
  1308. Debug.Assert(op1.Type == OperandType.I64 && op2.Type == OperandType.I64);
  1309. Operand lblEnd = Label();
  1310. Operand zeroL = Const(0L);
  1311. Operand sub = context.Subtract(op1, op2);
  1312. Operand res = context.Copy(context.AllocateLocal(OperandType.I64), sub);
  1313. context.BranchIf(lblEnd, op1, op2, Comparison.GreaterOrEqualUI);
  1314. context.Copy(res, zeroL);
  1315. SetFpFlag(context, FPState.QcFlag, Const(1));
  1316. context.Branch(lblEnd);
  1317. context.MarkLabel(lblEnd);
  1318. return res;
  1319. }
  1320. // long BinarySignedSatQAcc(ulong op1, long op2);
  1321. private static Operand EmitBinarySignedSatQAcc(ArmEmitterContext context, Operand op1, Operand op2)
  1322. {
  1323. Debug.Assert(op1.Type == OperandType.I64 && op2.Type == OperandType.I64);
  1324. Operand lbl1 = Label();
  1325. Operand lbl2 = Label();
  1326. Operand lblEnd = Label();
  1327. Operand maxL = Const(long.MaxValue);
  1328. Operand zeroL = Const(0L);
  1329. Operand add = context.Add(op1, op2);
  1330. Operand res = context.Copy(context.AllocateLocal(OperandType.I64), add);
  1331. context.BranchIf(lbl1, op1, maxL, Comparison.GreaterUI);
  1332. Operand notOp2AndRes = context.BitwiseAnd(context.BitwiseNot(op2), add);
  1333. context.BranchIf(lblEnd, notOp2AndRes, zeroL, Comparison.GreaterOrEqual);
  1334. context.Copy(res, maxL);
  1335. SetFpFlag(context, FPState.QcFlag, Const(1));
  1336. context.Branch(lblEnd);
  1337. context.MarkLabel(lbl1);
  1338. context.BranchIf(lbl2, op2, zeroL, Comparison.Less);
  1339. context.Copy(res, maxL);
  1340. SetFpFlag(context, FPState.QcFlag, Const(1));
  1341. context.Branch(lblEnd);
  1342. context.MarkLabel(lbl2);
  1343. context.BranchIf(lblEnd, add, maxL, Comparison.LessOrEqualUI);
  1344. context.Copy(res, maxL);
  1345. SetFpFlag(context, FPState.QcFlag, Const(1));
  1346. context.Branch(lblEnd);
  1347. context.MarkLabel(lblEnd);
  1348. return res;
  1349. }
  1350. // ulong BinaryUnsignedSatQAcc(long op1, ulong op2);
  1351. private static Operand EmitBinaryUnsignedSatQAcc(ArmEmitterContext context, Operand op1, Operand op2)
  1352. {
  1353. Debug.Assert(op1.Type == OperandType.I64 && op2.Type == OperandType.I64);
  1354. Operand lbl1 = Label();
  1355. Operand lblEnd = Label();
  1356. Operand maxUL = Const(ulong.MaxValue);
  1357. Operand maxL = Const(long.MaxValue);
  1358. Operand zeroL = Const(0L);
  1359. Operand add = context.Add(op1, op2);
  1360. Operand res = context.Copy(context.AllocateLocal(OperandType.I64), add);
  1361. context.BranchIf(lbl1, op1, zeroL, Comparison.Less);
  1362. context.BranchIf(lblEnd, add, op1, Comparison.GreaterOrEqualUI);
  1363. context.Copy(res, maxUL);
  1364. SetFpFlag(context, FPState.QcFlag, Const(1));
  1365. context.Branch(lblEnd);
  1366. context.MarkLabel(lbl1);
  1367. context.BranchIf(lblEnd, op2, maxL, Comparison.GreaterUI);
  1368. context.BranchIf(lblEnd, add, zeroL, Comparison.GreaterOrEqual);
  1369. context.Copy(res, zeroL);
  1370. SetFpFlag(context, FPState.QcFlag, Const(1));
  1371. context.Branch(lblEnd);
  1372. context.MarkLabel(lblEnd);
  1373. return res;
  1374. }
  1375. public static Operand EmitFloatAbs(ArmEmitterContext context, Operand value, bool single, bool vector)
  1376. {
  1377. Operand mask;
  1378. if (single)
  1379. {
  1380. mask = vector ? X86GetAllElements(context, -0f) : X86GetScalar(context, -0f);
  1381. }
  1382. else
  1383. {
  1384. mask = vector ? X86GetAllElements(context, -0d) : X86GetScalar(context, -0d);
  1385. }
  1386. return context.AddIntrinsic(single ? Intrinsic.X86Andnps : Intrinsic.X86Andnpd, mask, value);
  1387. }
  1388. public static Operand EmitVectorExtractSx(ArmEmitterContext context, int reg, int index, int size)
  1389. {
  1390. return EmitVectorExtract(context, reg, index, size, true);
  1391. }
  1392. public static Operand EmitVectorExtractZx(ArmEmitterContext context, int reg, int index, int size)
  1393. {
  1394. return EmitVectorExtract(context, reg, index, size, false);
  1395. }
  1396. public static Operand EmitVectorExtract(ArmEmitterContext context, int reg, int index, int size, bool signed)
  1397. {
  1398. ThrowIfInvalid(index, size);
  1399. Operand res = default;
  1400. switch (size)
  1401. {
  1402. case 0:
  1403. res = context.VectorExtract8(GetVec(reg), index);
  1404. break;
  1405. case 1:
  1406. res = context.VectorExtract16(GetVec(reg), index);
  1407. break;
  1408. case 2:
  1409. res = context.VectorExtract(OperandType.I32, GetVec(reg), index);
  1410. break;
  1411. case 3:
  1412. res = context.VectorExtract(OperandType.I64, GetVec(reg), index);
  1413. break;
  1414. }
  1415. if (signed)
  1416. {
  1417. switch (size)
  1418. {
  1419. case 0: res = context.SignExtend8 (OperandType.I64, res); break;
  1420. case 1: res = context.SignExtend16(OperandType.I64, res); break;
  1421. case 2: res = context.SignExtend32(OperandType.I64, res); break;
  1422. }
  1423. }
  1424. else
  1425. {
  1426. switch (size)
  1427. {
  1428. case 0: res = context.ZeroExtend8 (OperandType.I64, res); break;
  1429. case 1: res = context.ZeroExtend16(OperandType.I64, res); break;
  1430. case 2: res = context.ZeroExtend32(OperandType.I64, res); break;
  1431. }
  1432. }
  1433. return res;
  1434. }
  1435. public static Operand EmitVectorInsert(ArmEmitterContext context, Operand vector, Operand value, int index, int size)
  1436. {
  1437. ThrowIfInvalid(index, size);
  1438. if (size < 3 && value.Type == OperandType.I64)
  1439. {
  1440. value = context.ConvertI64ToI32(value);
  1441. }
  1442. switch (size)
  1443. {
  1444. case 0: vector = context.VectorInsert8 (vector, value, index); break;
  1445. case 1: vector = context.VectorInsert16(vector, value, index); break;
  1446. case 2: vector = context.VectorInsert (vector, value, index); break;
  1447. case 3: vector = context.VectorInsert (vector, value, index); break;
  1448. }
  1449. return vector;
  1450. }
  1451. public static void ThrowIfInvalid(int index, int size)
  1452. {
  1453. if ((uint)size > 3u)
  1454. {
  1455. throw new ArgumentOutOfRangeException(nameof(size));
  1456. }
  1457. if ((uint)index >= 16u >> size)
  1458. {
  1459. throw new ArgumentOutOfRangeException(nameof(index));
  1460. }
  1461. }
  1462. }
  1463. }