InstEmitSimdLogical.cs 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581
  1. using ARMeilleure.Decoders;
  2. using ARMeilleure.IntermediateRepresentation;
  3. using ARMeilleure.Translation;
  4. using System;
  5. using System.Diagnostics;
  6. using static ARMeilleure.Instructions.InstEmitHelper;
  7. using static ARMeilleure.Instructions.InstEmitSimdHelper;
  8. using static ARMeilleure.IntermediateRepresentation.Operand.Factory;
  9. namespace ARMeilleure.Instructions
  10. {
  11. static partial class InstEmit
  12. {
  13. public static void And_V(ArmEmitterContext context)
  14. {
  15. if (Optimizations.UseAdvSimd)
  16. {
  17. InstEmitSimdHelperArm64.EmitVectorBinaryOp(context, Intrinsic.Arm64AndV);
  18. }
  19. else if (Optimizations.UseSse2)
  20. {
  21. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  22. Operand n = GetVec(op.Rn);
  23. Operand m = GetVec(op.Rm);
  24. Operand res = context.AddIntrinsic(Intrinsic.X86Pand, n, m);
  25. if (op.RegisterSize == RegisterSize.Simd64)
  26. {
  27. res = context.VectorZeroUpper64(res);
  28. }
  29. context.Copy(GetVec(op.Rd), res);
  30. }
  31. else
  32. {
  33. EmitVectorBinaryOpZx(context, (op1, op2) => context.BitwiseAnd(op1, op2));
  34. }
  35. }
  36. public static void Bic_V(ArmEmitterContext context)
  37. {
  38. if (Optimizations.UseAdvSimd)
  39. {
  40. InstEmitSimdHelperArm64.EmitVectorBinaryOp(context, Intrinsic.Arm64BicV);
  41. }
  42. else if (Optimizations.UseSse2)
  43. {
  44. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  45. Operand n = GetVec(op.Rn);
  46. Operand m = GetVec(op.Rm);
  47. Operand res = context.AddIntrinsic(Intrinsic.X86Pandn, m, n);
  48. if (op.RegisterSize == RegisterSize.Simd64)
  49. {
  50. res = context.VectorZeroUpper64(res);
  51. }
  52. context.Copy(GetVec(op.Rd), res);
  53. }
  54. else
  55. {
  56. EmitVectorBinaryOpZx(context, (op1, op2) =>
  57. {
  58. return context.BitwiseAnd(op1, context.BitwiseNot(op2));
  59. });
  60. }
  61. }
  62. public static void Bic_Vi(ArmEmitterContext context)
  63. {
  64. if (Optimizations.UseSse2)
  65. {
  66. OpCodeSimdImm op = (OpCodeSimdImm)context.CurrOp;
  67. int eSize = 8 << op.Size;
  68. Operand d = GetVec(op.Rd);
  69. Operand imm = eSize switch {
  70. 16 => X86GetAllElements(context, (short)~op.Immediate),
  71. 32 => X86GetAllElements(context, (int)~op.Immediate),
  72. _ => throw new InvalidOperationException($"Invalid element size {eSize}.")
  73. };
  74. Operand res = context.AddIntrinsic(Intrinsic.X86Pand, d, imm);
  75. if (op.RegisterSize == RegisterSize.Simd64)
  76. {
  77. res = context.VectorZeroUpper64(res);
  78. }
  79. context.Copy(GetVec(op.Rd), res);
  80. }
  81. else
  82. {
  83. EmitVectorImmBinaryOp(context, (op1, op2) =>
  84. {
  85. return context.BitwiseAnd(op1, context.BitwiseNot(op2));
  86. });
  87. }
  88. }
  89. public static void Bif_V(ArmEmitterContext context)
  90. {
  91. if (Optimizations.UseAdvSimd)
  92. {
  93. InstEmitSimdHelperArm64.EmitVectorTernaryOpRd(context, Intrinsic.Arm64BifV);
  94. }
  95. else
  96. {
  97. EmitBifBit(context, notRm: true);
  98. }
  99. }
  100. public static void Bit_V(ArmEmitterContext context)
  101. {
  102. if (Optimizations.UseAdvSimd)
  103. {
  104. InstEmitSimdHelperArm64.EmitVectorTernaryOpRd(context, Intrinsic.Arm64BitV);
  105. }
  106. else
  107. {
  108. EmitBifBit(context, notRm: false);
  109. }
  110. }
  111. private static void EmitBifBit(ArmEmitterContext context, bool notRm)
  112. {
  113. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  114. if (Optimizations.UseSse2)
  115. {
  116. Operand d = GetVec(op.Rd);
  117. Operand n = GetVec(op.Rn);
  118. Operand m = GetVec(op.Rm);
  119. Operand res = context.AddIntrinsic(Intrinsic.X86Pxor, n, d);
  120. if (notRm)
  121. {
  122. res = context.AddIntrinsic(Intrinsic.X86Pandn, m, res);
  123. }
  124. else
  125. {
  126. res = context.AddIntrinsic(Intrinsic.X86Pand, m, res);
  127. }
  128. res = context.AddIntrinsic(Intrinsic.X86Pxor, d, res);
  129. if (op.RegisterSize == RegisterSize.Simd64)
  130. {
  131. res = context.VectorZeroUpper64(res);
  132. }
  133. context.Copy(d, res);
  134. }
  135. else
  136. {
  137. Operand res = context.VectorZero();
  138. int elems = op.RegisterSize == RegisterSize.Simd128 ? 2 : 1;
  139. for (int index = 0; index < elems; index++)
  140. {
  141. Operand d = EmitVectorExtractZx(context, op.Rd, index, 3);
  142. Operand n = EmitVectorExtractZx(context, op.Rn, index, 3);
  143. Operand m = EmitVectorExtractZx(context, op.Rm, index, 3);
  144. if (notRm)
  145. {
  146. m = context.BitwiseNot(m);
  147. }
  148. Operand e = context.BitwiseExclusiveOr(d, n);
  149. e = context.BitwiseAnd(e, m);
  150. e = context.BitwiseExclusiveOr(e, d);
  151. res = EmitVectorInsert(context, res, e, index, 3);
  152. }
  153. context.Copy(GetVec(op.Rd), res);
  154. }
  155. }
  156. public static void Bsl_V(ArmEmitterContext context)
  157. {
  158. if (Optimizations.UseAdvSimd)
  159. {
  160. InstEmitSimdHelperArm64.EmitVectorTernaryOpRd(context, Intrinsic.Arm64BslV);
  161. }
  162. else if (Optimizations.UseSse2)
  163. {
  164. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  165. Operand d = GetVec(op.Rd);
  166. Operand n = GetVec(op.Rn);
  167. Operand m = GetVec(op.Rm);
  168. Operand res = context.AddIntrinsic(Intrinsic.X86Pxor, n, m);
  169. res = context.AddIntrinsic(Intrinsic.X86Pand, res, d);
  170. res = context.AddIntrinsic(Intrinsic.X86Pxor, res, m);
  171. if (op.RegisterSize == RegisterSize.Simd64)
  172. {
  173. res = context.VectorZeroUpper64(res);
  174. }
  175. context.Copy(d, res);
  176. }
  177. else
  178. {
  179. EmitVectorTernaryOpZx(context, (op1, op2, op3) =>
  180. {
  181. return context.BitwiseExclusiveOr(
  182. context.BitwiseAnd(op1,
  183. context.BitwiseExclusiveOr(op2, op3)), op3);
  184. });
  185. }
  186. }
  187. public static void Eor_V(ArmEmitterContext context)
  188. {
  189. if (Optimizations.UseAdvSimd)
  190. {
  191. InstEmitSimdHelperArm64.EmitVectorBinaryOp(context, Intrinsic.Arm64EorV);
  192. }
  193. else if (Optimizations.UseSse2)
  194. {
  195. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  196. Operand n = GetVec(op.Rn);
  197. Operand m = GetVec(op.Rm);
  198. Operand res = context.AddIntrinsic(Intrinsic.X86Pxor, n, m);
  199. if (op.RegisterSize == RegisterSize.Simd64)
  200. {
  201. res = context.VectorZeroUpper64(res);
  202. }
  203. context.Copy(GetVec(op.Rd), res);
  204. }
  205. else
  206. {
  207. EmitVectorBinaryOpZx(context, (op1, op2) => context.BitwiseExclusiveOr(op1, op2));
  208. }
  209. }
  210. public static void Not_V(ArmEmitterContext context)
  211. {
  212. if (Optimizations.UseSse2)
  213. {
  214. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  215. Operand n = GetVec(op.Rn);
  216. Operand mask = X86GetAllElements(context, -1L);
  217. Operand res = context.AddIntrinsic(Intrinsic.X86Pandn, n, mask);
  218. if (op.RegisterSize == RegisterSize.Simd64)
  219. {
  220. res = context.VectorZeroUpper64(res);
  221. }
  222. context.Copy(GetVec(op.Rd), res);
  223. }
  224. else
  225. {
  226. EmitVectorUnaryOpZx(context, (op1) => context.BitwiseNot(op1));
  227. }
  228. }
  229. public static void Orn_V(ArmEmitterContext context)
  230. {
  231. if (Optimizations.UseAdvSimd)
  232. {
  233. InstEmitSimdHelperArm64.EmitVectorBinaryOp(context, Intrinsic.Arm64OrnV);
  234. }
  235. else if (Optimizations.UseSse2)
  236. {
  237. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  238. Operand n = GetVec(op.Rn);
  239. Operand m = GetVec(op.Rm);
  240. Operand mask = X86GetAllElements(context, -1L);
  241. Operand res = context.AddIntrinsic(Intrinsic.X86Pandn, m, mask);
  242. res = context.AddIntrinsic(Intrinsic.X86Por, res, n);
  243. if (op.RegisterSize == RegisterSize.Simd64)
  244. {
  245. res = context.VectorZeroUpper64(res);
  246. }
  247. context.Copy(GetVec(op.Rd), res);
  248. }
  249. else
  250. {
  251. EmitVectorBinaryOpZx(context, (op1, op2) =>
  252. {
  253. return context.BitwiseOr(op1, context.BitwiseNot(op2));
  254. });
  255. }
  256. }
  257. public static void Orr_V(ArmEmitterContext context)
  258. {
  259. if (Optimizations.UseAdvSimd)
  260. {
  261. InstEmitSimdHelperArm64.EmitVectorBinaryOp(context, Intrinsic.Arm64OrrV);
  262. }
  263. else if (Optimizations.UseSse2)
  264. {
  265. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  266. Operand n = GetVec(op.Rn);
  267. Operand m = GetVec(op.Rm);
  268. Operand res = context.AddIntrinsic(Intrinsic.X86Por, n, m);
  269. if (op.RegisterSize == RegisterSize.Simd64)
  270. {
  271. res = context.VectorZeroUpper64(res);
  272. }
  273. context.Copy(GetVec(op.Rd), res);
  274. }
  275. else
  276. {
  277. EmitVectorBinaryOpZx(context, (op1, op2) => context.BitwiseOr(op1, op2));
  278. }
  279. }
  280. public static void Orr_Vi(ArmEmitterContext context)
  281. {
  282. if (Optimizations.UseSse2)
  283. {
  284. OpCodeSimdImm op = (OpCodeSimdImm)context.CurrOp;
  285. int eSize = 8 << op.Size;
  286. Operand d = GetVec(op.Rd);
  287. Operand imm = eSize switch {
  288. 16 => X86GetAllElements(context, (short)op.Immediate),
  289. 32 => X86GetAllElements(context, (int)op.Immediate),
  290. _ => throw new InvalidOperationException($"Invalid element size {eSize}.")
  291. };
  292. Operand res = context.AddIntrinsic(Intrinsic.X86Por, d, imm);
  293. if (op.RegisterSize == RegisterSize.Simd64)
  294. {
  295. res = context.VectorZeroUpper64(res);
  296. }
  297. context.Copy(GetVec(op.Rd), res);
  298. }
  299. else
  300. {
  301. EmitVectorImmBinaryOp(context, (op1, op2) => context.BitwiseOr(op1, op2));
  302. }
  303. }
  304. public static void Rbit_V(ArmEmitterContext context)
  305. {
  306. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  307. if (Optimizations.UseGfni)
  308. {
  309. const long bitMatrix =
  310. (0b10000000L << 56) |
  311. (0b01000000L << 48) |
  312. (0b00100000L << 40) |
  313. (0b00010000L << 32) |
  314. (0b00001000L << 24) |
  315. (0b00000100L << 16) |
  316. (0b00000010L << 8) |
  317. (0b00000001L << 0);
  318. Operand vBitMatrix = X86GetAllElements(context, bitMatrix);
  319. Operand res = context.AddIntrinsic(Intrinsic.X86Gf2p8affineqb, GetVec(op.Rn), vBitMatrix, Const(0));
  320. if (op.RegisterSize == RegisterSize.Simd64)
  321. {
  322. res = context.VectorZeroUpper64(res);
  323. }
  324. context.Copy(GetVec(op.Rd), res);
  325. }
  326. else
  327. {
  328. Operand res = context.VectorZero();
  329. int elems = op.RegisterSize == RegisterSize.Simd128 ? 16 : 8;
  330. for (int index = 0; index < elems; index++)
  331. {
  332. Operand ne = EmitVectorExtractZx(context, op.Rn, index, 0);
  333. Operand de = EmitReverseBits8Op(context, ne);
  334. res = EmitVectorInsert(context, res, de, index, 0);
  335. }
  336. context.Copy(GetVec(op.Rd), res);
  337. }
  338. }
  339. private static Operand EmitReverseBits8Op(ArmEmitterContext context, Operand op)
  340. {
  341. Debug.Assert(op.Type == OperandType.I64);
  342. Operand val = context.BitwiseOr(context.ShiftRightUI(context.BitwiseAnd(op, Const(0xaaul)), Const(1)),
  343. context.ShiftLeft (context.BitwiseAnd(op, Const(0x55ul)), Const(1)));
  344. val = context.BitwiseOr(context.ShiftRightUI(context.BitwiseAnd(val, Const(0xccul)), Const(2)),
  345. context.ShiftLeft (context.BitwiseAnd(val, Const(0x33ul)), Const(2)));
  346. return context.BitwiseOr(context.ShiftRightUI(val, Const(4)),
  347. context.ShiftLeft (context.BitwiseAnd(val, Const(0x0ful)), Const(4)));
  348. }
  349. public static void Rev16_V(ArmEmitterContext context)
  350. {
  351. if (Optimizations.UseSsse3)
  352. {
  353. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  354. Operand n = GetVec(op.Rn);
  355. const long maskE0 = 06L << 56 | 07L << 48 | 04L << 40 | 05L << 32 | 02L << 24 | 03L << 16 | 00L << 8 | 01L << 0;
  356. const long maskE1 = 14L << 56 | 15L << 48 | 12L << 40 | 13L << 32 | 10L << 24 | 11L << 16 | 08L << 8 | 09L << 0;
  357. Operand mask = X86GetScalar(context, maskE0);
  358. mask = EmitVectorInsert(context, mask, Const(maskE1), 1, 3);
  359. Operand res = context.AddIntrinsic(Intrinsic.X86Pshufb, n, mask);
  360. if (op.RegisterSize == RegisterSize.Simd64)
  361. {
  362. res = context.VectorZeroUpper64(res);
  363. }
  364. context.Copy(GetVec(op.Rd), res);
  365. }
  366. else
  367. {
  368. EmitRev_V(context, containerSize: 1);
  369. }
  370. }
  371. public static void Rev32_V(ArmEmitterContext context)
  372. {
  373. if (Optimizations.UseSsse3)
  374. {
  375. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  376. Operand n = GetVec(op.Rn);
  377. Operand mask;
  378. if (op.Size == 0)
  379. {
  380. const long maskE0 = 04L << 56 | 05L << 48 | 06L << 40 | 07L << 32 | 00L << 24 | 01L << 16 | 02L << 8 | 03L << 0;
  381. const long maskE1 = 12L << 56 | 13L << 48 | 14L << 40 | 15L << 32 | 08L << 24 | 09L << 16 | 10L << 8 | 11L << 0;
  382. mask = X86GetScalar(context, maskE0);
  383. mask = EmitVectorInsert(context, mask, Const(maskE1), 1, 3);
  384. }
  385. else /* if (op.Size == 1) */
  386. {
  387. const long maskE0 = 05L << 56 | 04L << 48 | 07L << 40 | 06L << 32 | 01L << 24 | 00L << 16 | 03L << 8 | 02L << 0;
  388. const long maskE1 = 13L << 56 | 12L << 48 | 15L << 40 | 14L << 32 | 09L << 24 | 08L << 16 | 11L << 8 | 10L << 0;
  389. mask = X86GetScalar(context, maskE0);
  390. mask = EmitVectorInsert(context, mask, Const(maskE1), 1, 3);
  391. }
  392. Operand res = context.AddIntrinsic(Intrinsic.X86Pshufb, n, mask);
  393. if (op.RegisterSize == RegisterSize.Simd64)
  394. {
  395. res = context.VectorZeroUpper64(res);
  396. }
  397. context.Copy(GetVec(op.Rd), res);
  398. }
  399. else
  400. {
  401. EmitRev_V(context, containerSize: 2);
  402. }
  403. }
  404. public static void Rev64_V(ArmEmitterContext context)
  405. {
  406. if (Optimizations.UseSsse3)
  407. {
  408. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  409. Operand n = GetVec(op.Rn);
  410. Operand mask;
  411. if (op.Size == 0)
  412. {
  413. const long maskE0 = 00L << 56 | 01L << 48 | 02L << 40 | 03L << 32 | 04L << 24 | 05L << 16 | 06L << 8 | 07L << 0;
  414. const long maskE1 = 08L << 56 | 09L << 48 | 10L << 40 | 11L << 32 | 12L << 24 | 13L << 16 | 14L << 8 | 15L << 0;
  415. mask = X86GetScalar(context, maskE0);
  416. mask = EmitVectorInsert(context, mask, Const(maskE1), 1, 3);
  417. }
  418. else if (op.Size == 1)
  419. {
  420. const long maskE0 = 01L << 56 | 00L << 48 | 03L << 40 | 02L << 32 | 05L << 24 | 04L << 16 | 07L << 8 | 06L << 0;
  421. const long maskE1 = 09L << 56 | 08L << 48 | 11L << 40 | 10L << 32 | 13L << 24 | 12L << 16 | 15L << 8 | 14L << 0;
  422. mask = X86GetScalar(context, maskE0);
  423. mask = EmitVectorInsert(context, mask, Const(maskE1), 1, 3);
  424. }
  425. else /* if (op.Size == 2) */
  426. {
  427. const long maskE0 = 03L << 56 | 02L << 48 | 01L << 40 | 00L << 32 | 07L << 24 | 06L << 16 | 05L << 8 | 04L << 0;
  428. const long maskE1 = 11L << 56 | 10L << 48 | 09L << 40 | 08L << 32 | 15L << 24 | 14L << 16 | 13L << 8 | 12L << 0;
  429. mask = X86GetScalar(context, maskE0);
  430. mask = EmitVectorInsert(context, mask, Const(maskE1), 1, 3);
  431. }
  432. Operand res = context.AddIntrinsic(Intrinsic.X86Pshufb, n, mask);
  433. if (op.RegisterSize == RegisterSize.Simd64)
  434. {
  435. res = context.VectorZeroUpper64(res);
  436. }
  437. context.Copy(GetVec(op.Rd), res);
  438. }
  439. else
  440. {
  441. EmitRev_V(context, containerSize: 3);
  442. }
  443. }
  444. private static void EmitRev_V(ArmEmitterContext context, int containerSize)
  445. {
  446. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  447. Operand res = context.VectorZero();
  448. int elems = op.GetBytesCount() >> op.Size;
  449. int containerMask = (1 << (containerSize - op.Size)) - 1;
  450. for (int index = 0; index < elems; index++)
  451. {
  452. int revIndex = index ^ containerMask;
  453. Operand ne = EmitVectorExtractZx(context, op.Rn, revIndex, op.Size);
  454. res = EmitVectorInsert(context, res, ne, index, op.Size);
  455. }
  456. context.Copy(GetVec(op.Rd), res);
  457. }
  458. }
  459. }