gdkchan 8e119a1e96 Implement PLD and SUB (imm16) on T32, plus UADD8, SADD8, USUB8 and SSUB8 on both A32 and T32 (#3693) 3 anos atrás
..
Aarch32Mode.cs a731ab3a2a Add a new JIT compiler for CPU code (#693) 6 anos atrás
ExceptionCallback.cs 0c87bf9ea4 Refactor CPU interface to allow the implementation of other CPU emulators (#3362) 3 anos atrás
ExecutionContext.cs 0c87bf9ea4 Refactor CPU interface to allow the implementation of other CPU emulators (#3362) 3 anos atrás
ExecutionMode.cs dc0adb533d PPTC & Pool Enhancements. (#1968) 5 anos atrás
FPCR.cs e36e97c64d CPU: This PR fixes Fpscr, among other things. (#1433) 5 anos atrás
FPException.cs a731ab3a2a Add a new JIT compiler for CPU code (#693) 6 anos atrás
FPRoundingMode.cs a731ab3a2a Add a new JIT compiler for CPU code (#693) 6 anos atrás
FPSR.cs e36e97c64d CPU: This PR fixes Fpscr, among other things. (#1433) 5 anos atrás
FPState.cs e36e97c64d CPU: This PR fixes Fpscr, among other things. (#1433) 5 anos atrás
FPType.cs a731ab3a2a Add a new JIT compiler for CPU code (#693) 6 anos atrás
ICounter.cs 0c87bf9ea4 Refactor CPU interface to allow the implementation of other CPU emulators (#3362) 3 anos atrás
NativeContext.cs 0c87bf9ea4 Refactor CPU interface to allow the implementation of other CPU emulators (#3362) 3 anos atrás
PState.cs 8e119a1e96 Implement PLD and SUB (imm16) on T32, plus UADD8, SADD8, USUB8 and SSUB8 on both A32 and T32 (#3693) 3 anos atrás
RegisterAlias.cs b1b6f294f2 Add most of the A32 instruction set to ARMeilleure (#897) 6 anos atrás
RegisterConsts.cs b1b6f294f2 Add most of the A32 instruction set to ARMeilleure (#897) 6 anos atrás
V128.cs 430ba6da65 CPU (A64): Add Pmull_V Inst. with Clmul fast path for the "1/2D -> 1Q" variant & Sse fast path and slow path for both the "8/16B -> 8H" and "1/2D -> 1Q" variants; with Test. (#1817) 5 anos atrás