InstEmitSimdHelperArm64.cs 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720
  1. using ARMeilleure.Decoders;
  2. using ARMeilleure.IntermediateRepresentation;
  3. using ARMeilleure.State;
  4. using ARMeilleure.Translation;
  5. using static ARMeilleure.Instructions.InstEmitHelper;
  6. using static ARMeilleure.IntermediateRepresentation.Operand.Factory;
  7. namespace ARMeilleure.Instructions
  8. {
  9. static class InstEmitSimdHelperArm64
  10. {
  11. public static void EmitScalarUnaryOpF(ArmEmitterContext context, Intrinsic inst)
  12. {
  13. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  14. Operand n = GetVec(op.Rn);
  15. if ((op.Size & 1) != 0)
  16. {
  17. inst |= Intrinsic.Arm64VDouble;
  18. }
  19. context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, n));
  20. }
  21. public static void EmitScalarUnaryOpFFromGp(ArmEmitterContext context, Intrinsic inst)
  22. {
  23. OpCodeSimdCvt op = (OpCodeSimdCvt)context.CurrOp;
  24. Operand n = GetIntOrZR(context, op.Rn);
  25. if ((op.Size & 1) != 0)
  26. {
  27. inst |= Intrinsic.Arm64VDouble;
  28. }
  29. context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, n));
  30. }
  31. public static void EmitScalarUnaryOpFToGp(ArmEmitterContext context, Intrinsic inst)
  32. {
  33. OpCodeSimdCvt op = (OpCodeSimdCvt)context.CurrOp;
  34. Operand n = GetVec(op.Rn);
  35. if ((op.Size & 1) != 0)
  36. {
  37. inst |= Intrinsic.Arm64VDouble;
  38. }
  39. SetIntOrZR(context, op.Rd, op.RegisterSize == RegisterSize.Int32
  40. ? context.AddIntrinsicInt (inst, n)
  41. : context.AddIntrinsicLong(inst, n));
  42. }
  43. public static void EmitScalarBinaryOpF(ArmEmitterContext context, Intrinsic inst)
  44. {
  45. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  46. Operand n = GetVec(op.Rn);
  47. Operand m = GetVec(op.Rm);
  48. if ((op.Size & 1) != 0)
  49. {
  50. inst |= Intrinsic.Arm64VDouble;
  51. }
  52. context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, n, m));
  53. }
  54. public static void EmitScalarBinaryOpFByElem(ArmEmitterContext context, Intrinsic inst)
  55. {
  56. OpCodeSimdRegElemF op = (OpCodeSimdRegElemF)context.CurrOp;
  57. Operand n = GetVec(op.Rn);
  58. Operand m = GetVec(op.Rm);
  59. if ((op.Size & 1) != 0)
  60. {
  61. inst |= Intrinsic.Arm64VDouble;
  62. }
  63. context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, n, m, Const(op.Index)));
  64. }
  65. public static void EmitScalarTernaryOpF(ArmEmitterContext context, Intrinsic inst)
  66. {
  67. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  68. Operand n = GetVec(op.Rn);
  69. Operand m = GetVec(op.Rm);
  70. Operand a = GetVec(op.Ra);
  71. if ((op.Size & 1) != 0)
  72. {
  73. inst |= Intrinsic.Arm64VDouble;
  74. }
  75. context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, a, n, m));
  76. }
  77. public static void EmitScalarTernaryOpFRdByElem(ArmEmitterContext context, Intrinsic inst)
  78. {
  79. OpCodeSimdRegElemF op = (OpCodeSimdRegElemF)context.CurrOp;
  80. Operand d = GetVec(op.Rd);
  81. Operand n = GetVec(op.Rn);
  82. Operand m = GetVec(op.Rm);
  83. if ((op.Size & 1) != 0)
  84. {
  85. inst |= Intrinsic.Arm64VDouble;
  86. }
  87. context.Copy(d, context.AddIntrinsic(inst, d, n, m, Const(op.Index)));
  88. }
  89. public static void EmitScalarUnaryOp(ArmEmitterContext context, Intrinsic inst)
  90. {
  91. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  92. Operand n = GetVec(op.Rn);
  93. inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
  94. context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, n));
  95. }
  96. public static void EmitScalarBinaryOp(ArmEmitterContext context, Intrinsic inst)
  97. {
  98. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  99. Operand n = GetVec(op.Rn);
  100. Operand m = GetVec(op.Rm);
  101. inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
  102. context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, n, m));
  103. }
  104. public static void EmitScalarBinaryOpRd(ArmEmitterContext context, Intrinsic inst)
  105. {
  106. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  107. Operand d = GetVec(op.Rd);
  108. Operand n = GetVec(op.Rn);
  109. inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
  110. context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, d, n));
  111. }
  112. public static void EmitScalarTernaryOpRd(ArmEmitterContext context, Intrinsic inst)
  113. {
  114. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  115. Operand d = GetVec(op.Rd);
  116. Operand n = GetVec(op.Rn);
  117. Operand m = GetVec(op.Rm);
  118. inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
  119. context.Copy(d, context.AddIntrinsic(inst, d, n, m));
  120. }
  121. public static void EmitScalarShiftBinaryOp(ArmEmitterContext context, Intrinsic inst, int shift)
  122. {
  123. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  124. Operand n = GetVec(op.Rn);
  125. inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
  126. context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, n, Const(shift)));
  127. }
  128. public static void EmitScalarShiftTernaryOpRd(ArmEmitterContext context, Intrinsic inst, int shift)
  129. {
  130. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  131. Operand d = GetVec(op.Rd);
  132. Operand n = GetVec(op.Rn);
  133. inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
  134. context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, d, n, Const(shift)));
  135. }
  136. public static void EmitScalarSaturatingShiftTernaryOpRd(ArmEmitterContext context, Intrinsic inst, int shift)
  137. {
  138. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  139. Operand d = GetVec(op.Rd);
  140. Operand n = GetVec(op.Rn);
  141. inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
  142. context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, d, n, Const(shift)));
  143. context.SetPendingQcFlagSync();
  144. }
  145. public static void EmitScalarSaturatingUnaryOp(ArmEmitterContext context, Intrinsic inst)
  146. {
  147. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  148. Operand n = GetVec(op.Rn);
  149. inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
  150. Operand result = context.AddIntrinsic(inst, n);
  151. context.Copy(GetVec(op.Rd), result);
  152. context.SetPendingQcFlagSync();
  153. }
  154. public static void EmitScalarSaturatingBinaryOp(ArmEmitterContext context, Intrinsic inst)
  155. {
  156. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  157. Operand n = GetVec(op.Rn);
  158. Operand m = GetVec(op.Rm);
  159. inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
  160. Operand result = context.AddIntrinsic(inst, n, m);
  161. context.Copy(GetVec(op.Rd), result);
  162. context.SetPendingQcFlagSync();
  163. }
  164. public static void EmitScalarSaturatingBinaryOpRd(ArmEmitterContext context, Intrinsic inst)
  165. {
  166. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  167. Operand d = GetVec(op.Rd);
  168. Operand n = GetVec(op.Rn);
  169. inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
  170. Operand result = context.AddIntrinsic(inst, d, n);
  171. context.Copy(GetVec(op.Rd), result);
  172. context.SetPendingQcFlagSync();
  173. }
  174. public static void EmitScalarConvertBinaryOpF(ArmEmitterContext context, Intrinsic inst, int fBits)
  175. {
  176. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  177. Operand n = GetVec(op.Rn);
  178. if ((op.Size & 1) != 0)
  179. {
  180. inst |= Intrinsic.Arm64VDouble;
  181. }
  182. context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, n, Const(fBits)));
  183. }
  184. public static void EmitScalarConvertBinaryOpFFromGp(ArmEmitterContext context, Intrinsic inst, int fBits)
  185. {
  186. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  187. Operand n = GetIntOrZR(context, op.Rn);
  188. if ((op.Size & 1) != 0)
  189. {
  190. inst |= Intrinsic.Arm64VDouble;
  191. }
  192. context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, n, Const(fBits)));
  193. }
  194. public static void EmitScalarConvertBinaryOpFToGp(ArmEmitterContext context, Intrinsic inst, int fBits)
  195. {
  196. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  197. Operand n = GetVec(op.Rn);
  198. if ((op.Size & 1) != 0)
  199. {
  200. inst |= Intrinsic.Arm64VDouble;
  201. }
  202. SetIntOrZR(context, op.Rd, op.RegisterSize == RegisterSize.Int32
  203. ? context.AddIntrinsicInt (inst, n, Const(fBits))
  204. : context.AddIntrinsicLong(inst, n, Const(fBits)));
  205. }
  206. public static void EmitVectorUnaryOpF(ArmEmitterContext context, Intrinsic inst)
  207. {
  208. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  209. Operand n = GetVec(op.Rn);
  210. if ((op.Size & 1) != 0)
  211. {
  212. inst |= Intrinsic.Arm64VDouble;
  213. }
  214. if (op.RegisterSize == RegisterSize.Simd128)
  215. {
  216. inst |= Intrinsic.Arm64V128;
  217. }
  218. context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, n));
  219. }
  220. public static void EmitVectorBinaryOpF(ArmEmitterContext context, Intrinsic inst)
  221. {
  222. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  223. Operand n = GetVec(op.Rn);
  224. Operand m = GetVec(op.Rm);
  225. if ((op.Size & 1) != 0)
  226. {
  227. inst |= Intrinsic.Arm64VDouble;
  228. }
  229. if (op.RegisterSize == RegisterSize.Simd128)
  230. {
  231. inst |= Intrinsic.Arm64V128;
  232. }
  233. context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, n, m));
  234. }
  235. public static void EmitVectorBinaryOpFRd(ArmEmitterContext context, Intrinsic inst)
  236. {
  237. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  238. Operand d = GetVec(op.Rd);
  239. Operand n = GetVec(op.Rn);
  240. if ((op.Size & 1) != 0)
  241. {
  242. inst |= Intrinsic.Arm64VDouble;
  243. }
  244. if (op.RegisterSize == RegisterSize.Simd128)
  245. {
  246. inst |= Intrinsic.Arm64V128;
  247. }
  248. context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, d, n));
  249. }
  250. public static void EmitVectorBinaryOpFByElem(ArmEmitterContext context, Intrinsic inst)
  251. {
  252. OpCodeSimdRegElemF op = (OpCodeSimdRegElemF)context.CurrOp;
  253. Operand n = GetVec(op.Rn);
  254. Operand m = GetVec(op.Rm);
  255. if ((op.Size & 1) != 0)
  256. {
  257. inst |= Intrinsic.Arm64VDouble;
  258. }
  259. if (op.RegisterSize == RegisterSize.Simd128)
  260. {
  261. inst |= Intrinsic.Arm64V128;
  262. }
  263. context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, n, m, Const(op.Index)));
  264. }
  265. public static void EmitVectorTernaryOpFRd(ArmEmitterContext context, Intrinsic inst)
  266. {
  267. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  268. Operand d = GetVec(op.Rd);
  269. Operand n = GetVec(op.Rn);
  270. Operand m = GetVec(op.Rm);
  271. if ((op.Size & 1) != 0)
  272. {
  273. inst |= Intrinsic.Arm64VDouble;
  274. }
  275. if (op.RegisterSize == RegisterSize.Simd128)
  276. {
  277. inst |= Intrinsic.Arm64V128;
  278. }
  279. context.Copy(d, context.AddIntrinsic(inst, d, n, m));
  280. }
  281. public static void EmitVectorTernaryOpFRdByElem(ArmEmitterContext context, Intrinsic inst)
  282. {
  283. OpCodeSimdRegElemF op = (OpCodeSimdRegElemF)context.CurrOp;
  284. Operand d = GetVec(op.Rd);
  285. Operand n = GetVec(op.Rn);
  286. Operand m = GetVec(op.Rm);
  287. if ((op.Size & 1) != 0)
  288. {
  289. inst |= Intrinsic.Arm64VDouble;
  290. }
  291. if (op.RegisterSize == RegisterSize.Simd128)
  292. {
  293. inst |= Intrinsic.Arm64V128;
  294. }
  295. context.Copy(d, context.AddIntrinsic(inst, d, n, m, Const(op.Index)));
  296. }
  297. public static void EmitVectorUnaryOp(ArmEmitterContext context, Intrinsic inst)
  298. {
  299. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  300. Operand n = GetVec(op.Rn);
  301. inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
  302. if (op.RegisterSize == RegisterSize.Simd128)
  303. {
  304. inst |= Intrinsic.Arm64V128;
  305. }
  306. context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, n));
  307. }
  308. public static void EmitVectorBinaryOp(ArmEmitterContext context, Intrinsic inst)
  309. {
  310. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  311. Operand n = GetVec(op.Rn);
  312. Operand m = GetVec(op.Rm);
  313. inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
  314. if (op.RegisterSize == RegisterSize.Simd128)
  315. {
  316. inst |= Intrinsic.Arm64V128;
  317. }
  318. context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, n, m));
  319. }
  320. public static void EmitVectorBinaryOpRd(ArmEmitterContext context, Intrinsic inst)
  321. {
  322. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  323. Operand d = GetVec(op.Rd);
  324. Operand n = GetVec(op.Rn);
  325. inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
  326. if (op.RegisterSize == RegisterSize.Simd128)
  327. {
  328. inst |= Intrinsic.Arm64V128;
  329. }
  330. context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, d, n));
  331. }
  332. public static void EmitVectorBinaryOpByElem(ArmEmitterContext context, Intrinsic inst)
  333. {
  334. OpCodeSimdRegElem op = (OpCodeSimdRegElem)context.CurrOp;
  335. Operand n = GetVec(op.Rn);
  336. Operand m = GetVec(op.Rm);
  337. inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
  338. if (op.RegisterSize == RegisterSize.Simd128)
  339. {
  340. inst |= Intrinsic.Arm64V128;
  341. }
  342. context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, n, m, Const(op.Index)));
  343. }
  344. public static void EmitVectorTernaryOpRd(ArmEmitterContext context, Intrinsic inst)
  345. {
  346. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  347. Operand d = GetVec(op.Rd);
  348. Operand n = GetVec(op.Rn);
  349. Operand m = GetVec(op.Rm);
  350. inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
  351. if (op.RegisterSize == RegisterSize.Simd128)
  352. {
  353. inst |= Intrinsic.Arm64V128;
  354. }
  355. context.Copy(d, context.AddIntrinsic(inst, d, n, m));
  356. }
  357. public static void EmitVectorTernaryOpRdByElem(ArmEmitterContext context, Intrinsic inst)
  358. {
  359. OpCodeSimdRegElem op = (OpCodeSimdRegElem)context.CurrOp;
  360. Operand d = GetVec(op.Rd);
  361. Operand n = GetVec(op.Rn);
  362. Operand m = GetVec(op.Rm);
  363. inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
  364. if (op.RegisterSize == RegisterSize.Simd128)
  365. {
  366. inst |= Intrinsic.Arm64V128;
  367. }
  368. context.Copy(d, context.AddIntrinsic(inst, d, n, m, Const(op.Index)));
  369. }
  370. public static void EmitVectorShiftBinaryOp(ArmEmitterContext context, Intrinsic inst, int shift)
  371. {
  372. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  373. Operand n = GetVec(op.Rn);
  374. inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
  375. if (op.RegisterSize == RegisterSize.Simd128)
  376. {
  377. inst |= Intrinsic.Arm64V128;
  378. }
  379. context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, n, Const(shift)));
  380. }
  381. public static void EmitVectorShiftTernaryOpRd(ArmEmitterContext context, Intrinsic inst, int shift)
  382. {
  383. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  384. Operand d = GetVec(op.Rd);
  385. Operand n = GetVec(op.Rn);
  386. inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
  387. if (op.RegisterSize == RegisterSize.Simd128)
  388. {
  389. inst |= Intrinsic.Arm64V128;
  390. }
  391. context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, d, n, Const(shift)));
  392. }
  393. public static void EmitVectorSaturatingShiftTernaryOpRd(ArmEmitterContext context, Intrinsic inst, int shift)
  394. {
  395. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  396. Operand d = GetVec(op.Rd);
  397. Operand n = GetVec(op.Rn);
  398. inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
  399. if (op.RegisterSize == RegisterSize.Simd128)
  400. {
  401. inst |= Intrinsic.Arm64V128;
  402. }
  403. context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, d, n, Const(shift)));
  404. context.SetPendingQcFlagSync();
  405. }
  406. public static void EmitVectorSaturatingUnaryOp(ArmEmitterContext context, Intrinsic inst)
  407. {
  408. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  409. Operand n = GetVec(op.Rn);
  410. inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
  411. if (op.RegisterSize == RegisterSize.Simd128)
  412. {
  413. inst |= Intrinsic.Arm64V128;
  414. }
  415. Operand result = context.AddIntrinsic(inst, n);
  416. context.Copy(GetVec(op.Rd), result);
  417. context.SetPendingQcFlagSync();
  418. }
  419. public static void EmitVectorSaturatingBinaryOp(ArmEmitterContext context, Intrinsic inst)
  420. {
  421. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  422. Operand n = GetVec(op.Rn);
  423. Operand m = GetVec(op.Rm);
  424. inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
  425. if (op.RegisterSize == RegisterSize.Simd128)
  426. {
  427. inst |= Intrinsic.Arm64V128;
  428. }
  429. Operand result = context.AddIntrinsic(inst, n, m);
  430. context.Copy(GetVec(op.Rd), result);
  431. context.SetPendingQcFlagSync();
  432. }
  433. public static void EmitVectorSaturatingBinaryOpRd(ArmEmitterContext context, Intrinsic inst)
  434. {
  435. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  436. Operand d = GetVec(op.Rd);
  437. Operand n = GetVec(op.Rn);
  438. inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
  439. if (op.RegisterSize == RegisterSize.Simd128)
  440. {
  441. inst |= Intrinsic.Arm64V128;
  442. }
  443. Operand result = context.AddIntrinsic(inst, d, n);
  444. context.Copy(GetVec(op.Rd), result);
  445. context.SetPendingQcFlagSync();
  446. }
  447. public static void EmitVectorSaturatingBinaryOpByElem(ArmEmitterContext context, Intrinsic inst)
  448. {
  449. OpCodeSimdRegElem op = (OpCodeSimdRegElem)context.CurrOp;
  450. Operand n = GetVec(op.Rn);
  451. Operand m = GetVec(op.Rm);
  452. inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
  453. if (op.RegisterSize == RegisterSize.Simd128)
  454. {
  455. inst |= Intrinsic.Arm64V128;
  456. }
  457. Operand result = context.AddIntrinsic(inst, n, m, Const(op.Index));
  458. context.Copy(GetVec(op.Rd), result);
  459. context.SetPendingQcFlagSync();
  460. }
  461. public static void EmitVectorConvertBinaryOpF(ArmEmitterContext context, Intrinsic inst, int fBits)
  462. {
  463. OpCodeSimd op = (OpCodeSimd)context.CurrOp;
  464. Operand n = GetVec(op.Rn);
  465. if ((op.Size & 1) != 0)
  466. {
  467. inst |= Intrinsic.Arm64VDouble;
  468. }
  469. if (op.RegisterSize == RegisterSize.Simd128)
  470. {
  471. inst |= Intrinsic.Arm64V128;
  472. }
  473. context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, n, Const(fBits)));
  474. }
  475. public static void EmitVectorLookupTable(ArmEmitterContext context, Intrinsic inst)
  476. {
  477. OpCodeSimdTbl op = (OpCodeSimdTbl)context.CurrOp;
  478. Operand[] operands = new Operand[op.Size + 1];
  479. operands[op.Size] = GetVec(op.Rm);
  480. for (int index = 0; index < op.Size; index++)
  481. {
  482. operands[index] = GetVec((op.Rn + index) & 0x1F);
  483. }
  484. if (op.RegisterSize == RegisterSize.Simd128)
  485. {
  486. inst |= Intrinsic.Arm64V128;
  487. }
  488. context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, operands));
  489. }
  490. public static void EmitFcmpOrFcmpe(ArmEmitterContext context, bool signalNaNs)
  491. {
  492. OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
  493. bool cmpWithZero = !(op is OpCodeSimdFcond) ? op.Bit3 : false;
  494. Intrinsic inst = signalNaNs ? Intrinsic.Arm64FcmpeS : Intrinsic.Arm64FcmpS;
  495. if ((op.Size & 1) != 0)
  496. {
  497. inst |= Intrinsic.Arm64VDouble;
  498. }
  499. Operand n = GetVec(op.Rn);
  500. Operand m = cmpWithZero ? Const(0) : GetVec(op.Rm);
  501. Operand nzcv = context.AddIntrinsicInt(inst, n, m);
  502. Operand one = Const(1);
  503. SetFlag(context, PState.VFlag, context.BitwiseAnd(context.ShiftRightUI(nzcv, Const(28)), one));
  504. SetFlag(context, PState.CFlag, context.BitwiseAnd(context.ShiftRightUI(nzcv, Const(29)), one));
  505. SetFlag(context, PState.ZFlag, context.BitwiseAnd(context.ShiftRightUI(nzcv, Const(30)), one));
  506. SetFlag(context, PState.NFlag, context.BitwiseAnd(context.ShiftRightUI(nzcv, Const(31)), one));
  507. }
  508. }
  509. }