| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720 |
- using ARMeilleure.Decoders;
- using ARMeilleure.IntermediateRepresentation;
- using ARMeilleure.State;
- using ARMeilleure.Translation;
- using static ARMeilleure.Instructions.InstEmitHelper;
- using static ARMeilleure.IntermediateRepresentation.Operand.Factory;
- namespace ARMeilleure.Instructions
- {
- static class InstEmitSimdHelperArm64
- {
- public static void EmitScalarUnaryOpF(ArmEmitterContext context, Intrinsic inst)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- Operand n = GetVec(op.Rn);
- if ((op.Size & 1) != 0)
- {
- inst |= Intrinsic.Arm64VDouble;
- }
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, n));
- }
- public static void EmitScalarUnaryOpFFromGp(ArmEmitterContext context, Intrinsic inst)
- {
- OpCodeSimdCvt op = (OpCodeSimdCvt)context.CurrOp;
- Operand n = GetIntOrZR(context, op.Rn);
- if ((op.Size & 1) != 0)
- {
- inst |= Intrinsic.Arm64VDouble;
- }
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, n));
- }
- public static void EmitScalarUnaryOpFToGp(ArmEmitterContext context, Intrinsic inst)
- {
- OpCodeSimdCvt op = (OpCodeSimdCvt)context.CurrOp;
- Operand n = GetVec(op.Rn);
- if ((op.Size & 1) != 0)
- {
- inst |= Intrinsic.Arm64VDouble;
- }
- SetIntOrZR(context, op.Rd, op.RegisterSize == RegisterSize.Int32
- ? context.AddIntrinsicInt (inst, n)
- : context.AddIntrinsicLong(inst, n));
- }
- public static void EmitScalarBinaryOpF(ArmEmitterContext context, Intrinsic inst)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if ((op.Size & 1) != 0)
- {
- inst |= Intrinsic.Arm64VDouble;
- }
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, n, m));
- }
- public static void EmitScalarBinaryOpFByElem(ArmEmitterContext context, Intrinsic inst)
- {
- OpCodeSimdRegElemF op = (OpCodeSimdRegElemF)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if ((op.Size & 1) != 0)
- {
- inst |= Intrinsic.Arm64VDouble;
- }
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, n, m, Const(op.Index)));
- }
- public static void EmitScalarTernaryOpF(ArmEmitterContext context, Intrinsic inst)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- Operand a = GetVec(op.Ra);
- if ((op.Size & 1) != 0)
- {
- inst |= Intrinsic.Arm64VDouble;
- }
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, a, n, m));
- }
- public static void EmitScalarTernaryOpFRdByElem(ArmEmitterContext context, Intrinsic inst)
- {
- OpCodeSimdRegElemF op = (OpCodeSimdRegElemF)context.CurrOp;
- Operand d = GetVec(op.Rd);
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if ((op.Size & 1) != 0)
- {
- inst |= Intrinsic.Arm64VDouble;
- }
- context.Copy(d, context.AddIntrinsic(inst, d, n, m, Const(op.Index)));
- }
- public static void EmitScalarUnaryOp(ArmEmitterContext context, Intrinsic inst)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- Operand n = GetVec(op.Rn);
- inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, n));
- }
- public static void EmitScalarBinaryOp(ArmEmitterContext context, Intrinsic inst)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, n, m));
- }
- public static void EmitScalarBinaryOpRd(ArmEmitterContext context, Intrinsic inst)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- Operand d = GetVec(op.Rd);
- Operand n = GetVec(op.Rn);
- inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, d, n));
- }
- public static void EmitScalarTernaryOpRd(ArmEmitterContext context, Intrinsic inst)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand d = GetVec(op.Rd);
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
- context.Copy(d, context.AddIntrinsic(inst, d, n, m));
- }
- public static void EmitScalarShiftBinaryOp(ArmEmitterContext context, Intrinsic inst, int shift)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- Operand n = GetVec(op.Rn);
- inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, n, Const(shift)));
- }
- public static void EmitScalarShiftTernaryOpRd(ArmEmitterContext context, Intrinsic inst, int shift)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- Operand d = GetVec(op.Rd);
- Operand n = GetVec(op.Rn);
- inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, d, n, Const(shift)));
- }
- public static void EmitScalarSaturatingShiftTernaryOpRd(ArmEmitterContext context, Intrinsic inst, int shift)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- Operand d = GetVec(op.Rd);
- Operand n = GetVec(op.Rn);
- inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, d, n, Const(shift)));
- context.SetPendingQcFlagSync();
- }
- public static void EmitScalarSaturatingUnaryOp(ArmEmitterContext context, Intrinsic inst)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- Operand n = GetVec(op.Rn);
- inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
- Operand result = context.AddIntrinsic(inst, n);
- context.Copy(GetVec(op.Rd), result);
- context.SetPendingQcFlagSync();
- }
- public static void EmitScalarSaturatingBinaryOp(ArmEmitterContext context, Intrinsic inst)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
- Operand result = context.AddIntrinsic(inst, n, m);
- context.Copy(GetVec(op.Rd), result);
- context.SetPendingQcFlagSync();
- }
- public static void EmitScalarSaturatingBinaryOpRd(ArmEmitterContext context, Intrinsic inst)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- Operand d = GetVec(op.Rd);
- Operand n = GetVec(op.Rn);
- inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
- Operand result = context.AddIntrinsic(inst, d, n);
- context.Copy(GetVec(op.Rd), result);
- context.SetPendingQcFlagSync();
- }
- public static void EmitScalarConvertBinaryOpF(ArmEmitterContext context, Intrinsic inst, int fBits)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- Operand n = GetVec(op.Rn);
- if ((op.Size & 1) != 0)
- {
- inst |= Intrinsic.Arm64VDouble;
- }
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, n, Const(fBits)));
- }
- public static void EmitScalarConvertBinaryOpFFromGp(ArmEmitterContext context, Intrinsic inst, int fBits)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- Operand n = GetIntOrZR(context, op.Rn);
- if ((op.Size & 1) != 0)
- {
- inst |= Intrinsic.Arm64VDouble;
- }
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, n, Const(fBits)));
- }
- public static void EmitScalarConvertBinaryOpFToGp(ArmEmitterContext context, Intrinsic inst, int fBits)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- Operand n = GetVec(op.Rn);
- if ((op.Size & 1) != 0)
- {
- inst |= Intrinsic.Arm64VDouble;
- }
- SetIntOrZR(context, op.Rd, op.RegisterSize == RegisterSize.Int32
- ? context.AddIntrinsicInt (inst, n, Const(fBits))
- : context.AddIntrinsicLong(inst, n, Const(fBits)));
- }
- public static void EmitVectorUnaryOpF(ArmEmitterContext context, Intrinsic inst)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- Operand n = GetVec(op.Rn);
- if ((op.Size & 1) != 0)
- {
- inst |= Intrinsic.Arm64VDouble;
- }
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- inst |= Intrinsic.Arm64V128;
- }
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, n));
- }
- public static void EmitVectorBinaryOpF(ArmEmitterContext context, Intrinsic inst)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if ((op.Size & 1) != 0)
- {
- inst |= Intrinsic.Arm64VDouble;
- }
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- inst |= Intrinsic.Arm64V128;
- }
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, n, m));
- }
- public static void EmitVectorBinaryOpFRd(ArmEmitterContext context, Intrinsic inst)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- Operand d = GetVec(op.Rd);
- Operand n = GetVec(op.Rn);
- if ((op.Size & 1) != 0)
- {
- inst |= Intrinsic.Arm64VDouble;
- }
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- inst |= Intrinsic.Arm64V128;
- }
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, d, n));
- }
- public static void EmitVectorBinaryOpFByElem(ArmEmitterContext context, Intrinsic inst)
- {
- OpCodeSimdRegElemF op = (OpCodeSimdRegElemF)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if ((op.Size & 1) != 0)
- {
- inst |= Intrinsic.Arm64VDouble;
- }
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- inst |= Intrinsic.Arm64V128;
- }
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, n, m, Const(op.Index)));
- }
- public static void EmitVectorTernaryOpFRd(ArmEmitterContext context, Intrinsic inst)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand d = GetVec(op.Rd);
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if ((op.Size & 1) != 0)
- {
- inst |= Intrinsic.Arm64VDouble;
- }
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- inst |= Intrinsic.Arm64V128;
- }
- context.Copy(d, context.AddIntrinsic(inst, d, n, m));
- }
- public static void EmitVectorTernaryOpFRdByElem(ArmEmitterContext context, Intrinsic inst)
- {
- OpCodeSimdRegElemF op = (OpCodeSimdRegElemF)context.CurrOp;
- Operand d = GetVec(op.Rd);
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- if ((op.Size & 1) != 0)
- {
- inst |= Intrinsic.Arm64VDouble;
- }
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- inst |= Intrinsic.Arm64V128;
- }
- context.Copy(d, context.AddIntrinsic(inst, d, n, m, Const(op.Index)));
- }
- public static void EmitVectorUnaryOp(ArmEmitterContext context, Intrinsic inst)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- Operand n = GetVec(op.Rn);
- inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- inst |= Intrinsic.Arm64V128;
- }
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, n));
- }
- public static void EmitVectorBinaryOp(ArmEmitterContext context, Intrinsic inst)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- inst |= Intrinsic.Arm64V128;
- }
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, n, m));
- }
- public static void EmitVectorBinaryOpRd(ArmEmitterContext context, Intrinsic inst)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- Operand d = GetVec(op.Rd);
- Operand n = GetVec(op.Rn);
- inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- inst |= Intrinsic.Arm64V128;
- }
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, d, n));
- }
- public static void EmitVectorBinaryOpByElem(ArmEmitterContext context, Intrinsic inst)
- {
- OpCodeSimdRegElem op = (OpCodeSimdRegElem)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- inst |= Intrinsic.Arm64V128;
- }
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, n, m, Const(op.Index)));
- }
- public static void EmitVectorTernaryOpRd(ArmEmitterContext context, Intrinsic inst)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand d = GetVec(op.Rd);
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- inst |= Intrinsic.Arm64V128;
- }
- context.Copy(d, context.AddIntrinsic(inst, d, n, m));
- }
- public static void EmitVectorTernaryOpRdByElem(ArmEmitterContext context, Intrinsic inst)
- {
- OpCodeSimdRegElem op = (OpCodeSimdRegElem)context.CurrOp;
- Operand d = GetVec(op.Rd);
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- inst |= Intrinsic.Arm64V128;
- }
- context.Copy(d, context.AddIntrinsic(inst, d, n, m, Const(op.Index)));
- }
- public static void EmitVectorShiftBinaryOp(ArmEmitterContext context, Intrinsic inst, int shift)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- Operand n = GetVec(op.Rn);
- inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- inst |= Intrinsic.Arm64V128;
- }
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, n, Const(shift)));
- }
- public static void EmitVectorShiftTernaryOpRd(ArmEmitterContext context, Intrinsic inst, int shift)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- Operand d = GetVec(op.Rd);
- Operand n = GetVec(op.Rn);
- inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- inst |= Intrinsic.Arm64V128;
- }
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, d, n, Const(shift)));
- }
- public static void EmitVectorSaturatingShiftTernaryOpRd(ArmEmitterContext context, Intrinsic inst, int shift)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- Operand d = GetVec(op.Rd);
- Operand n = GetVec(op.Rn);
- inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- inst |= Intrinsic.Arm64V128;
- }
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, d, n, Const(shift)));
- context.SetPendingQcFlagSync();
- }
- public static void EmitVectorSaturatingUnaryOp(ArmEmitterContext context, Intrinsic inst)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- Operand n = GetVec(op.Rn);
- inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- inst |= Intrinsic.Arm64V128;
- }
- Operand result = context.AddIntrinsic(inst, n);
- context.Copy(GetVec(op.Rd), result);
- context.SetPendingQcFlagSync();
- }
- public static void EmitVectorSaturatingBinaryOp(ArmEmitterContext context, Intrinsic inst)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- inst |= Intrinsic.Arm64V128;
- }
- Operand result = context.AddIntrinsic(inst, n, m);
- context.Copy(GetVec(op.Rd), result);
- context.SetPendingQcFlagSync();
- }
- public static void EmitVectorSaturatingBinaryOpRd(ArmEmitterContext context, Intrinsic inst)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- Operand d = GetVec(op.Rd);
- Operand n = GetVec(op.Rn);
- inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- inst |= Intrinsic.Arm64V128;
- }
- Operand result = context.AddIntrinsic(inst, d, n);
- context.Copy(GetVec(op.Rd), result);
- context.SetPendingQcFlagSync();
- }
- public static void EmitVectorSaturatingBinaryOpByElem(ArmEmitterContext context, Intrinsic inst)
- {
- OpCodeSimdRegElem op = (OpCodeSimdRegElem)context.CurrOp;
- Operand n = GetVec(op.Rn);
- Operand m = GetVec(op.Rm);
- inst |= (Intrinsic)(op.Size << (int)Intrinsic.Arm64VSizeShift);
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- inst |= Intrinsic.Arm64V128;
- }
- Operand result = context.AddIntrinsic(inst, n, m, Const(op.Index));
- context.Copy(GetVec(op.Rd), result);
- context.SetPendingQcFlagSync();
- }
- public static void EmitVectorConvertBinaryOpF(ArmEmitterContext context, Intrinsic inst, int fBits)
- {
- OpCodeSimd op = (OpCodeSimd)context.CurrOp;
- Operand n = GetVec(op.Rn);
- if ((op.Size & 1) != 0)
- {
- inst |= Intrinsic.Arm64VDouble;
- }
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- inst |= Intrinsic.Arm64V128;
- }
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, n, Const(fBits)));
- }
- public static void EmitVectorLookupTable(ArmEmitterContext context, Intrinsic inst)
- {
- OpCodeSimdTbl op = (OpCodeSimdTbl)context.CurrOp;
- Operand[] operands = new Operand[op.Size + 1];
- operands[op.Size] = GetVec(op.Rm);
- for (int index = 0; index < op.Size; index++)
- {
- operands[index] = GetVec((op.Rn + index) & 0x1F);
- }
- if (op.RegisterSize == RegisterSize.Simd128)
- {
- inst |= Intrinsic.Arm64V128;
- }
- context.Copy(GetVec(op.Rd), context.AddIntrinsic(inst, operands));
- }
- public static void EmitFcmpOrFcmpe(ArmEmitterContext context, bool signalNaNs)
- {
- OpCodeSimdReg op = (OpCodeSimdReg)context.CurrOp;
- bool cmpWithZero = !(op is OpCodeSimdFcond) ? op.Bit3 : false;
- Intrinsic inst = signalNaNs ? Intrinsic.Arm64FcmpeS : Intrinsic.Arm64FcmpS;
- if ((op.Size & 1) != 0)
- {
- inst |= Intrinsic.Arm64VDouble;
- }
- Operand n = GetVec(op.Rn);
- Operand m = cmpWithZero ? Const(0) : GetVec(op.Rm);
- Operand nzcv = context.AddIntrinsicInt(inst, n, m);
- Operand one = Const(1);
- SetFlag(context, PState.VFlag, context.BitwiseAnd(context.ShiftRightUI(nzcv, Const(28)), one));
- SetFlag(context, PState.CFlag, context.BitwiseAnd(context.ShiftRightUI(nzcv, Const(29)), one));
- SetFlag(context, PState.ZFlag, context.BitwiseAnd(context.ShiftRightUI(nzcv, Const(30)), one));
- SetFlag(context, PState.NFlag, context.BitwiseAnd(context.ShiftRightUI(nzcv, Const(31)), one));
- }
- }
- }
|